blob: d259ed439f73093f7137ee156598ae8fe23df03b [file] [log] [blame]
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +00001//===- SystemZInstrFP.td - SystemZ FP Instruction defs --------*- tblgen-*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the SystemZ (binary) floating point instructions in
11// TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
15// FIXME: multiclassify!
16
Anton Korobeynikovef365622009-07-16 14:22:15 +000017let usesCustomDAGSchedInserter = 1 in {
18 def SelectF32 : Pseudo<(outs FP32:$dst), (ins FP32:$src1, FP32:$src2, i8imm:$cc),
19 "# SelectF32 PSEUDO",
20 [(set FP32:$dst,
21 (SystemZselect FP32:$src1, FP32:$src2, imm:$cc))]>;
22 def SelectF64 : Pseudo<(outs FP64:$dst), (ins FP64:$src1, FP64:$src2, i8imm:$cc),
23 "# SelectF64 PSEUDO",
24 [(set FP64:$dst,
25 (SystemZselect FP64:$src1, FP64:$src2, imm:$cc))]>;
26}
27
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +000028//===----------------------------------------------------------------------===//
29// Move Instructions
30
31let neverHasSideEffects = 1 in {
32def FMOV32rr : Pseudo<(outs FP32:$dst), (ins FP32:$src),
33 "ler\t{$dst, $src}",
34 []>;
35def FMOV64rr : Pseudo<(outs FP64:$dst), (ins FP64:$src),
36 "ldr\t{$dst, $src}",
37 []>;
38}
39
40let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
41def FMOV32rm : Pseudo<(outs FP32:$dst), (ins rriaddr12:$src),
42 "le\t{$dst, $src}",
43 [(set FP32:$dst, (load rriaddr12:$src))]>;
44def FMOV32rmy : Pseudo<(outs FP32:$dst), (ins rriaddr:$src),
45 "ley\t{$dst, $src}",
46 [(set FP32:$dst, (load rriaddr:$src))]>;
47def FMOV64rm : Pseudo<(outs FP64:$dst), (ins rriaddr12:$src),
48 "ld\t{$dst, $src}",
49 [(set FP64:$dst, (load rriaddr12:$src))]>;
50def FMOV64rmy : Pseudo<(outs FP64:$dst), (ins rriaddr:$src),
51 "ldy\t{$dst, $src}",
52 [(set FP64:$dst, (load rriaddr:$src))]>;
53}
54
55def FMOV32mr : Pseudo<(outs), (ins rriaddr12:$dst, FP32:$src),
56 "ste\t{$src, $dst}",
57 [(store FP32:$src, rriaddr12:$dst)]>;
58def FMOV32mry : Pseudo<(outs), (ins rriaddr:$dst, FP32:$src),
59 "stey\t{$src, $dst}",
60 [(store FP32:$src, rriaddr:$dst)]>;
61def FMOV64mr : Pseudo<(outs), (ins rriaddr12:$dst, FP64:$src),
62 "std\t{$src, $dst}",
63 [(store FP64:$src, rriaddr12:$dst)]>;
64def FMOV64mry : Pseudo<(outs), (ins rriaddr:$dst, FP64:$src),
65 "stdy\t{$src, $dst}",
66 [(store FP64:$src, rriaddr:$dst)]>;
67
68//===----------------------------------------------------------------------===//
69// Arithmetic Instructions
70
Anton Korobeynikov99d25902009-07-16 14:21:12 +000071
Anton Korobeynikov77374fb2009-07-16 14:22:30 +000072let Defs = [PSW] in {
Anton Korobeynikov99d25902009-07-16 14:21:12 +000073def FNEG32rr : Pseudo<(outs FP32:$dst), (ins FP32:$src),
Anton Korobeynikov705c80a2009-07-16 14:23:30 +000074 "lcebr\t{$dst, $src}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +000075 [(set FP32:$dst, (fneg FP32:$src)),
76 (implicit PSW)]>;
Anton Korobeynikov99d25902009-07-16 14:21:12 +000077def FNEG64rr : Pseudo<(outs FP64:$dst), (ins FP64:$src),
Anton Korobeynikov705c80a2009-07-16 14:23:30 +000078 "lcdbr\t{$dst, $src}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +000079 [(set FP64:$dst, (fneg FP64:$src)),
80 (implicit PSW)]>;
Anton Korobeynikov705c80a2009-07-16 14:23:30 +000081}
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +000082
Anton Korobeynikov705c80a2009-07-16 14:23:30 +000083let isTwoAddress = 1 in {
84let Defs = [PSW] in {
Anton Korobeynikov7af65142009-07-16 14:21:27 +000085
86def FABS32rr : Pseudo<(outs FP32:$dst), (ins FP32:$src),
87 "lpebr\t{$dst}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +000088 [(set FP32:$dst, (fabs FP32:$src)),
89 (implicit PSW)]>;
Anton Korobeynikov7af65142009-07-16 14:21:27 +000090def FABS64rr : Pseudo<(outs FP64:$dst), (ins FP64:$src),
91 "lpdbr\t{$dst}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +000092 [(set FP64:$dst, (fabs FP64:$src)),
93 (implicit PSW)]>;
Anton Korobeynikov7af65142009-07-16 14:21:27 +000094
Anton Korobeynikovd7205d42009-07-16 14:23:44 +000095def FNABS32rr : Pseudo<(outs FP32:$dst), (ins FP32:$src),
96 "lnebr\t{$dst}",
97 [(set FP32:$dst, (fneg(fabs FP32:$src))),
98 (implicit PSW)]>;
99def FNABS64rr : Pseudo<(outs FP64:$dst), (ins FP64:$src),
100 "lndbr\t{$dst}",
101 [(set FP64:$dst, (fneg(fabs FP64:$src))),
102 (implicit PSW)]>;
103
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000104let isCommutable = 1 in { // X = ADD Y, Z == X = ADD Z, Y
105def FADD32rr : Pseudo<(outs FP32:$dst), (ins FP32:$src1, FP32:$src2),
106 "aebr\t{$dst, $src2}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000107 [(set FP32:$dst, (fadd FP32:$src1, FP32:$src2)),
108 (implicit PSW)]>;
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000109def FADD64rr : Pseudo<(outs FP64:$dst), (ins FP64:$src1, FP64:$src2),
110 "adbr\t{$dst, $src2}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000111 [(set FP64:$dst, (fadd FP64:$src1, FP64:$src2)),
112 (implicit PSW)]>;
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000113}
114
115def FADD32rm : Pseudo<(outs FP32:$dst), (ins FP32:$src1, rriaddr:$src2),
116 "aeb\t{$dst, $src2}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000117 [(set FP32:$dst, (fadd FP32:$src1, (load rriaddr:$src2))),
118 (implicit PSW)]>;
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000119def FADD64rm : Pseudo<(outs FP64:$dst), (ins FP64:$src1, rriaddr:$src2),
120 "adb\t{$dst, $src2}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000121 [(set FP64:$dst, (fadd FP64:$src1, (load rriaddr:$src2))),
122 (implicit PSW)]>;
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000123
124def FSUB32rr : Pseudo<(outs FP32:$dst), (ins FP32:$src1, FP32:$src2),
125 "sebr\t{$dst, $src2}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000126 [(set FP32:$dst, (fsub FP32:$src1, FP32:$src2)),
127 (implicit PSW)]>;
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000128def FSUB64rr : Pseudo<(outs FP64:$dst), (ins FP64:$src1, FP64:$src2),
129 "sdbr\t{$dst, $src2}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000130 [(set FP64:$dst, (fsub FP64:$src1, FP64:$src2)),
131 (implicit PSW)]>;
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000132
133def FSUB32rm : Pseudo<(outs FP32:$dst), (ins FP32:$src1, rriaddr:$src2),
134 "seb\t{$dst, $src2}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000135 [(set FP32:$dst, (fsub FP32:$src1, (load rriaddr:$src2))),
136 (implicit PSW)]>;
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000137def FSUB64rm : Pseudo<(outs FP64:$dst), (ins FP64:$src1, rriaddr:$src2),
138 "sdb\t{$dst, $src2}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000139 [(set FP64:$dst, (fsub FP64:$src1, (load rriaddr:$src2))),
140 (implicit PSW)]>;
141} // Defs = [PSW]
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000142
143let isCommutable = 1 in { // X = MUL Y, Z == X = MUL Z, Y
144def FMUL32rr : Pseudo<(outs FP32:$dst), (ins FP32:$src1, FP32:$src2),
145 "meebr\t{$dst, $src2}",
146 [(set FP32:$dst, (fmul FP32:$src1, FP32:$src2))]>;
147def FMUL64rr : Pseudo<(outs FP64:$dst), (ins FP64:$src1, FP64:$src2),
148 "mdbr\t{$dst, $src2}",
149 [(set FP64:$dst, (fmul FP64:$src1, FP64:$src2))]>;
150}
151
152def FMUL32rm : Pseudo<(outs FP32:$dst), (ins FP32:$src1, rriaddr:$src2),
153 "meeb\t{$dst, $src2}",
154 [(set FP32:$dst, (fmul FP32:$src1, (load rriaddr:$src2)))]>;
155def FMUL64rm : Pseudo<(outs FP64:$dst), (ins FP64:$src1, rriaddr:$src2),
156 "mdb\t{$dst, $src2}",
157 [(set FP64:$dst, (fmul FP64:$src1, (load rriaddr:$src2)))]>;
158
Anton Korobeynikovc2c2f782009-07-16 14:23:16 +0000159def FMADD32rr : Pseudo<(outs FP32:$dst), (ins FP32:$src1, FP32:$src2, FP32:$src3),
160 "maebr\t{$dst, $src3, $src2}",
161 [(set FP32:$dst, (fadd (fmul FP32:$src2, FP32:$src3),
162 FP32:$src1))]>;
163def FMADD32rm : Pseudo<(outs FP32:$dst), (ins FP32:$src1, rriaddr:$src2, FP32:$src3),
164 "maeb\t{$dst, $src3, $src2}",
165 [(set FP32:$dst, (fadd (fmul (load rriaddr:$src2),
166 FP32:$src3),
167 FP32:$src1))]>;
168
169def FMADD64rr : Pseudo<(outs FP64:$dst), (ins FP64:$src1, FP64:$src2, FP64:$src3),
170 "madbr\t{$dst, $src3, $src2}",
171 [(set FP64:$dst, (fadd (fmul FP64:$src2, FP64:$src3),
172 FP64:$src1))]>;
173def FMADD64rm : Pseudo<(outs FP64:$dst), (ins FP64:$src1, rriaddr:$src2, FP64:$src3),
174 "madb\t{$dst, $src3, $src2}",
175 [(set FP64:$dst, (fadd (fmul (load rriaddr:$src2),
176 FP64:$src3),
177 FP64:$src1))]>;
178
179def FMSUB32rr : Pseudo<(outs FP32:$dst), (ins FP32:$src1, FP32:$src2, FP32:$src3),
180 "msebr\t{$dst, $src3, $src2}",
181 [(set FP32:$dst, (fsub (fmul FP32:$src2, FP32:$src3),
182 FP32:$src1))]>;
183def FMSUB32rm : Pseudo<(outs FP32:$dst), (ins FP32:$src1, rriaddr:$src2, FP32:$src3),
184 "mseb\t{$dst, $src3, $src2}",
185 [(set FP32:$dst, (fsub (fmul (load rriaddr:$src2),
186 FP32:$src3),
187 FP32:$src1))]>;
188
189def FMSUB64rr : Pseudo<(outs FP64:$dst), (ins FP64:$src1, FP64:$src2, FP64:$src3),
190 "msdbr\t{$dst, $src3, $src2}",
191 [(set FP64:$dst, (fsub (fmul FP64:$src2, FP64:$src3),
192 FP64:$src1))]>;
193def FMSUB64rm : Pseudo<(outs FP64:$dst), (ins FP64:$src1, rriaddr:$src2, FP64:$src3),
194 "msdb\t{$dst, $src3, $src2}",
195 [(set FP64:$dst, (fsub (fmul (load rriaddr:$src2),
196 FP64:$src3),
197 FP64:$src1))]>;
198
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000199def FDIV32rr : Pseudo<(outs FP32:$dst), (ins FP32:$src1, FP32:$src2),
200 "debr\t{$dst, $src2}",
201 [(set FP32:$dst, (fdiv FP32:$src1, FP32:$src2))]>;
202def FDIV64rr : Pseudo<(outs FP64:$dst), (ins FP64:$src1, FP64:$src2),
203 "ddbr\t{$dst, $src2}",
204 [(set FP64:$dst, (fdiv FP64:$src1, FP64:$src2))]>;
205
206def FDIV32rm : Pseudo<(outs FP32:$dst), (ins FP32:$src1, rriaddr:$src2),
207 "deb\t{$dst, $src2}",
208 [(set FP32:$dst, (fdiv FP32:$src1, (load rriaddr:$src2)))]>;
209def FDIV64rm : Pseudo<(outs FP64:$dst), (ins FP64:$src1, rriaddr:$src2),
210 "ddb\t{$dst, $src2}",
211 [(set FP64:$dst, (fdiv FP64:$src1, (load rriaddr:$src2)))]>;
212
213} // isTwoAddress = 1
214
215def FROUND64r32 : Pseudo<(outs FP32:$dst), (ins FP64:$src),
216 "ledbr\t{$dst, $src}",
217 [(set FP32:$dst, (fround FP64:$src))]>;
218
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000219def FEXT32r64 : Pseudo<(outs FP64:$dst), (ins FP32:$src),
220 "ldebr\t{$dst, $src}",
221 [(set FP64:$dst, (fextend FP32:$src))]>;
Anton Korobeynikov9c224462009-07-16 14:22:46 +0000222def FEXT32m64 : Pseudo<(outs FP64:$dst), (ins rriaddr:$src),
223 "ldeb\t{$dst, $src}",
224 [(set FP64:$dst, (fextend (load rriaddr:$src)))]>;
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000225
226let Defs = [PSW] in {
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000227def FCONVFP32 : Pseudo<(outs FP32:$dst), (ins GR32:$src),
228 "cefbr\t{$dst, $src}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000229 [(set FP32:$dst, (sint_to_fp GR32:$src)),
230 (implicit PSW)]>;
Anton Korobeynikov6030b052009-07-16 14:20:39 +0000231def FCONVFP32r64: Pseudo<(outs FP32:$dst), (ins GR64:$src),
232 "cegbr\t{$dst, $src}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000233 [(set FP32:$dst, (sint_to_fp GR64:$src)),
234 (implicit PSW)]>;
Anton Korobeynikov6030b052009-07-16 14:20:39 +0000235
236def FCONVFP64r32: Pseudo<(outs FP64:$dst), (ins GR32:$src),
237 "cdfbr\t{$dst, $src}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000238 [(set FP64:$dst, (sint_to_fp GR32:$src)),
239 (implicit PSW)]>;
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000240def FCONVFP64 : Pseudo<(outs FP64:$dst), (ins GR64:$src),
241 "cdgbr\t{$dst, $src}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000242 [(set FP64:$dst, (sint_to_fp GR64:$src)),
243 (implicit PSW)]>;
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000244
Anton Korobeynikov01d50272009-07-16 14:21:57 +0000245def FCONVGR32 : Pseudo<(outs GR32:$dst), (ins FP32:$src),
246 "cfebr\t{$dst, $src}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000247 [(set GR32:$dst, (fp_to_sint FP32:$src)),
248 (implicit PSW)]>;
Anton Korobeynikov01d50272009-07-16 14:21:57 +0000249def FCONVGR32r64: Pseudo<(outs GR32:$dst), (ins FP64:$src),
250 "cgebr\t{$dst, $src}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000251 [(set GR32:$dst, (fp_to_sint FP64:$src)),
252 (implicit PSW)]>;
Anton Korobeynikov01d50272009-07-16 14:21:57 +0000253
254def FCONVGR64r32: Pseudo<(outs GR64:$dst), (ins FP32:$src),
255 "cfdbr\t{$dst, $src}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000256 [(set GR64:$dst, (fp_to_sint FP32:$src)),
257 (implicit PSW)]>;
Anton Korobeynikov01d50272009-07-16 14:21:57 +0000258def FCONVGR64 : Pseudo<(outs GR64:$dst), (ins FP64:$src),
259 "cgdbr\t{$dst, $src}",
Anton Korobeynikov77374fb2009-07-16 14:22:30 +0000260 [(set GR64:$dst, (fp_to_sint FP64:$src)),
261 (implicit PSW)]>;
262} // Defs = [PSW]
Anton Korobeynikov01d50272009-07-16 14:21:57 +0000263
Anton Korobeynikov3b6124e2009-07-16 14:20:24 +0000264//===----------------------------------------------------------------------===//
265// Test instructions (like AND but do not produce any result)
266
267// Integer comparisons
268let Defs = [PSW] in {
269def FCMP32rr : Pseudo<(outs), (ins FP32:$src1, FP32:$src2),
270 "cebr\t$src1, $src2",
271 [(SystemZcmp FP32:$src1, FP32:$src2), (implicit PSW)]>;
272def FCMP64rr : Pseudo<(outs), (ins FP64:$src1, FP64:$src2),
273 "cdbr\t$src1, $src2",
274 [(SystemZcmp FP64:$src1, FP64:$src2), (implicit PSW)]>;
275
276def FCMP32rm : Pseudo<(outs), (ins FP32:$src1, rriaddr:$src2),
277 "ceb\t$src1, $src2",
278 [(SystemZcmp FP32:$src1, (load rriaddr:$src2)),
279 (implicit PSW)]>;
280def FCMP64rm : Pseudo<(outs), (ins FP64:$src1, rriaddr:$src2),
281 "cdb\t$src1, $src2",
282 [(SystemZcmp FP64:$src1, (load rriaddr:$src2)),
283 (implicit PSW)]>;
284} // Defs = [PSW]