blob: ebfbb4a1051b2da45c6d527747b8b6051ce69442 [file] [log] [blame]
Jia Liuc5707112012-02-17 08:55:11 +00001//===-- MipsFrameLowering.cpp - Mips Frame Information --------------------===//
Anton Korobeynikov33464912010-11-15 00:06:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Anton Korobeynikov33464912010-11-15 00:06:54 +00009//
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010// This file contains the Mips implementation of TargetFrameLowering class.
Anton Korobeynikov33464912010-11-15 00:06:54 +000011//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Anton Korobeynikov33464912010-11-15 00:06:54 +000013
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000014#include "MipsFrameLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000015#include "MipsAnalyzeImmediate.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000016#include "MipsInstrInfo.h"
17#include "MipsMachineFunction.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000018#include "MCTargetDesc/MipsBaseInfo.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000019#include "llvm/Function.h"
20#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineModuleInfo.h"
24#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/Target/TargetData.h"
26#include "llvm/Target/TargetOptions.h"
27#include "llvm/Support/CommandLine.h"
28
29using namespace llvm;
30
31
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000032//===----------------------------------------------------------------------===//
Anton Korobeynikov33464912010-11-15 00:06:54 +000033//
34// Stack Frame Processing methods
35// +----------------------------+
36//
37// The stack is allocated decrementing the stack pointer on
38// the first instruction of a function prologue. Once decremented,
39// all stack references are done thought a positive offset
40// from the stack/frame pointer, so the stack is considering
41// to grow up! Otherwise terrible hacks would have to be made
42// to get this stack ABI compliant :)
43//
44// The stack frame required by the ABI (after call):
45// Offset
46//
47// 0 ----------
48// 4 Args to pass
49// . saved $GP (used in PIC)
50// . Alloca allocations
51// . Local Area
52// . CPU "Callee Saved" Registers
53// . saved FP
54// . saved RA
55// . FPU "Callee Saved" Registers
56// StackSize -----------
57//
58// Offset - offset from sp after stack allocation on function prologue
59//
60// The sp is the stack pointer subtracted/added from the stack size
61// at the Prologue/Epilogue
62//
63// References to the previous stack (to obtain arguments) are done
64// with offsets that exceeds the stack size: (stacksize+(4*(num_arg-1))
65//
66// Examples:
67// - reference to the actual stack frame
68// for any local area var there is smt like : FI >= 0, StackOffset: 4
69// sw REGX, 4(SP)
70//
71// - reference to previous stack frame
72// suppose there's a load to the 5th arguments : FI < 0, StackOffset: 16.
73// The emitted instruction will be something like:
74// lw REGX, 16+StackSize(SP)
75//
76// Since the total stack size is unknown on LowerFormalArguments, all
77// stack references (ObjectOffset) created to reference the function
78// arguments, are negative numbers. This way, on eliminateFrameIndex it's
79// possible to detect those references and the offsets are adjusted to
80// their real location.
81//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000082//===----------------------------------------------------------------------===//
Anton Korobeynikov33464912010-11-15 00:06:54 +000083
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000084// hasFP - Return true if the specified function should have a dedicated frame
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000085// pointer register. This is true if the function has variable sized allocas or
86// if frame pointer elimination is disabled.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000087bool MipsFrameLowering::hasFP(const MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000088 const MachineFrameInfo *MFI = MF.getFrameInfo();
Nick Lewycky8a8d4792011-12-02 22:16:29 +000089 return MF.getTarget().Options.DisableFramePointerElim(MF) ||
90 MFI->hasVarSizedObjects() || MFI->isFrameAddressTaken();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000091}
92
Akira Hatanaka69c19f72011-05-23 20:16:59 +000093bool MipsFrameLowering::targetHandlesStackFrameRounding() const {
94 return true;
Anton Korobeynikov33464912010-11-15 00:06:54 +000095}
96
Akira Hatanakade5a0b62012-01-25 04:12:04 +000097// Build an instruction sequence to load an immediate that is too large to fit
98// in 16-bit and add the result to Reg.
99static void expandLargeImm(unsigned Reg, int64_t Imm, bool IsN64,
100 const MipsInstrInfo &TII, MachineBasicBlock& MBB,
101 MachineBasicBlock::iterator II, DebugLoc DL) {
102 unsigned LUi = IsN64 ? Mips::LUi64 : Mips::LUi;
103 unsigned ADDu = IsN64 ? Mips::DADDu : Mips::ADDu;
Jia Liubb481f82012-02-28 07:46:26 +0000104 unsigned ZEROReg = IsN64 ? Mips::ZERO_64 : Mips::ZERO;
Akira Hatanakade5a0b62012-01-25 04:12:04 +0000105 unsigned ATReg = IsN64 ? Mips::AT_64 : Mips::AT;
106 MipsAnalyzeImmediate AnalyzeImm;
107 const MipsAnalyzeImmediate::InstSeq &Seq =
108 AnalyzeImm.Analyze(Imm, IsN64 ? 64 : 32, false /* LastInstrIsADDiu */);
109 MipsAnalyzeImmediate::InstSeq::const_iterator Inst = Seq.begin();
Bruno Cardoso Lopes99027d72011-03-04 20:48:08 +0000110
111 // FIXME: change this when mips goes MC".
Akira Hatanakade5a0b62012-01-25 04:12:04 +0000112 BuildMI(MBB, II, DL, TII.get(Mips::NOAT));
Bruno Cardoso Lopes99027d72011-03-04 20:48:08 +0000113
Akira Hatanakade5a0b62012-01-25 04:12:04 +0000114 // The first instruction can be a LUi, which is different from other
115 // instructions (ADDiu, ORI and SLL) in that it does not have a register
116 // operand.
117 if (Inst->Opc == LUi)
118 BuildMI(MBB, II, DL, TII.get(LUi), ATReg)
119 .addImm(SignExtend64<16>(Inst->ImmOpnd));
120 else
121 BuildMI(MBB, II, DL, TII.get(Inst->Opc), ATReg).addReg(ZEROReg)
122 .addImm(SignExtend64<16>(Inst->ImmOpnd));
123
124 // Build the remaining instructions in Seq.
125 for (++Inst; Inst != Seq.end(); ++Inst)
126 BuildMI(MBB, II, DL, TII.get(Inst->Opc), ATReg).addReg(ATReg)
127 .addImm(SignExtend64<16>(Inst->ImmOpnd));
Jia Liubb481f82012-02-28 07:46:26 +0000128
Akira Hatanakade5a0b62012-01-25 04:12:04 +0000129 BuildMI(MBB, II, DL, TII.get(ADDu), Reg).addReg(Reg).addReg(ATReg);
130 BuildMI(MBB, II, DL, TII.get(Mips::ATMACRO));
Bruno Cardoso Lopes99027d72011-03-04 20:48:08 +0000131}
132
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000133void MipsFrameLowering::emitPrologue(MachineFunction &MF) const {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000134 MachineBasicBlock &MBB = MF.front();
135 MachineFrameInfo *MFI = MF.getFrameInfo();
136 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
137 const MipsRegisterInfo *RegInfo =
138 static_cast<const MipsRegisterInfo*>(MF.getTarget().getRegisterInfo());
139 const MipsInstrInfo &TII =
140 *static_cast<const MipsInstrInfo*>(MF.getTarget().getInstrInfo());
141 MachineBasicBlock::iterator MBBI = MBB.begin();
142 DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
143 bool isPIC = (MF.getTarget().getRelocationModel() == Reloc::PIC_);
Akira Hatanaka1b719502011-11-15 18:53:55 +0000144 unsigned SP = STI.isABI_N64() ? Mips::SP_64 : Mips::SP;
145 unsigned FP = STI.isABI_N64() ? Mips::FP_64 : Mips::FP;
146 unsigned ZERO = STI.isABI_N64() ? Mips::ZERO_64 : Mips::ZERO;
Akira Hatanakaa1fa08f2011-11-11 04:00:29 +0000147 unsigned ADDu = STI.isABI_N64() ? Mips::DADDu : Mips::ADDu;
148 unsigned ADDiu = STI.isABI_N64() ? Mips::DADDiu : Mips::ADDiu;
Anton Korobeynikov33464912010-11-15 00:06:54 +0000149
Akira Hatanaka69c19f72011-05-23 20:16:59 +0000150 // First, compute final stack size.
151 unsigned RegSize = STI.isGP32bit() ? 4 : 8;
152 unsigned StackAlign = getStackAlignment();
Jia Liubb481f82012-02-28 07:46:26 +0000153 unsigned LocalVarAreaOffset = MipsFI->needGPSaveRestore() ?
Akira Hatanaka69c19f72011-05-23 20:16:59 +0000154 (MFI->getObjectOffset(MipsFI->getGPFI()) + RegSize) :
Akira Hatanakaf15f4982011-05-25 17:52:48 +0000155 MipsFI->getMaxCallFrameSize();
Akira Hatanakade5a0b62012-01-25 04:12:04 +0000156 uint64_t StackSize = RoundUpToAlignment(LocalVarAreaOffset, StackAlign) +
157 RoundUpToAlignment(MFI->getStackSize(), StackAlign);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000158
Akira Hatanaka69c19f72011-05-23 20:16:59 +0000159 // Update stack size
Jia Liubb481f82012-02-28 07:46:26 +0000160 MFI->setStackSize(StackSize);
161
Anton Korobeynikov33464912010-11-15 00:06:54 +0000162 BuildMI(MBB, MBBI, dl, TII.get(Mips::NOREORDER));
Akira Hatanakade5a0b62012-01-25 04:12:04 +0000163 BuildMI(MBB, MBBI, dl, TII.get(Mips::NOMACRO));
Akira Hatanakaa1fa08f2011-11-11 04:00:29 +0000164
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000165 // Emit instructions that set the global base register if the target ABI is
166 // O32.
167 if (isPIC && MipsFI->globalBaseRegSet() && STI.isABI_O32()) {
168 if (MipsFI->globalBaseRegFixed())
169 BuildMI(MBB, llvm::prior(MBBI), dl, TII.get(Mips::CPLOAD))
170 .addReg(RegInfo->getPICCallReg());
171 else
172 // See MipsInstrInfo.td for explanation.
173 BuildMI(MBB, MBBI, dl, TII.get(Mips:: SETGP01), Mips::V0);
174 }
175
Akira Hatanakaf346c692011-05-21 02:29:26 +0000176 // No need to allocate space on the stack.
177 if (StackSize == 0 && !MFI->adjustsStack()) return;
178
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000179 MachineModuleInfo &MMI = MF.getMMI();
180 std::vector<MachineMove> &Moves = MMI.getFrameMoves();
181 MachineLocation DstML, SrcML;
182
Akira Hatanakade5a0b62012-01-25 04:12:04 +0000183 // Adjust stack.
184 if (isInt<16>(-StackSize)) // addi sp, sp, (-stacksize)
185 BuildMI(MBB, MBBI, dl, TII.get(ADDiu), SP).addReg(SP).addImm(-StackSize);
186 else // Expand immediate that doesn't fit in 16-bit.
187 expandLargeImm(SP, -StackSize, STI.isABI_N64(), TII, MBB, MBBI, dl);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000188
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000189 // emit ".cfi_def_cfa_offset StackSize"
190 MCSymbol *AdjustSPLabel = MMI.getContext().CreateTempSymbol();
191 BuildMI(MBB, MBBI, dl,
192 TII.get(TargetOpcode::PROLOG_LABEL)).addSym(AdjustSPLabel);
193 DstML = MachineLocation(MachineLocation::VirtualFP);
194 SrcML = MachineLocation(MachineLocation::VirtualFP, -StackSize);
195 Moves.push_back(MachineMove(AdjustSPLabel, DstML, SrcML));
196
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000197 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000198
199 if (CSI.size()) {
Akira Hatanaka0f843822011-06-07 18:58:42 +0000200 // Find the instruction past the last instruction that saves a callee-saved
201 // register to the stack.
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000202 for (unsigned i = 0; i < CSI.size(); ++i)
203 ++MBBI;
Jia Liubb481f82012-02-28 07:46:26 +0000204
Akira Hatanaka0f843822011-06-07 18:58:42 +0000205 // Iterate over list of callee-saved registers and emit .cfi_offset
206 // directives.
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000207 MCSymbol *CSLabel = MMI.getContext().CreateTempSymbol();
208 BuildMI(MBB, MBBI, dl,
209 TII.get(TargetOpcode::PROLOG_LABEL)).addSym(CSLabel);
Jia Liubb481f82012-02-28 07:46:26 +0000210
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000211 for (std::vector<CalleeSavedInfo>::const_iterator I = CSI.begin(),
212 E = CSI.end(); I != E; ++I) {
213 int64_t Offset = MFI->getObjectOffset(I->getFrameIdx());
214 unsigned Reg = I->getReg();
215
216 // If Reg is a double precision register, emit two cfa_offsets,
217 // one for each of the paired single precision registers.
218 if (Mips::AFGR64RegisterClass->contains(Reg)) {
Craig Topper9ebfbf82012-03-05 05:37:41 +0000219 const uint16_t *SubRegs = RegInfo->getSubRegisters(Reg);
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000220 MachineLocation DstML0(MachineLocation::VirtualFP, Offset);
221 MachineLocation DstML1(MachineLocation::VirtualFP, Offset + 4);
222 MachineLocation SrcML0(*SubRegs);
223 MachineLocation SrcML1(*(SubRegs + 1));
224
225 if (!STI.isLittle())
226 std::swap(SrcML0, SrcML1);
227
228 Moves.push_back(MachineMove(CSLabel, DstML0, SrcML0));
229 Moves.push_back(MachineMove(CSLabel, DstML1, SrcML1));
230 }
231 else {
232 // Reg is either in CPURegs or FGR32.
233 DstML = MachineLocation(MachineLocation::VirtualFP, Offset);
234 SrcML = MachineLocation(Reg);
235 Moves.push_back(MachineMove(CSLabel, DstML, SrcML));
236 }
237 }
Jia Liubb481f82012-02-28 07:46:26 +0000238 }
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000239
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000240 // if framepointer enabled, set it to point to the stack pointer.
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000241 if (hasFP(MF)) {
Jia Liubb481f82012-02-28 07:46:26 +0000242 // Insert instruction "move $fp, $sp" at this location.
Akira Hatanaka1b719502011-11-15 18:53:55 +0000243 BuildMI(MBB, MBBI, dl, TII.get(ADDu), FP).addReg(SP).addReg(ZERO);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000244
Jia Liubb481f82012-02-28 07:46:26 +0000245 // emit ".cfi_def_cfa_register $fp"
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000246 MCSymbol *SetFPLabel = MMI.getContext().CreateTempSymbol();
247 BuildMI(MBB, MBBI, dl,
248 TII.get(TargetOpcode::PROLOG_LABEL)).addSym(SetFPLabel);
Akira Hatanaka1b719502011-11-15 18:53:55 +0000249 DstML = MachineLocation(FP);
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000250 SrcML = MachineLocation(MachineLocation::VirtualFP);
251 Moves.push_back(MachineMove(SetFPLabel, DstML, SrcML));
252 }
253
Anton Korobeynikov33464912010-11-15 00:06:54 +0000254 // Restore GP from the saved stack location
Akira Hatanaka9029cf22011-08-11 22:42:31 +0000255 if (MipsFI->needGPSaveRestore()) {
256 unsigned Offset = MFI->getObjectOffset(MipsFI->getGPFI());
257 BuildMI(MBB, MBBI, dl, TII.get(Mips::CPRESTORE)).addImm(Offset);
258
259 if (Offset >= 0x8000) {
260 BuildMI(MBB, llvm::prior(MBBI), dl, TII.get(Mips::MACRO));
261 BuildMI(MBB, MBBI, dl, TII.get(Mips::NOMACRO));
262 }
263 }
Anton Korobeynikov33464912010-11-15 00:06:54 +0000264}
265
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000266void MipsFrameLowering::emitEpilogue(MachineFunction &MF,
Anton Korobeynikov33464912010-11-15 00:06:54 +0000267 MachineBasicBlock &MBB) const {
Jakob Stoklund Olesen4f28c1c2011-01-13 21:28:52 +0000268 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000269 MachineFrameInfo *MFI = MF.getFrameInfo();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000270 const MipsInstrInfo &TII =
271 *static_cast<const MipsInstrInfo*>(MF.getTarget().getInstrInfo());
272 DebugLoc dl = MBBI->getDebugLoc();
Akira Hatanaka1b719502011-11-15 18:53:55 +0000273 unsigned SP = STI.isABI_N64() ? Mips::SP_64 : Mips::SP;
274 unsigned FP = STI.isABI_N64() ? Mips::FP_64 : Mips::FP;
275 unsigned ZERO = STI.isABI_N64() ? Mips::ZERO_64 : Mips::ZERO;
276 unsigned ADDu = STI.isABI_N64() ? Mips::DADDu : Mips::ADDu;
277 unsigned ADDiu = STI.isABI_N64() ? Mips::DADDiu : Mips::ADDiu;
Anton Korobeynikov33464912010-11-15 00:06:54 +0000278
Akira Hatanaka17a1e872011-05-20 18:39:33 +0000279 // if framepointer enabled, restore the stack pointer.
Akira Hatanakaf346c692011-05-21 02:29:26 +0000280 if (hasFP(MF)) {
281 // Find the first instruction that restores a callee-saved register.
282 MachineBasicBlock::iterator I = MBBI;
Jia Liubb481f82012-02-28 07:46:26 +0000283
Akira Hatanakaf346c692011-05-21 02:29:26 +0000284 for (unsigned i = 0; i < MFI->getCalleeSavedInfo().size(); ++i)
285 --I;
286
287 // Insert instruction "move $sp, $fp" at this location.
Akira Hatanaka1b719502011-11-15 18:53:55 +0000288 BuildMI(MBB, I, dl, TII.get(ADDu), SP).addReg(FP).addReg(ZERO);
Akira Hatanakaf346c692011-05-21 02:29:26 +0000289 }
Anton Korobeynikov33464912010-11-15 00:06:54 +0000290
Akira Hatanakade5a0b62012-01-25 04:12:04 +0000291 // Get the number of bytes from FrameInfo
292 uint64_t StackSize = MFI->getStackSize();
Bruno Cardoso Lopes99027d72011-03-04 20:48:08 +0000293
Akira Hatanakade5a0b62012-01-25 04:12:04 +0000294 if (!StackSize)
295 return;
296
297 // Adjust stack.
298 if (isInt<16>(StackSize)) // addi sp, sp, (-stacksize)
299 BuildMI(MBB, MBBI, dl, TII.get(ADDiu), SP).addReg(SP).addImm(StackSize);
300 else // Expand immediate that doesn't fit in 16-bit.
301 expandLargeImm(SP, StackSize, STI.isABI_N64(), TII, MBB, MBBI, dl);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000302}
Bruno Cardoso Lopesfb67faa2011-01-18 19:50:18 +0000303
304void MipsFrameLowering::
Akira Hatanaka17a1e872011-05-20 18:39:33 +0000305processFunctionBeforeCalleeSavedScan(MachineFunction &MF,
306 RegScavenger *RS) const {
307 MachineRegisterInfo& MRI = MF.getRegInfo();
Akira Hatanaka1b719502011-11-15 18:53:55 +0000308 unsigned FP = STI.isABI_N64() ? Mips::FP_64 : Mips::FP;
Akira Hatanaka17a1e872011-05-20 18:39:33 +0000309
310 // FIXME: remove this code if register allocator can correctly mark
311 // $fp and $ra used or unused.
312
313 // Mark $fp and $ra as used or unused.
314 if (hasFP(MF))
Akira Hatanaka1b719502011-11-15 18:53:55 +0000315 MRI.setPhysRegUsed(FP);
Akira Hatanaka17a1e872011-05-20 18:39:33 +0000316
Jia Liubb481f82012-02-28 07:46:26 +0000317 // The register allocator might determine $ra is used after seeing
Akira Hatanaka17a1e872011-05-20 18:39:33 +0000318 // instruction "jr $ra", but we do not want PrologEpilogInserter to insert
319 // instructions to save/restore $ra unless there is a function call.
320 // To correct this, $ra is explicitly marked unused if there is no
321 // function call.
Akira Hatanaka33458fe2011-05-26 20:30:31 +0000322 if (MF.getFrameInfo()->hasCalls())
Akira Hatanaka4bd73ca2012-01-25 04:19:22 +0000323 MRI.setPhysRegUsed(Mips::RA);
324 else {
325 MRI.setPhysRegUnused(Mips::RA);
326 MRI.setPhysRegUnused(Mips::RA_64);
327 }
Akira Hatanaka17a1e872011-05-20 18:39:33 +0000328}