blob: b949b2f30506da86625736fb757623451ee7e128 [file] [log] [blame]
Evan Cheng9085f982010-05-19 07:28:01 +00001; RUN: llc < %s -mtriple=thumbv7-apple-darwin -mcpu=cortex-a8 -disable-fp-elim | FileCheck %s
2; RUN: llc < %s -mtriple=thumbv7-apple-darwin -mcpu=cortex-a8 -relocation-model=pic -disable-fp-elim | FileCheck %s --check-prefix=PIC
Evan Cheng9eda6892009-10-31 03:39:36 +00003; rdar://7353541
Evan Chengd457e6e2009-11-07 04:04:34 +00004; rdar://7354376
Evan Cheng9eda6892009-10-31 03:39:36 +00005
6; The generated code is no where near ideal. It's not recognizing the two
7; constantpool entries being loaded can be merged into one.
8
9@GV = external global i32 ; <i32*> [#uses=2]
10
Rafael Espindola1e819662010-06-17 15:18:27 +000011define void @t1(i32* nocapture %vals, i32 %c) nounwind {
Evan Cheng9eda6892009-10-31 03:39:36 +000012entry:
Evan Cheng9085f982010-05-19 07:28:01 +000013; CHECK: t1:
Evan Chengde17fb62009-10-31 23:46:45 +000014; CHECK: cbz
Evan Cheng9eda6892009-10-31 03:39:36 +000015 %0 = icmp eq i32 %c, 0 ; <i1> [#uses=1]
16 br i1 %0, label %return, label %bb.nph
17
18bb.nph: ; preds = %entry
19; CHECK: BB#1
Dan Gohman9f23dee2010-04-17 16:29:15 +000020; CHECK: ldr.n r2, LCPI0_0
Evan Chengc26abd92009-11-20 23:31:34 +000021; CHECK: ldr r2, [r2]
Evan Chengfac4f1f2010-03-10 03:07:41 +000022; CHECK: ldr r3, [r2]
Dan Gohman9f23dee2010-04-17 16:29:15 +000023; CHECK: LBB0_2
24; CHECK: LCPI0_0:
Evan Cheng9085f982010-05-19 07:28:01 +000025; CHECK-NOT: LCPI0_1:
Evan Cheng9b824252009-11-20 02:10:27 +000026
27; PIC: BB#1
Dan Gohman9f23dee2010-04-17 16:29:15 +000028; PIC: ldr.n r2, LCPI0_0
Evan Cheng9b824252009-11-20 02:10:27 +000029; PIC: add r2, pc
Evan Chengc26abd92009-11-20 23:31:34 +000030; PIC: ldr r2, [r2]
Evan Chengfac4f1f2010-03-10 03:07:41 +000031; PIC: ldr r3, [r2]
Dan Gohman9f23dee2010-04-17 16:29:15 +000032; PIC: LBB0_2
33; PIC: LCPI0_0:
34; PIC-NOT: LCPI0_1:
Evan Cheng9b824252009-11-20 02:10:27 +000035; PIC: .section
Evan Cheng9eda6892009-10-31 03:39:36 +000036 %.pre = load i32* @GV, align 4 ; <i32> [#uses=1]
37 br label %bb
38
39bb: ; preds = %bb, %bb.nph
40 %1 = phi i32 [ %.pre, %bb.nph ], [ %3, %bb ] ; <i32> [#uses=1]
41 %i.03 = phi i32 [ 0, %bb.nph ], [ %4, %bb ] ; <i32> [#uses=2]
42 %scevgep = getelementptr i32* %vals, i32 %i.03 ; <i32*> [#uses=1]
43 %2 = load i32* %scevgep, align 4 ; <i32> [#uses=1]
44 %3 = add nsw i32 %1, %2 ; <i32> [#uses=2]
45 store i32 %3, i32* @GV, align 4
46 %4 = add i32 %i.03, 1 ; <i32> [#uses=2]
47 %exitcond = icmp eq i32 %4, %c ; <i1> [#uses=1]
48 br i1 %exitcond, label %return, label %bb
49
50return: ; preds = %bb, %entry
51 ret void
52}
Evan Cheng9085f982010-05-19 07:28:01 +000053
54; rdar://8001136
Rafael Espindola1e819662010-06-17 15:18:27 +000055define void @t2(i8* %ptr1, i8* %ptr2) nounwind {
Evan Cheng9085f982010-05-19 07:28:01 +000056entry:
57; CHECK: t2:
58; CHECK: adr r{{.}}, #LCPI1_0
Bob Wilsona0148c32010-07-09 00:47:20 +000059; CHECK: vldmia r3, {d0, d1}
Evan Cheng9085f982010-05-19 07:28:01 +000060 br i1 undef, label %bb1, label %bb2
61
62bb1:
63; CHECK-NEXT: %bb1
64 %indvar = phi i32 [ %indvar.next, %bb1 ], [ 0, %entry ]
65 %tmp1 = shl i32 %indvar, 2
66 %gep1 = getelementptr i8* %ptr1, i32 %tmp1
Bob Wilson7a9ef442010-08-27 17:13:24 +000067 %tmp2 = call <4 x float> @llvm.arm.neon.vld1.v4f32(i8* %gep1, i32 1)
Evan Cheng9085f982010-05-19 07:28:01 +000068 %tmp3 = call <4 x float> @llvm.arm.neon.vmaxs.v4f32(<4 x float> <float 1.000000e+00, float 1.000000e+00, float 1.000000e+00, float 1.000000e+00>, <4 x float> %tmp2)
69 %gep2 = getelementptr i8* %ptr2, i32 %tmp1
Bob Wilson7a9ef442010-08-27 17:13:24 +000070 call void @llvm.arm.neon.vst1.v4f32(i8* %gep2, <4 x float> %tmp3, i32 1)
Evan Cheng9085f982010-05-19 07:28:01 +000071 %indvar.next = add i32 %indvar, 1
72 %cond = icmp eq i32 %indvar.next, 10
73 br i1 %cond, label %bb2, label %bb1
74
75bb2:
76 ret void
77}
78
79; CHECK: LCPI1_0:
80; CHECK: .section
81
Bob Wilson7a9ef442010-08-27 17:13:24 +000082declare <4 x float> @llvm.arm.neon.vld1.v4f32(i8*, i32) nounwind readonly
Evan Cheng9085f982010-05-19 07:28:01 +000083
Bob Wilson7a9ef442010-08-27 17:13:24 +000084declare void @llvm.arm.neon.vst1.v4f32(i8*, <4 x float>, i32) nounwind
Evan Cheng9085f982010-05-19 07:28:01 +000085
86declare <4 x float> @llvm.arm.neon.vmaxs.v4f32(<4 x float>, <4 x float>) nounwind readnone