blob: 15245c30c56c9e95b61bb245787c818224cfdcfc [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
16 let PrintMethod = "printPredicateOperand";
17}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Evan Cheng5657c012009-07-29 02:18:14 +000024// Table branch address
25def tb_addrmode : Operand<i32> {
26 let PrintMethod = "printTBAddrMode";
27}
28
Anton Korobeynikov52237112009-06-17 18:13:58 +000029// Shifted operands. No register controlled shifts for Thumb2.
30// Note: We do not support rrx shifted operands yet.
31def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000032 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000033 [shl,srl,sra,rotr]> {
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 let PrintMethod = "printT2SOOperand";
Anton Korobeynikov52237112009-06-17 18:13:58 +000035 let MIOperandInfo = (ops GPR, i32imm);
36}
37
Evan Chengf49810c2009-06-23 17:48:47 +000038// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
39def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Evan Chenge7cbe412009-07-08 21:03:57 +000040 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000041}]>;
42
Evan Chengf49810c2009-06-23 17:48:47 +000043// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
44def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Evan Chenge7cbe412009-07-08 21:03:57 +000045 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000046}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000047
Evan Chengf49810c2009-06-23 17:48:47 +000048// t2_so_imm - Match a 32-bit immediate operand, which is an
49// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
50// immediate splatted into multiple bytes of the word. t2_so_imm values are
51// represented in the imm field in the same 12-bit form that they are encoded
52// into t2_so_imm instructions: the 8-bit immediate is the least significant bits
53// [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
54def t2_so_imm : Operand<i32>,
55 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000056 return ARM_AM::getT2SOImmVal((uint32_t)N->getZExtValue()) != -1;
57}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000058
Evan Chengf49810c2009-06-23 17:48:47 +000059// t2_so_imm_not - Match an immediate that is a complement
60// of a t2_so_imm.
61def t2_so_imm_not : Operand<i32>,
62 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000063 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
64}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000065
66// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
67def t2_so_imm_neg : Operand<i32>,
68 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000069 return ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())) != -1;
70}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000071
Evan Chenga67efd12009-06-23 19:39:13 +000072/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
73def imm1_31 : PatLeaf<(i32 imm), [{
74 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
75}]>;
76
Evan Chengf49810c2009-06-23 17:48:47 +000077/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
78def imm0_4095 : PatLeaf<(i32 imm), [{
79 return (uint32_t)N->getZExtValue() < 4096;
80}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000081
82def imm0_4095_neg : PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +000083 return (uint32_t)(-N->getZExtValue()) < 4096;
Anton Korobeynikov52237112009-06-17 18:13:58 +000084}], imm_neg_XFORM>;
85
Evan Chengf49810c2009-06-23 17:48:47 +000086/// imm0_65535 predicate - True if the 32-bit immediate is in the range
87/// [0.65535].
88def imm0_65535 : PatLeaf<(i32 imm), [{
89 return (uint32_t)N->getZExtValue() < 65536;
Anton Korobeynikov52237112009-06-17 18:13:58 +000090}]>;
91
Evan Chengf49810c2009-06-23 17:48:47 +000092/// Split a 32-bit immediate into two 16 bit parts.
93def t2_lo16 : SDNodeXForm<imm, [{
94 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
95 MVT::i32);
96}]>;
97
98def t2_hi16 : SDNodeXForm<imm, [{
99 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
100}]>;
101
102def t2_lo16AllZero : PatLeaf<(i32 imm), [{
103 // Returns true if all low 16-bits are 0.
104 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
105 }], t2_hi16>;
106
Evan Cheng9cb9e672009-06-27 02:26:13 +0000107
Evan Cheng055b0312009-06-29 07:51:04 +0000108// Define Thumb2 specific addressing modes.
109
110// t2addrmode_imm12 := reg + imm12
111def t2addrmode_imm12 : Operand<i32>,
112 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
113 let PrintMethod = "printT2AddrModeImm12Operand";
114 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
115}
116
David Goodwin5ff58b52009-07-24 00:16:18 +0000117// t2addrmode_imm8 := reg - imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000118def t2addrmode_imm8 : Operand<i32>,
119 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
120 let PrintMethod = "printT2AddrModeImm8Operand";
121 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
122}
123
Evan Cheng6d94f112009-07-03 00:06:39 +0000124def t2am_imm8_offset : Operand<i32>,
125 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset", []>{
Evan Chenge88d5ce2009-07-02 07:28:31 +0000126 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
127}
128
Evan Cheng5c874172009-07-09 22:21:59 +0000129// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
David Goodwin6647cea2009-06-30 22:50:01 +0000130def t2addrmode_imm8s4 : Operand<i32>,
131 ComplexPattern<i32, 2, "SelectT2AddrModeImm8s4", []> {
Evan Cheng5c874172009-07-09 22:21:59 +0000132 let PrintMethod = "printT2AddrModeImm8s4Operand";
David Goodwin6647cea2009-06-30 22:50:01 +0000133 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
134}
135
Evan Chengcba962d2009-07-09 20:40:44 +0000136// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000137def t2addrmode_so_reg : Operand<i32>,
138 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
139 let PrintMethod = "printT2AddrModeSoRegOperand";
140 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
141}
142
143
Anton Korobeynikov52237112009-06-17 18:13:58 +0000144//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000145// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000146//
147
Evan Chenga67efd12009-06-23 19:39:13 +0000148/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000149/// unary operation that produces a value. These are predicable and can be
150/// changed to modify CPSR.
Evan Chenga67efd12009-06-23 19:39:13 +0000151multiclass T2I_un_irs<string opc, PatFrag opnode, bit Cheap = 0, bit ReMat = 0>{
152 // shifted imm
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000153 def i : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src),
154 opc, " $dst, $src",
Evan Chenga67efd12009-06-23 19:39:13 +0000155 [(set GPR:$dst, (opnode t2_so_imm:$src))]> {
156 let isAsCheapAsAMove = Cheap;
157 let isReMaterializable = ReMat;
158 }
159 // register
160 def r : T2I<(outs GPR:$dst), (ins GPR:$src),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000161 opc, ".w $dst, $src",
Evan Chenga67efd12009-06-23 19:39:13 +0000162 [(set GPR:$dst, (opnode GPR:$src))]>;
163 // shifted register
164 def s : T2I<(outs GPR:$dst), (ins t2_so_reg:$src),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000165 opc, ".w $dst, $src",
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000166 [(set GPR:$dst, (opnode t2_so_reg:$src))]>;
Evan Chenga67efd12009-06-23 19:39:13 +0000167}
168
169/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000170// binary operation that produces a value. These are predicable and can be
171/// changed to modify CPSR.
David Goodwin1f096272009-07-27 23:34:12 +0000172multiclass T2I_bin_irs<string opc, PatFrag opnode,
173 bit Commutable = 0, string wide =""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000174 // shifted imm
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000175 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
176 opc, " $dst, $lhs, $rhs",
177 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>;
Evan Chenga67efd12009-06-23 19:39:13 +0000178 // register
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000179 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwin1f096272009-07-27 23:34:12 +0000180 opc, !strconcat(wide, " $dst, $lhs, $rhs"),
Evan Cheng8de898a2009-06-26 00:19:44 +0000181 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
182 let isCommutable = Commutable;
183 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000184 // shifted register
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000185 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwin1f096272009-07-27 23:34:12 +0000186 opc, !strconcat(wide, " $dst, $lhs, $rhs"),
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000187 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000188}
189
David Goodwin1f096272009-07-27 23:34:12 +0000190/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
191// the ".w" prefix to indicate that they are wide.
192multiclass T2I_bin_w_irs<string opc, PatFrag opnode, bit Commutable = 0> :
193 T2I_bin_irs<opc, opnode, Commutable, ".w">;
194
Evan Cheng1e249e32009-06-25 20:59:23 +0000195/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
196/// reversed. It doesn't define the 'rr' form since it's handled by its
197/// T2I_bin_irs counterpart.
198multiclass T2I_rbin_is<string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000199 // shifted imm
200 def ri : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000201 opc, ".w $dst, $rhs, $lhs",
Evan Chengf49810c2009-06-23 17:48:47 +0000202 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>;
203 // shifted register
204 def rs : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs),
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000205 opc, " $dst, $rhs, $lhs",
Evan Chengf49810c2009-06-23 17:48:47 +0000206 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>;
207}
208
Evan Chenga67efd12009-06-23 19:39:13 +0000209/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000210/// instruction modifies the CPSR register.
211let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000212multiclass T2I_bin_s_irs<string opc, PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000213 // shifted imm
Evan Chengf49810c2009-06-23 17:48:47 +0000214 def ri : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000215 !strconcat(opc, "s"), ".w $dst, $lhs, $rhs",
Evan Chengf49810c2009-06-23 17:48:47 +0000216 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>;
Evan Chenga67efd12009-06-23 19:39:13 +0000217 // register
218 def rr : T2I<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000219 !strconcat(opc, "s"), ".w $dst, $lhs, $rhs",
Evan Cheng8de898a2009-06-26 00:19:44 +0000220 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
221 let isCommutable = Commutable;
222 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000223 // shifted register
Evan Chengf49810c2009-06-23 17:48:47 +0000224 def rs : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000225 !strconcat(opc, "s"), ".w $dst, $lhs, $rhs",
Evan Chengf49810c2009-06-23 17:48:47 +0000226 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000227}
228}
229
Evan Chenga67efd12009-06-23 19:39:13 +0000230/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
231/// patterns for a binary operation that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000232multiclass T2I_bin_ii12rs<string opc, PatFrag opnode, bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000233 // shifted imm
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000234 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000235 opc, ".w $dst, $lhs, $rhs",
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000236 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000237 // 12-bit imm
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000238 def ri12 : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs),
239 !strconcat(opc, "w"), " $dst, $lhs, $rhs",
240 [(set GPR:$dst, (opnode GPR:$lhs, imm0_4095:$rhs))]>;
Evan Chenga67efd12009-06-23 19:39:13 +0000241 // register
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000242 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000243 opc, ".w $dst, $lhs, $rhs",
Evan Cheng8de898a2009-06-26 00:19:44 +0000244 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
245 let isCommutable = Commutable;
246 }
Evan Chengf49810c2009-06-23 17:48:47 +0000247 // shifted register
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000248 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000249 opc, ".w $dst, $lhs, $rhs",
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000250 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000251}
252
Evan Cheng62674222009-06-25 23:34:10 +0000253/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng1e249e32009-06-25 20:59:23 +0000254/// binary operation that produces a value and use and define the carry bit.
255/// It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000256let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000257multiclass T2I_adde_sube_irs<string opc, PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000258 // shifted imm
Evan Cheng62674222009-06-25 23:34:10 +0000259 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
David Goodwin7ce720b2009-06-26 20:45:56 +0000260 opc, " $dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000261 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
Evan Chengd770d9e2009-07-02 06:38:40 +0000262 Requires<[IsThumb2, CarryDefIsUnused]>;
Evan Chenga67efd12009-06-23 19:39:13 +0000263 // register
Evan Cheng62674222009-06-25 23:34:10 +0000264 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000265 opc, ".w $dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000266 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
Evan Chengd770d9e2009-07-02 06:38:40 +0000267 Requires<[IsThumb2, CarryDefIsUnused]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000268 let isCommutable = Commutable;
269 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000270 // shifted register
Evan Cheng62674222009-06-25 23:34:10 +0000271 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000272 opc, ".w $dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000273 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
Evan Chengd770d9e2009-07-02 06:38:40 +0000274 Requires<[IsThumb2, CarryDefIsUnused]>;
Evan Cheng62674222009-06-25 23:34:10 +0000275 // Carry setting variants
276 // shifted imm
277 def Sri : T2XI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
278 !strconcat(opc, "s $dst, $lhs, $rhs"),
279 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
Evan Chengd770d9e2009-07-02 06:38:40 +0000280 Requires<[IsThumb2, CarryDefIsUsed]> {
Evan Cheng62674222009-06-25 23:34:10 +0000281 let Defs = [CPSR];
282 }
283 // register
284 def Srr : T2XI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000285 !strconcat(opc, "s.w $dst, $lhs, $rhs"),
Evan Cheng62674222009-06-25 23:34:10 +0000286 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
Evan Chengd770d9e2009-07-02 06:38:40 +0000287 Requires<[IsThumb2, CarryDefIsUsed]> {
Evan Cheng62674222009-06-25 23:34:10 +0000288 let Defs = [CPSR];
Evan Cheng8de898a2009-06-26 00:19:44 +0000289 let isCommutable = Commutable;
290 }
Evan Cheng62674222009-06-25 23:34:10 +0000291 // shifted register
292 def Srs : T2XI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000293 !strconcat(opc, "s.w $dst, $lhs, $rhs"),
Evan Cheng62674222009-06-25 23:34:10 +0000294 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
Evan Chengd770d9e2009-07-02 06:38:40 +0000295 Requires<[IsThumb2, CarryDefIsUsed]> {
Evan Cheng62674222009-06-25 23:34:10 +0000296 let Defs = [CPSR];
Evan Cheng8de898a2009-06-26 00:19:44 +0000297 }
Evan Chengf49810c2009-06-23 17:48:47 +0000298}
299}
300
David Goodwinaf0d08d2009-07-27 16:31:55 +0000301/// T2I_rbin_s_is - Same as T2I_rbin_is except sets 's' bit.
Evan Cheng1e249e32009-06-25 20:59:23 +0000302let Defs = [CPSR] in {
303multiclass T2I_rbin_s_is<string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000304 // shifted imm
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000305 def ri : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs, cc_out:$s),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000306 !strconcat(opc, "${s}.w $dst, $rhs, $lhs"),
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000307 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000308 // shifted register
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000309 def rs : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs, cc_out:$s),
310 !strconcat(opc, "${s} $dst, $rhs, $lhs"),
311 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000312}
313}
314
Evan Chenga67efd12009-06-23 19:39:13 +0000315/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
316// rotate operation that produces a value.
317multiclass T2I_sh_ir<string opc, PatFrag opnode> {
318 // 5-bit imm
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000319 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000320 opc, ".w $dst, $lhs, $rhs",
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000321 [(set GPR:$dst, (opnode GPR:$lhs, imm1_31:$rhs))]>;
Evan Chenga67efd12009-06-23 19:39:13 +0000322 // register
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000323 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000324 opc, ".w $dst, $lhs, $rhs",
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000325 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>;
Evan Chenga67efd12009-06-23 19:39:13 +0000326}
Evan Chengf49810c2009-06-23 17:48:47 +0000327
Evan Chenga67efd12009-06-23 19:39:13 +0000328/// T21_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
329/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000330/// a explicit result, only implicitly set CPSR.
David Goodwinc27a4542009-07-20 22:13:31 +0000331let Defs = [CPSR] in {
Evan Chengf49810c2009-06-23 17:48:47 +0000332multiclass T2I_cmp_is<string opc, PatFrag opnode> {
333 // shifted imm
334 def ri : T2I<(outs), (ins GPR:$lhs, t2_so_imm:$rhs),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000335 opc, ".w $lhs, $rhs",
Evan Chengf49810c2009-06-23 17:48:47 +0000336 [(opnode GPR:$lhs, t2_so_imm:$rhs)]>;
Evan Chenga67efd12009-06-23 19:39:13 +0000337 // register
338 def rr : T2I<(outs), (ins GPR:$lhs, GPR:$rhs),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000339 opc, ".w $lhs, $rhs",
Evan Chenga67efd12009-06-23 19:39:13 +0000340 [(opnode GPR:$lhs, GPR:$rhs)]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000341 // shifted register
342 def rs : T2I<(outs), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000343 opc, ".w $lhs, $rhs",
Evan Chengf49810c2009-06-23 17:48:47 +0000344 [(opnode GPR:$lhs, t2_so_reg:$rhs)]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000345}
346}
347
Evan Chengf3c21b82009-06-30 02:15:48 +0000348/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
349multiclass T2I_ld<string opc, PatFrag opnode> {
350 def i12 : T2Ii12<(outs GPR:$dst), (ins t2addrmode_imm12:$addr),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000351 opc, ".w $dst, $addr",
Evan Chengf3c21b82009-06-30 02:15:48 +0000352 [(set GPR:$dst, (opnode t2addrmode_imm12:$addr))]>;
353 def i8 : T2Ii8 <(outs GPR:$dst), (ins t2addrmode_imm8:$addr),
354 opc, " $dst, $addr",
355 [(set GPR:$dst, (opnode t2addrmode_imm8:$addr))]>;
356 def s : T2Iso <(outs GPR:$dst), (ins t2addrmode_so_reg:$addr),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000357 opc, ".w $dst, $addr",
Evan Chengf3c21b82009-06-30 02:15:48 +0000358 [(set GPR:$dst, (opnode t2addrmode_so_reg:$addr))]>;
359 def pci : T2Ipc <(outs GPR:$dst), (ins i32imm:$addr),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000360 opc, ".w $dst, $addr",
Evan Chengf3c21b82009-06-30 02:15:48 +0000361 [(set GPR:$dst, (opnode (ARMWrapper tconstpool:$addr)))]>;
362}
363
David Goodwin73b8f162009-06-30 22:11:34 +0000364/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
365multiclass T2I_st<string opc, PatFrag opnode> {
366 def i12 : T2Ii12<(outs), (ins GPR:$src, t2addrmode_imm12:$addr),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000367 opc, ".w $src, $addr",
David Goodwin73b8f162009-06-30 22:11:34 +0000368 [(opnode GPR:$src, t2addrmode_imm12:$addr)]>;
369 def i8 : T2Ii8 <(outs), (ins GPR:$src, t2addrmode_imm8:$addr),
370 opc, " $src, $addr",
371 [(opnode GPR:$src, t2addrmode_imm8:$addr)]>;
372 def s : T2Iso <(outs), (ins GPR:$src, t2addrmode_so_reg:$addr),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000373 opc, ".w $src, $addr",
David Goodwin73b8f162009-06-30 22:11:34 +0000374 [(opnode GPR:$src, t2addrmode_so_reg:$addr)]>;
375}
376
David Goodwind1fa1202009-07-01 00:01:13 +0000377/// T2I_picld - Defines the PIC load pattern.
378class T2I_picld<string opc, PatFrag opnode> :
379 T2I<(outs GPR:$dst), (ins addrmodepc:$addr),
380 !strconcat("${addr:label}:\n\t", opc), " $dst, $addr",
381 [(set GPR:$dst, (opnode addrmodepc:$addr))]>;
382
383/// T2I_picst - Defines the PIC store pattern.
384class T2I_picst<string opc, PatFrag opnode> :
385 T2I<(outs), (ins GPR:$src, addrmodepc:$addr),
386 !strconcat("${addr:label}:\n\t", opc), " $src, $addr",
387 [(opnode GPR:$src, addrmodepc:$addr)]>;
388
Evan Chengd27c9fc2009-07-03 01:43:10 +0000389
390/// T2I_unary_rrot - A unary operation with two forms: one whose operand is a
391/// register and one whose operand is a register rotated by 8/16/24.
392multiclass T2I_unary_rrot<string opc, PatFrag opnode> {
393 def r : T2I<(outs GPR:$dst), (ins GPR:$Src),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000394 opc, ".w $dst, $Src",
Evan Chengd27c9fc2009-07-03 01:43:10 +0000395 [(set GPR:$dst, (opnode GPR:$Src))]>;
396 def r_rot : T2I<(outs GPR:$dst), (ins GPR:$Src, i32imm:$rot),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000397 opc, ".w $dst, $Src, ror $rot",
Evan Chengd27c9fc2009-07-03 01:43:10 +0000398 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>;
399}
400
401/// T2I_bin_rrot - A binary operation with two forms: one whose operand is a
402/// register and one whose operand is a register rotated by 8/16/24.
403multiclass T2I_bin_rrot<string opc, PatFrag opnode> {
404 def rr : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
405 opc, " $dst, $LHS, $RHS",
406 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>;
407 def rr_rot : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
408 opc, " $dst, $LHS, $RHS, ror $rot",
409 [(set GPR:$dst, (opnode GPR:$LHS,
410 (rotr GPR:$RHS, rot_imm:$rot)))]>;
411}
412
Anton Korobeynikov52237112009-06-17 18:13:58 +0000413//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000414// Instructions
415//===----------------------------------------------------------------------===//
416
417//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +0000418// Miscellaneous Instructions.
419//
420
421let isNotDuplicable = 1 in
David Goodwinf1daf7d2009-07-08 23:10:31 +0000422def t2PICADD : T2XI<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000423 "$cp:\n\tadd.w $dst, $lhs, pc",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000424 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>;
Evan Chenga09b9ca2009-06-24 23:47:58 +0000425
426
427// LEApcrel - Load a pc-relative address into a register without offending the
428// assembler.
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000429def t2LEApcrel : T2XI<(outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000430 "adr$p.w $dst, #$label", []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +0000431
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000432def t2LEApcrelJT : T2XI<(outs GPR:$dst),
Evan Cheng81c102b2009-07-23 18:26:03 +0000433 (ins i32imm:$label, i32imm:$id, pred:$p),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000434 "adr$p.w $dst, #${label}_${id:no_hash}", []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +0000435
436//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000437// Load / store Instructions.
438//
439
Evan Cheng055b0312009-06-29 07:51:04 +0000440// Load
Evan Chengf3c21b82009-06-30 02:15:48 +0000441let canFoldAsLoad = 1 in
442defm t2LDR : T2I_ld<"ldr", UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000443
Evan Chengf3c21b82009-06-30 02:15:48 +0000444// Loads with zero extension
445defm t2LDRH : T2I_ld<"ldrh", UnOpFrag<(zextloadi16 node:$Src)>>;
446defm t2LDRB : T2I_ld<"ldrb", UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000447
Evan Chengf3c21b82009-06-30 02:15:48 +0000448// Loads with sign extension
449defm t2LDRSH : T2I_ld<"ldrsh", UnOpFrag<(sextloadi16 node:$Src)>>;
450defm t2LDRSB : T2I_ld<"ldrsb", UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000451
Evan Chengf3c21b82009-06-30 02:15:48 +0000452let mayLoad = 1 in {
453// Load doubleword
David Goodwin6647cea2009-06-30 22:50:01 +0000454def t2LDRDi8 : T2Ii8s4<(outs GPR:$dst), (ins t2addrmode_imm8s4:$addr),
Evan Chengf3c21b82009-06-30 02:15:48 +0000455 "ldrd", " $dst, $addr", []>;
456def t2LDRDpci : T2Ii8s4<(outs GPR:$dst), (ins i32imm:$addr),
457 "ldrd", " $dst, $addr", []>;
458}
459
460// zextload i1 -> zextload i8
461def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
462 (t2LDRBi12 t2addrmode_imm12:$addr)>;
463def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
464 (t2LDRBi8 t2addrmode_imm8:$addr)>;
465def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
466 (t2LDRBs t2addrmode_so_reg:$addr)>;
467def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
468 (t2LDRBpci tconstpool:$addr)>;
469
470// extload -> zextload
471// FIXME: Reduce the number of patterns by legalizing extload to zextload
472// earlier?
473def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
474 (t2LDRBi12 t2addrmode_imm12:$addr)>;
475def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
476 (t2LDRBi8 t2addrmode_imm8:$addr)>;
477def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
478 (t2LDRBs t2addrmode_so_reg:$addr)>;
479def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
480 (t2LDRBpci tconstpool:$addr)>;
481
482def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
483 (t2LDRBi12 t2addrmode_imm12:$addr)>;
484def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
485 (t2LDRBi8 t2addrmode_imm8:$addr)>;
486def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
487 (t2LDRBs t2addrmode_so_reg:$addr)>;
488def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
489 (t2LDRBpci tconstpool:$addr)>;
490
491def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
492 (t2LDRHi12 t2addrmode_imm12:$addr)>;
493def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
494 (t2LDRHi8 t2addrmode_imm8:$addr)>;
495def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
496 (t2LDRHs t2addrmode_so_reg:$addr)>;
497def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
498 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +0000499
Evan Chenge88d5ce2009-07-02 07:28:31 +0000500// Indexed loads
Evan Cheng78236f82009-07-03 00:08:19 +0000501let mayLoad = 1 in {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000502def t2LDR_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
503 (ins t2addrmode_imm8:$addr),
504 AddrModeT2_i8, IndexModePre,
505 "ldr", " $dst, $addr!", "$addr.base = $base_wb",
506 []>;
507
508def t2LDR_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
509 (ins GPR:$base, t2am_imm8_offset:$offset),
510 AddrModeT2_i8, IndexModePost,
511 "ldr", " $dst, [$base], $offset", "$base = $base_wb",
512 []>;
513
514def t2LDRB_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
515 (ins t2addrmode_imm8:$addr),
516 AddrModeT2_i8, IndexModePre,
517 "ldrb", " $dst, $addr!", "$addr.base = $base_wb",
518 []>;
519def t2LDRB_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
520 (ins GPR:$base, t2am_imm8_offset:$offset),
521 AddrModeT2_i8, IndexModePost,
522 "ldrb", " $dst, [$base], $offset", "$base = $base_wb",
523 []>;
524
525def t2LDRH_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
526 (ins t2addrmode_imm8:$addr),
527 AddrModeT2_i8, IndexModePre,
528 "ldrh", " $dst, $addr!", "$addr.base = $base_wb",
529 []>;
530def t2LDRH_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
531 (ins GPR:$base, t2am_imm8_offset:$offset),
532 AddrModeT2_i8, IndexModePost,
533 "ldrh", " $dst, [$base], $offset", "$base = $base_wb",
534 []>;
535
Evan Cheng4fbb9962009-07-02 23:16:11 +0000536def t2LDRSB_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
537 (ins t2addrmode_imm8:$addr),
538 AddrModeT2_i8, IndexModePre,
539 "ldrsb", " $dst, $addr!", "$addr.base = $base_wb",
540 []>;
541def t2LDRSB_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
542 (ins GPR:$base, t2am_imm8_offset:$offset),
543 AddrModeT2_i8, IndexModePost,
544 "ldrsb", " $dst, [$base], $offset", "$base = $base_wb",
545 []>;
546
547def t2LDRSH_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
548 (ins t2addrmode_imm8:$addr),
549 AddrModeT2_i8, IndexModePre,
550 "ldrsh", " $dst, $addr!", "$addr.base = $base_wb",
551 []>;
552def t2LDRSH_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
553 (ins GPR:$base, t2am_imm8_offset:$offset),
554 AddrModeT2_i8, IndexModePost,
555 "ldrsh", " $dst, [$base], $offset", "$base = $base_wb",
556 []>;
Evan Cheng78236f82009-07-03 00:08:19 +0000557}
Evan Cheng4fbb9962009-07-02 23:16:11 +0000558
David Goodwin73b8f162009-06-30 22:11:34 +0000559// Store
Evan Chenge88d5ce2009-07-02 07:28:31 +0000560defm t2STR : T2I_st<"str", BinOpFrag<(store node:$LHS, node:$RHS)>>;
561defm t2STRB : T2I_st<"strb", BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
562defm t2STRH : T2I_st<"strh", BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +0000563
David Goodwin6647cea2009-06-30 22:50:01 +0000564// Store doubleword
565let mayLoad = 1 in
566def t2STRDi8 : T2Ii8s4<(outs), (ins GPR:$src, t2addrmode_imm8s4:$addr),
567 "strd", " $src, $addr", []>;
568
Evan Cheng6d94f112009-07-03 00:06:39 +0000569// Indexed stores
570def t2STR_PRE : T2Iidxldst<(outs GPR:$base_wb),
571 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
572 AddrModeT2_i8, IndexModePre,
573 "str", " $src, [$base, $offset]!", "$base = $base_wb",
574 [(set GPR:$base_wb,
575 (pre_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
576
577def t2STR_POST : T2Iidxldst<(outs GPR:$base_wb),
578 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
579 AddrModeT2_i8, IndexModePost,
580 "str", " $src, [$base], $offset", "$base = $base_wb",
581 [(set GPR:$base_wb,
582 (post_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
583
584def t2STRH_PRE : T2Iidxldst<(outs GPR:$base_wb),
585 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
586 AddrModeT2_i8, IndexModePre,
587 "strh", " $src, [$base, $offset]!", "$base = $base_wb",
588 [(set GPR:$base_wb,
589 (pre_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
590
591def t2STRH_POST : T2Iidxldst<(outs GPR:$base_wb),
592 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
593 AddrModeT2_i8, IndexModePost,
594 "strh", " $src, [$base], $offset", "$base = $base_wb",
595 [(set GPR:$base_wb,
596 (post_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
597
598def t2STRB_PRE : T2Iidxldst<(outs GPR:$base_wb),
599 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
600 AddrModeT2_i8, IndexModePre,
601 "strb", " $src, [$base, $offset]!", "$base = $base_wb",
602 [(set GPR:$base_wb,
603 (pre_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
604
605def t2STRB_POST : T2Iidxldst<(outs GPR:$base_wb),
606 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
607 AddrModeT2_i8, IndexModePost,
608 "strb", " $src, [$base], $offset", "$base = $base_wb",
609 [(set GPR:$base_wb,
610 (post_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
611
David Goodwind1fa1202009-07-01 00:01:13 +0000612
Evan Cheng5c874172009-07-09 22:21:59 +0000613// FIXME: ldrd / strd pre / post variants
Evan Cheng2889cce2009-07-03 00:18:36 +0000614
615//===----------------------------------------------------------------------===//
616// Load / store multiple Instructions.
617//
618
619let mayLoad = 1 in
620def t2LDM : T2XI<(outs),
621 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000622 "ldm${addr:submode}${p}.w $addr, $dst1", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +0000623
624let mayStore = 1 in
625def t2STM : T2XI<(outs),
626 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000627 "stm${addr:submode}${p}.w $addr, $src1", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +0000628
Evan Cheng9cb9e672009-06-27 02:26:13 +0000629//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +0000630// Move Instructions.
631//
Anton Korobeynikov52237112009-06-17 18:13:58 +0000632
Evan Chengf49810c2009-06-23 17:48:47 +0000633let neverHasSideEffects = 1 in
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000634def t2MOVr : T2sI<(outs GPR:$dst), (ins GPR:$src),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000635 "mov", ".w $dst, $src", []>;
Evan Chengf49810c2009-06-23 17:48:47 +0000636
Evan Chenga67efd12009-06-23 19:39:13 +0000637let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin83b35932009-06-26 16:10:07 +0000638def t2MOVi : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000639 "mov", ".w $dst, $src",
David Goodwin83b35932009-06-26 16:10:07 +0000640 [(set GPR:$dst, t2_so_imm:$src)]>;
641
642let isReMaterializable = 1, isAsCheapAsAMove = 1 in
643def t2MOVi16 : T2I<(outs GPR:$dst), (ins i32imm:$src),
644 "movw", " $dst, $src",
645 [(set GPR:$dst, imm0_65535:$src)]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000646
Evan Chengf49810c2009-06-23 17:48:47 +0000647// FIXME: Also available in ARM mode.
Evan Cheng3850a6a2009-06-23 05:23:49 +0000648let Constraints = "$src = $dst" in
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000649def t2MOVTi16 : T2sI<(outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
650 "movt", " $dst, $imm",
651 [(set GPR:$dst,
652 (or (and GPR:$src, 0xffff), t2_lo16AllZero:$imm))]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000653
654//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +0000655// Extend Instructions.
656//
657
658// Sign extenders
659
660defm t2SXTB : T2I_unary_rrot<"sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
661defm t2SXTH : T2I_unary_rrot<"sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
662
663defm t2SXTAB : T2I_bin_rrot<"sxtab",
664 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
665defm t2SXTAH : T2I_bin_rrot<"sxtah",
666 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
667
668// TODO: SXT(A){B|H}16
669
670// Zero extenders
671
672let AddedComplexity = 16 in {
673defm t2UXTB : T2I_unary_rrot<"uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
674defm t2UXTH : T2I_unary_rrot<"uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
675defm t2UXTB16 : T2I_unary_rrot<"uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
676
677def : T2Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
678 (t2UXTB16r_rot GPR:$Src, 24)>;
679def : T2Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
680 (t2UXTB16r_rot GPR:$Src, 8)>;
681
682defm t2UXTAB : T2I_bin_rrot<"uxtab",
683 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
684defm t2UXTAH : T2I_bin_rrot<"uxtah",
685 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
686}
687
688//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +0000689// Arithmetic Instructions.
690//
Anton Korobeynikov52237112009-06-17 18:13:58 +0000691
Evan Cheng8de898a2009-06-26 00:19:44 +0000692defm t2ADD : T2I_bin_ii12rs<"add", BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Evan Chenga67efd12009-06-23 19:39:13 +0000693defm t2SUB : T2I_bin_ii12rs<"sub", BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000694
Evan Chengf49810c2009-06-23 17:48:47 +0000695// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Evan Cheng8de898a2009-06-26 00:19:44 +0000696defm t2ADDS : T2I_bin_s_irs <"add", BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
Evan Cheng1e249e32009-06-25 20:59:23 +0000697defm t2SUBS : T2I_bin_s_irs <"sub", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000698
Evan Cheng8de898a2009-06-26 00:19:44 +0000699defm t2ADC : T2I_adde_sube_irs<"adc",BinOpFrag<(adde node:$LHS, node:$RHS)>,1>;
700defm t2SBC : T2I_adde_sube_irs<"sbc",BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +0000701
David Goodwin752aa7d2009-07-27 16:39:05 +0000702// RSB
Evan Cheng1e249e32009-06-25 20:59:23 +0000703defm t2RSB : T2I_rbin_is <"rsb", BinOpFrag<(sub node:$LHS, node:$RHS)>>;
704defm t2RSBS : T2I_rbin_s_is <"rsb", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +0000705
706// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Evan Cheng9cb9e672009-06-27 02:26:13 +0000707def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
708 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
709def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
710 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000711
712
Evan Chengf49810c2009-06-23 17:48:47 +0000713//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +0000714// Shift and rotate Instructions.
715//
716
717defm t2LSL : T2I_sh_ir<"lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
718defm t2LSR : T2I_sh_ir<"lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
719defm t2ASR : T2I_sh_ir<"asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
720defm t2ROR : T2I_sh_ir<"ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
721
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000722def t2MOVrx : T2sI<(outs GPR:$dst), (ins GPR:$src),
David Goodwin7c92f3a2009-07-30 21:38:40 +0000723 "rrx", ".w $dst, $src",
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000724 [(set GPR:$dst, (ARMrrx GPR:$src))]>;
Evan Chenga67efd12009-06-23 19:39:13 +0000725
David Goodwin3583df72009-07-28 17:06:49 +0000726let Defs = [CPSR] in {
727def t2MOVsrl_flag : T2XI<(outs GPR:$dst), (ins GPR:$src),
728 "lsrs.w $dst, $src, #1",
729 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>;
730def t2MOVsra_flag : T2XI<(outs GPR:$dst), (ins GPR:$src),
731 "asrs.w $dst, $src, #1",
732 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>;
733}
734
Evan Chenga67efd12009-06-23 19:39:13 +0000735//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +0000736// Bitwise Instructions.
737//
Anton Korobeynikov52237112009-06-17 18:13:58 +0000738
David Goodwin1f096272009-07-27 23:34:12 +0000739defm t2AND : T2I_bin_w_irs<"and", BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
740defm t2ORR : T2I_bin_w_irs<"orr", BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
741defm t2EOR : T2I_bin_w_irs<"eor", BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +0000742
David Goodwin1f096272009-07-27 23:34:12 +0000743defm t2BIC : T2I_bin_w_irs<"bic", BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +0000744
Evan Chengf49810c2009-06-23 17:48:47 +0000745let Constraints = "$src = $dst" in
746def t2BFC : T2I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000747 "bfc", " $dst, $imm",
Evan Chengf49810c2009-06-23 17:48:47 +0000748 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>;
749
750// FIXME: A8.6.18 BFI - Bitfield insert (Encoding T1)
751
David Goodwin63406322009-07-28 20:51:25 +0000752// FIXME workaround for <rdar://problem/7096522>
753//defm t2ORN : T2I_bin_irs<"orn", BinOpFrag<(or node:$LHS, (not node:$RHS))>>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000754
755// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
756let AddedComplexity = 1 in
757defm t2MVN : T2I_un_irs <"mvn", UnOpFrag<(not node:$Src)>, 1, 1>;
758
759
760def : T2Pat<(and GPR:$src, t2_so_imm_not:$imm),
761 (t2BICri GPR:$src, t2_so_imm_not:$imm)>;
762
David Goodwin63406322009-07-28 20:51:25 +0000763// FIXME workaround for <rdar://problem/7096522>
764//def : T2Pat<(or GPR:$src, t2_so_imm_not:$imm),
765// (t2ORNri GPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000766
767def : T2Pat<(t2_so_imm_not:$src),
768 (t2MVNi t2_so_imm_not:$src)>;
769
Evan Chengf49810c2009-06-23 17:48:47 +0000770//===----------------------------------------------------------------------===//
771// Multiply Instructions.
772//
Evan Cheng8de898a2009-06-26 00:19:44 +0000773let isCommutable = 1 in
Evan Chengf49810c2009-06-23 17:48:47 +0000774def t2MUL: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000775 "mul", " $dst, $a, $b",
Evan Chengf49810c2009-06-23 17:48:47 +0000776 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
777
778def t2MLA: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000779 "mla", " $dst, $a, $b, $c",
Evan Chengf49810c2009-06-23 17:48:47 +0000780 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
781
782def t2MLS: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000783 "mls", " $dst, $a, $b, $c",
Evan Chengf49810c2009-06-23 17:48:47 +0000784 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>;
785
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000786// Extra precision multiplies with low / high results
787let neverHasSideEffects = 1 in {
788let isCommutable = 1 in {
789def t2SMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
790 "smull", " $ldst, $hdst, $a, $b", []>;
791
792def t2UMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
793 "umull", " $ldst, $hdst, $a, $b", []>;
794}
795
796// Multiply + accumulate
797def t2SMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
798 "smlal", " $ldst, $hdst, $a, $b", []>;
799
800def t2UMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
801 "umlal", " $ldst, $hdst, $a, $b", []>;
802
803def t2UMAAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
804 "umaal", " $ldst, $hdst, $a, $b", []>;
805} // neverHasSideEffects
806
807// Most significant word multiply
808def t2SMMUL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
809 "smmul", " $dst, $a, $b",
810 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>;
811
812def t2SMMLA : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
813 "smmla", " $dst, $a, $b, $c",
814 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>;
815
816
817def t2SMMLS : T2I <(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
818 "smmls", " $dst, $a, $b, $c",
819 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>;
820
821multiclass T2I_smul<string opc, PatFrag opnode> {
822 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
823 !strconcat(opc, "bb"), " $dst, $a, $b",
824 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
825 (sext_inreg GPR:$b, i16)))]>;
826
827 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
828 !strconcat(opc, "bt"), " $dst, $a, $b",
829 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
830 (sra GPR:$b, (i32 16))))]>;
831
832 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
833 !strconcat(opc, "tb"), " $dst, $a, $b",
834 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
835 (sext_inreg GPR:$b, i16)))]>;
836
837 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
838 !strconcat(opc, "tt"), " $dst, $a, $b",
839 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
840 (sra GPR:$b, (i32 16))))]>;
841
842 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
843 !strconcat(opc, "wb"), " $dst, $a, $b",
844 [(set GPR:$dst, (sra (opnode GPR:$a,
845 (sext_inreg GPR:$b, i16)), (i32 16)))]>;
846
847 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
848 !strconcat(opc, "wt"), " $dst, $a, $b",
849 [(set GPR:$dst, (sra (opnode GPR:$a,
850 (sra GPR:$b, (i32 16))), (i32 16)))]>;
851}
852
853
854multiclass T2I_smla<string opc, PatFrag opnode> {
855 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
856 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
857 [(set GPR:$dst, (add GPR:$acc,
858 (opnode (sext_inreg GPR:$a, i16),
859 (sext_inreg GPR:$b, i16))))]>;
860
861 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
862 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
863 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
864 (sra GPR:$b, (i32 16)))))]>;
865
866 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
867 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
868 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
869 (sext_inreg GPR:$b, i16))))]>;
870
871 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
872 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
873 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
874 (sra GPR:$b, (i32 16)))))]>;
875
876 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
877 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
878 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
879 (sext_inreg GPR:$b, i16)), (i32 16))))]>;
880
881 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
882 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
883 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
884 (sra GPR:$b, (i32 16))), (i32 16))))]>;
885}
886
887defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
888defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
889
890// TODO: Halfword multiple accumulate long: SMLAL<x><y>
891// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
892
Evan Chengf49810c2009-06-23 17:48:47 +0000893
894//===----------------------------------------------------------------------===//
895// Misc. Arithmetic Instructions.
896//
897
Evan Chengf49810c2009-06-23 17:48:47 +0000898def t2CLZ : T2I<(outs GPR:$dst), (ins GPR:$src),
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000899 "clz", " $dst, $src",
Evan Chengf49810c2009-06-23 17:48:47 +0000900 [(set GPR:$dst, (ctlz GPR:$src))]>;
901
902def t2REV : T2I<(outs GPR:$dst), (ins GPR:$src),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000903 "rev", ".w $dst, $src",
Evan Chengf49810c2009-06-23 17:48:47 +0000904 [(set GPR:$dst, (bswap GPR:$src))]>;
905
906def t2REV16 : T2I<(outs GPR:$dst), (ins GPR:$src),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000907 "rev16", ".w $dst, $src",
Evan Chengf49810c2009-06-23 17:48:47 +0000908 [(set GPR:$dst,
909 (or (and (srl GPR:$src, (i32 8)), 0xFF),
910 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
911 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
912 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>;
913
Evan Chengf49810c2009-06-23 17:48:47 +0000914def t2REVSH : T2I<(outs GPR:$dst), (ins GPR:$src),
David Goodwinaf0d08d2009-07-27 16:31:55 +0000915 "revsh", ".w $dst, $src",
Evan Chengf49810c2009-06-23 17:48:47 +0000916 [(set GPR:$dst,
917 (sext_inreg
918 (or (srl (and GPR:$src, 0xFFFF), (i32 8)),
919 (shl GPR:$src, (i32 8))), i16))]>;
920
Evan Cheng40289b02009-07-07 05:35:52 +0000921def t2PKHBT : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
922 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
923 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
924 (and (shl GPR:$src2, (i32 imm:$shamt)),
925 0xFFFF0000)))]>;
926
927// Alternate cases for PKHBT where identities eliminate some nodes.
928def : T2Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
929 (t2PKHBT GPR:$src1, GPR:$src2, 0)>;
930def : T2Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
931 (t2PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
932
933def t2PKHTB : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
934 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
935 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
936 (and (sra GPR:$src2, imm16_31:$shamt),
937 0xFFFF)))]>;
938
939// Alternate cases for PKHTB where identities eliminate some nodes. Note that
940// a shift amount of 0 is *not legal* here, it is PKHBT instead.
941def : T2Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
942 (t2PKHTB GPR:$src1, GPR:$src2, 16)>;
943def : T2Pat<(or (and GPR:$src1, 0xFFFF0000),
944 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
945 (t2PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Evan Chengf49810c2009-06-23 17:48:47 +0000946
947//===----------------------------------------------------------------------===//
948// Comparison Instructions...
949//
950
951defm t2CMP : T2I_cmp_is<"cmp",
952 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
David Goodwinc0309b42009-06-29 15:33:01 +0000953defm t2CMPz : T2I_cmp_is<"cmp",
954 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +0000955
956defm t2CMN : T2I_cmp_is<"cmn",
957 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
David Goodwinc0309b42009-06-29 15:33:01 +0000958defm t2CMNz : T2I_cmp_is<"cmn",
959 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +0000960
Evan Cheng9cb9e672009-06-27 02:26:13 +0000961def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
962 (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +0000963
David Goodwinc0309b42009-06-29 15:33:01 +0000964def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
Evan Cheng9cb9e672009-06-27 02:26:13 +0000965 (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +0000966
David Goodwinbaeb9112009-06-29 22:49:42 +0000967defm t2TST : T2I_cmp_is<"tst",
968 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>>;
969defm t2TEQ : T2I_cmp_is<"teq",
970 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +0000971
972// A8.6.27 CBNZ, CBZ - Compare and branch on (non)zero.
973// Short range conditional branch. Looks awesome for loops. Need to figure
974// out how to use this one.
975
Evan Chenge253c952009-07-07 20:39:03 +0000976
977// Conditional moves
978// FIXME: should be able to write a pattern for ARMcmov, but can't use
979// a two-value operand where a dag node expects two operands. :(
980def t2MOVCCr : T2I<(outs GPR:$dst), (ins GPR:$false, GPR:$true),
981 "mov", " $dst, $true",
982 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
983 RegConstraint<"$false = $dst">;
984
985def t2MOVCCs : T2I<(outs GPR:$dst), (ins GPR:$false, t2_so_reg:$true),
986 "mov", " $dst, $true",
987[/*(set GPR:$dst, (ARMcmov GPR:$false, t2_so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
988 RegConstraint<"$false = $dst">;
989
990def t2MOVCCi : T2I<(outs GPR:$dst), (ins GPR:$false, t2_so_imm:$true),
991 "mov", " $dst, $true",
992[/*(set GPR:$dst, (ARMcmov GPR:$false, t2_so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
993 RegConstraint<"$false = $dst">;
Evan Chengf49810c2009-06-23 17:48:47 +0000994
David Goodwin5e47a9a2009-06-30 18:04:13 +0000995//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +0000996// TLS Instructions
997//
998
999// __aeabi_read_tp preserves the registers r1-r3.
1000let isCall = 1,
1001 Defs = [R0, R12, LR, CPSR] in {
1002 def t2TPsoft : T2XI<(outs), (ins),
1003 "bl __aeabi_read_tp",
1004 [(set R0, ARMthread_pointer)]>;
1005}
1006
1007//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00001008// Control-Flow Instructions
1009//
1010
Evan Chengc50a1cb2009-07-09 22:58:39 +00001011// FIXME: remove when we have a way to marking a MI with these properties.
1012// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
1013// operand list.
1014// FIXME: Should pc be an implicit operand like PICADD, etc?
1015let isReturn = 1, isTerminator = 1, mayLoad = 1 in
1016 def t2LDM_RET : T2XI<(outs),
1017 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
1018 "ldm${addr:submode}${p} $addr, $dst1",
1019 []>;
1020
David Goodwin334c2642009-07-08 16:09:28 +00001021// On non-Darwin platforms R9 is callee-saved.
David Goodwin77521f52009-07-08 20:28:28 +00001022let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001023 Defs = [R0, R1, R2, R3, R12, LR,
1024 D0, D1, D2, D3, D4, D5, D6, D7,
1025 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng0531d042009-07-29 20:10:36 +00001026 D24, D25, D26, D27, D28, D29, D30, D31, CPSR] in {
David Goodwin77521f52009-07-08 20:28:28 +00001027def t2BL : T2XI<(outs), (ins i32imm:$func, variable_ops),
1028 "bl ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001029 [(ARMcall tglobaladdr:$func)]>,
1030 Requires<[IsThumb2, IsNotDarwin]>;
David Goodwin77521f52009-07-08 20:28:28 +00001031
1032def t2BLX : T2XI<(outs), (ins GPR:$func, variable_ops),
1033 "blx $func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001034 [(ARMcall GPR:$func)]>,
1035 Requires<[IsThumb2, IsNotDarwin]>;
David Goodwin77521f52009-07-08 20:28:28 +00001036}
David Goodwin334c2642009-07-08 16:09:28 +00001037
1038// On Darwin R9 is call-clobbered.
David Goodwin77521f52009-07-08 20:28:28 +00001039let isCall = 1,
1040 Defs = [R0, R1, R2, R3, R9, R12, LR,
David Goodwin3e4b22d2009-07-30 18:01:09 +00001041 D0, D1, D2, D3, D4, D5, D6, D7,
Evan Cheng0531d042009-07-29 20:10:36 +00001042 D16, D17, D18, D19, D20, D21, D22, D23,
1043 D24, D25, D26, D27, D28, D29, D30, D31, CPSR] in {
David Goodwin77521f52009-07-08 20:28:28 +00001044def t2BLr9 : T2XI<(outs), (ins i32imm:$func, variable_ops),
1045 "bl ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001046 [(ARMcall tglobaladdr:$func)]>,
1047 Requires<[IsThumb2, IsDarwin]>;
David Goodwin77521f52009-07-08 20:28:28 +00001048
1049def t2BLXr9 : T2XI<(outs), (ins GPR:$func, variable_ops),
1050 "blx $func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001051 [(ARMcall GPR:$func)]>,
1052 Requires<[IsThumb2, IsDarwin]>;
David Goodwin77521f52009-07-08 20:28:28 +00001053}
David Goodwin334c2642009-07-08 16:09:28 +00001054
David Goodwin5e47a9a2009-06-30 18:04:13 +00001055let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
1056let isPredicable = 1 in
1057def t2B : T2XI<(outs), (ins brtarget:$target),
David Goodwinaf0d08d2009-07-27 16:31:55 +00001058 "b.w $target",
David Goodwin5e47a9a2009-06-30 18:04:13 +00001059 [(br bb:$target)]>;
1060
Evan Cheng5657c012009-07-29 02:18:14 +00001061let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng66ac5312009-07-25 00:33:29 +00001062def t2BR_JT :
Evan Cheng5657c012009-07-29 02:18:14 +00001063 T2JTI<(outs),
1064 (ins GPR:$target, GPR:$index, jt2block_operand:$jt, i32imm:$id),
Evan Chenge7c329b2009-07-28 20:53:24 +00001065 "mov pc, $target\n$jt",
Evan Cheng5657c012009-07-29 02:18:14 +00001066 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
1067
1068def t2TBB :
1069 T2I<(outs),
1070 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
1071 "tbb", " $index\n$jt", []>;
1072
1073def t2TBH :
1074 T2I<(outs),
1075 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
1076 "tbh", " $index\n$jt", []>;
1077} // isNotDuplicable, isIndirectBranch
1078
David Goodwinc9a59b52009-06-30 19:50:22 +00001079} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00001080
1081// FIXME: should be able to write a pattern for ARMBrcond, but can't use
1082// a two-value operand where a dag node expects two operands. :(
1083let isBranch = 1, isTerminator = 1 in
1084def t2Bcc : T2I<(outs), (ins brtarget:$target),
David Goodwinaf0d08d2009-07-27 16:31:55 +00001085 "b", ".w $target",
David Goodwin5e47a9a2009-06-30 18:04:13 +00001086 [/*(ARMbrcond bb:$target, imm:$cc)*/]>;
Evan Chengf49810c2009-06-23 17:48:47 +00001087
Evan Cheng06e16582009-07-10 01:54:42 +00001088
1089// IT block
1090def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
1091 AddrModeNone, Size2Bytes,
1092 "it$mask $cc", "", []>;
1093
Evan Chengf49810c2009-06-23 17:48:47 +00001094//===----------------------------------------------------------------------===//
1095// Non-Instruction Patterns
1096//
1097
Evan Chenga09b9ca2009-06-24 23:47:58 +00001098// ConstantPool, GlobalAddress, and JumpTable
Evan Cheng9cb9e672009-06-27 02:26:13 +00001099def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>;
1100def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
1101def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1102 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001103
Evan Chengf49810c2009-06-23 17:48:47 +00001104// Large immediate handling.
1105
Evan Cheng9cb9e672009-06-27 02:26:13 +00001106def : T2Pat<(i32 imm:$src),
1107 (t2MOVTi16 (t2MOVi16 (t2_lo16 imm:$src)), (t2_hi16 imm:$src))>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001108
1109// Direct calls
1110def : T2Pat<(ARMcall texternalsym:$func), (t2BL texternalsym:$func)>,
1111 Requires<[IsThumb2, IsNotDarwin]>;
1112def : T2Pat<(ARMcall texternalsym:$func), (t2BLr9 texternalsym:$func)>,
1113 Requires<[IsThumb2, IsDarwin]>;