blob: e9b90fa0408f0134d696ce8a946fbf2494977806 [file] [log] [blame]
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +00001//===-- MachineVerifier.cpp - Machine Code Verifier -------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Pass to verify generated machine code. The following is checked:
11//
12// Operand counts: All explicit operands must be present.
13//
14// Register classes: All physical and virtual register operands must be
15// compatible with the register class required by the instruction descriptor.
16//
17// Register live intervals: Registers must be defined only once, and must be
18// defined before use.
19//
20// The machine code verifier is enabled from LLVMTargetMachine.cpp with the
21// command-line option -verify-machineinstrs, or by defining the environment
22// variable LLVM_VERIFY_MACHINEINSTRS to the name of a file that will receive
23// the verifier errors.
24//===----------------------------------------------------------------------===//
25
26#include "llvm/ADT/DenseSet.h"
27#include "llvm/ADT/SetOperations.h"
28#include "llvm/ADT/SmallVector.h"
29#include "llvm/Function.h"
30#include "llvm/CodeGen/LiveVariables.h"
31#include "llvm/CodeGen/MachineFunctionPass.h"
32#include "llvm/CodeGen/MachineRegisterInfo.h"
33#include "llvm/CodeGen/Passes.h"
34#include "llvm/Target/TargetMachine.h"
35#include "llvm/Target/TargetRegisterInfo.h"
36#include "llvm/Target/TargetInstrInfo.h"
37#include "llvm/Support/Compiler.h"
38#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000039#include "llvm/Support/ErrorHandling.h"
40#include "llvm/Support/raw_ostream.h"
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000041#include <fstream>
42
43using namespace llvm;
44
45namespace {
46 struct VISIBILITY_HIDDEN MachineVerifier : public MachineFunctionPass {
47 static char ID; // Pass ID, replacement for typeid
48
49 MachineVerifier(bool allowDoubleDefs = false) :
50 MachineFunctionPass(&ID),
51 allowVirtDoubleDefs(allowDoubleDefs),
52 allowPhysDoubleDefs(allowDoubleDefs),
53 OutFileName(getenv("LLVM_VERIFY_MACHINEINSTRS"))
54 {}
55
56 void getAnalysisUsage(AnalysisUsage &AU) const {
57 AU.setPreservesAll();
58 }
59
60 bool runOnMachineFunction(MachineFunction &MF);
61
62 const bool allowVirtDoubleDefs;
63 const bool allowPhysDoubleDefs;
64
65 const char *const OutFileName;
66 std::ostream *OS;
67 const MachineFunction *MF;
68 const TargetMachine *TM;
69 const TargetRegisterInfo *TRI;
70 const MachineRegisterInfo *MRI;
71
72 unsigned foundErrors;
73
74 typedef SmallVector<unsigned, 16> RegVector;
75 typedef DenseSet<unsigned> RegSet;
76 typedef DenseMap<unsigned, const MachineInstr*> RegMap;
77
78 BitVector regsReserved;
79 RegSet regsLive;
80 RegVector regsDefined, regsImpDefined, regsDead, regsKilled;
81
82 // Add Reg and any sub-registers to RV
83 void addRegWithSubRegs(RegVector &RV, unsigned Reg) {
84 RV.push_back(Reg);
85 if (TargetRegisterInfo::isPhysicalRegister(Reg))
86 for (const unsigned *R = TRI->getSubRegisters(Reg); *R; R++)
87 RV.push_back(*R);
88 }
89
90 // Does RS contain any super-registers of Reg?
91 bool anySuperRegisters(const RegSet &RS, unsigned Reg) {
92 for (const unsigned *R = TRI->getSuperRegisters(Reg); *R; R++)
93 if (RS.count(*R))
94 return true;
95 return false;
96 }
97
98 struct BBInfo {
99 // Is this MBB reachable from the MF entry point?
100 bool reachable;
101
102 // Vregs that must be live in because they are used without being
103 // defined. Map value is the user.
104 RegMap vregsLiveIn;
105
106 // Vregs that must be dead in because they are defined without being
107 // killed first. Map value is the defining instruction.
108 RegMap vregsDeadIn;
109
110 // Regs killed in MBB. They may be defined again, and will then be in both
111 // regsKilled and regsLiveOut.
112 RegSet regsKilled;
113
114 // Regs defined in MBB and live out. Note that vregs passing through may
115 // be live out without being mentioned here.
116 RegSet regsLiveOut;
117
118 // Vregs that pass through MBB untouched. This set is disjoint from
119 // regsKilled and regsLiveOut.
120 RegSet vregsPassed;
121
122 BBInfo() : reachable(false) {}
123
124 // Add register to vregsPassed if it belongs there. Return true if
125 // anything changed.
126 bool addPassed(unsigned Reg) {
127 if (!TargetRegisterInfo::isVirtualRegister(Reg))
128 return false;
129 if (regsKilled.count(Reg) || regsLiveOut.count(Reg))
130 return false;
131 return vregsPassed.insert(Reg).second;
132 }
133
134 // Same for a full set.
135 bool addPassed(const RegSet &RS) {
136 bool changed = false;
137 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I)
138 if (addPassed(*I))
139 changed = true;
140 return changed;
141 }
142
143 // Live-out registers are either in regsLiveOut or vregsPassed.
144 bool isLiveOut(unsigned Reg) const {
145 return regsLiveOut.count(Reg) || vregsPassed.count(Reg);
146 }
147 };
148
149 // Extra register info per MBB.
150 DenseMap<const MachineBasicBlock*, BBInfo> MBBInfoMap;
151
152 bool isReserved(unsigned Reg) {
153 return Reg < regsReserved.size() && regsReserved[Reg];
154 }
155
156 void visitMachineFunctionBefore();
157 void visitMachineBasicBlockBefore(const MachineBasicBlock *MBB);
158 void visitMachineInstrBefore(const MachineInstr *MI);
159 void visitMachineOperand(const MachineOperand *MO, unsigned MONum);
160 void visitMachineInstrAfter(const MachineInstr *MI);
161 void visitMachineBasicBlockAfter(const MachineBasicBlock *MBB);
162 void visitMachineFunctionAfter();
163
164 void report(const char *msg, const MachineFunction *MF);
165 void report(const char *msg, const MachineBasicBlock *MBB);
166 void report(const char *msg, const MachineInstr *MI);
167 void report(const char *msg, const MachineOperand *MO, unsigned MONum);
168
169 void markReachable(const MachineBasicBlock *MBB);
170 void calcMaxRegsPassed();
171 void calcMinRegsPassed();
172 void checkPHIOps(const MachineBasicBlock *MBB);
173 };
174}
175
176char MachineVerifier::ID = 0;
177static RegisterPass<MachineVerifier>
Jakob Stoklund Olesende67a512009-05-17 19:37:14 +0000178MachineVer("machineverifier", "Verify generated machine code");
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000179static const PassInfo *const MachineVerifyID = &MachineVer;
180
181FunctionPass *
182llvm::createMachineVerifierPass(bool allowPhysDoubleDefs)
183{
184 return new MachineVerifier(allowPhysDoubleDefs);
185}
186
187bool
188MachineVerifier::runOnMachineFunction(MachineFunction &MF)
189{
190 std::ofstream OutFile;
191 if (OutFileName) {
192 OutFile.open(OutFileName, std::ios::out | std::ios::app);
193 OS = &OutFile;
194 } else {
195 OS = cerr.stream();
196 }
197
198 foundErrors = 0;
199
200 this->MF = &MF;
201 TM = &MF.getTarget();
202 TRI = TM->getRegisterInfo();
203 MRI = &MF.getRegInfo();
204
205 visitMachineFunctionBefore();
206 for (MachineFunction::const_iterator MFI = MF.begin(), MFE = MF.end();
207 MFI!=MFE; ++MFI) {
208 visitMachineBasicBlockBefore(MFI);
209 for (MachineBasicBlock::const_iterator MBBI = MFI->begin(),
210 MBBE = MFI->end(); MBBI != MBBE; ++MBBI) {
211 visitMachineInstrBefore(MBBI);
212 for (unsigned I = 0, E = MBBI->getNumOperands(); I != E; ++I)
213 visitMachineOperand(&MBBI->getOperand(I), I);
214 visitMachineInstrAfter(MBBI);
215 }
216 visitMachineBasicBlockAfter(MFI);
217 }
218 visitMachineFunctionAfter();
219
220 if (OutFileName)
221 OutFile.close();
222
223 if (foundErrors) {
Torok Edwin7d696d82009-07-11 13:10:19 +0000224 std::string msg;
225 raw_string_ostream Msg(msg);
226 Msg << "\nStopping with " << foundErrors << " machine code errors.";
227 llvm_report_error(Msg.str());
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000228 }
229
230 return false; // no changes
231}
232
233void
234MachineVerifier::report(const char *msg, const MachineFunction *MF)
235{
236 assert(MF);
237 *OS << "\n";
238 if (!foundErrors++)
239 MF->print(OS);
240 *OS << "*** Bad machine code: " << msg << " ***\n"
241 << "- function: " << MF->getFunction()->getName() << "\n";
242}
243
244void
245MachineVerifier::report(const char *msg, const MachineBasicBlock *MBB)
246{
247 assert(MBB);
248 report(msg, MBB->getParent());
249 *OS << "- basic block: " << MBB->getBasicBlock()->getName()
250 << " " << (void*)MBB
251 << " (#" << MBB->getNumber() << ")\n";
252}
253
254void
255MachineVerifier::report(const char *msg, const MachineInstr *MI)
256{
257 assert(MI);
258 report(msg, MI->getParent());
259 *OS << "- instruction: ";
260 MI->print(OS, TM);
261}
262
263void
264MachineVerifier::report(const char *msg,
265 const MachineOperand *MO, unsigned MONum)
266{
267 assert(MO);
268 report(msg, MO->getParent());
269 *OS << "- operand " << MONum << ": ";
270 MO->print(*OS, TM);
271 *OS << "\n";
272}
273
274void
275MachineVerifier::markReachable(const MachineBasicBlock *MBB)
276{
277 BBInfo &MInfo = MBBInfoMap[MBB];
278 if (!MInfo.reachable) {
279 MInfo.reachable = true;
280 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
281 SuE = MBB->succ_end(); SuI != SuE; ++SuI)
282 markReachable(*SuI);
283 }
284}
285
286void
287MachineVerifier::visitMachineFunctionBefore()
288{
289 regsReserved = TRI->getReservedRegs(*MF);
290 markReachable(&MF->front());
291}
292
293void
294MachineVerifier::visitMachineBasicBlockBefore(const MachineBasicBlock *MBB)
295{
296 regsLive.clear();
297 for (MachineBasicBlock::const_livein_iterator I = MBB->livein_begin(),
298 E = MBB->livein_end(); I != E; ++I) {
299 if (!TargetRegisterInfo::isPhysicalRegister(*I)) {
300 report("MBB live-in list contains non-physical register", MBB);
301 continue;
302 }
303 regsLive.insert(*I);
304 for (const unsigned *R = TRI->getSubRegisters(*I); *R; R++)
305 regsLive.insert(*R);
306 }
307 regsKilled.clear();
308 regsDefined.clear();
309 regsImpDefined.clear();
310}
311
312void
313MachineVerifier::visitMachineInstrBefore(const MachineInstr *MI)
314{
315 const TargetInstrDesc &TI = MI->getDesc();
316 if (MI->getNumExplicitOperands() < TI.getNumOperands()) {
317 report("Too few operands", MI);
318 *OS << TI.getNumOperands() << " operands expected, but "
319 << MI->getNumExplicitOperands() << " given.\n";
320 }
321 if (!TI.isVariadic()) {
322 if (MI->getNumExplicitOperands() > TI.getNumOperands()) {
323 report("Too many operands", MI);
324 *OS << TI.getNumOperands() << " operands expected, but "
325 << MI->getNumExplicitOperands() << " given.\n";
326 }
327 }
328}
329
330void
331MachineVerifier::visitMachineOperand(const MachineOperand *MO, unsigned MONum)
332{
333 const MachineInstr *MI = MO->getParent();
Jakob Stoklund Olesen44b27e52009-05-16 07:25:20 +0000334 const TargetInstrDesc &TI = MI->getDesc();
335
336 // The first TI.NumDefs operands must be explicit register defines
337 if (MONum < TI.getNumDefs()) {
338 if (!MO->isReg())
339 report("Explicit definition must be a register", MO, MONum);
340 else if (!MO->isDef())
341 report("Explicit definition marked as use", MO, MONum);
342 else if (MO->isImplicit())
343 report("Explicit definition marked as implicit", MO, MONum);
344 }
345
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000346 switch (MO->getType()) {
347 case MachineOperand::MO_Register: {
348 const unsigned Reg = MO->getReg();
349 if (!Reg)
350 return;
351
352 // Check Live Variables.
353 if (MO->isUse()) {
354 if (MO->isKill()) {
355 addRegWithSubRegs(regsKilled, Reg);
356 } else {
357 // TwoAddress instr modyfying a reg is treated as kill+def.
358 unsigned defIdx;
359 if (MI->isRegTiedToDefOperand(MONum, &defIdx) &&
360 MI->getOperand(defIdx).getReg() == Reg)
361 addRegWithSubRegs(regsKilled, Reg);
362 }
363 // Explicit use of a dead register.
Duncan Sandse5567202009-05-16 03:28:54 +0000364 if (!MO->isImplicit() && !regsLive.count(Reg)) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000365 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
366 // Reserved registers may be used even when 'dead'.
367 if (!isReserved(Reg))
368 report("Using an undefined physical register", MO, MONum);
369 } else {
370 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
371 // We don't know which virtual registers are live in, so only complain
372 // if vreg was killed in this MBB. Otherwise keep track of vregs that
373 // must be live in. PHI instructions are handled separately.
374 if (MInfo.regsKilled.count(Reg))
375 report("Using a killed virtual register", MO, MONum);
376 else if (MI->getOpcode() != TargetInstrInfo::PHI)
377 MInfo.vregsLiveIn.insert(std::make_pair(Reg, MI));
378 }
Duncan Sandse5567202009-05-16 03:28:54 +0000379 }
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000380 } else {
381 // Register defined.
382 // TODO: verify that earlyclobber ops are not used.
383 if (MO->isImplicit())
384 addRegWithSubRegs(regsImpDefined, Reg);
385 else
386 addRegWithSubRegs(regsDefined, Reg);
387
388 if (MO->isDead())
389 addRegWithSubRegs(regsDead, Reg);
390 }
391
392 // Check register classes.
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000393 if (MONum < TI.getNumOperands() && !MO->isImplicit()) {
394 const TargetOperandInfo &TOI = TI.OpInfo[MONum];
395 unsigned SubIdx = MO->getSubReg();
396
397 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
398 unsigned sr = Reg;
399 if (SubIdx) {
400 unsigned s = TRI->getSubReg(Reg, SubIdx);
401 if (!s) {
402 report("Invalid subregister index for physical register",
403 MO, MONum);
404 return;
405 }
406 sr = s;
407 }
408 if (TOI.RegClass) {
409 const TargetRegisterClass *DRC = TRI->getRegClass(TOI.RegClass);
410 if (!DRC->contains(sr)) {
411 report("Illegal physical register for instruction", MO, MONum);
412 *OS << TRI->getName(sr) << " is not a "
413 << DRC->getName() << " register.\n";
414 }
415 }
416 } else {
417 // Virtual register.
418 const TargetRegisterClass *RC = MRI->getRegClass(Reg);
419 if (SubIdx) {
420 if (RC->subregclasses_begin()+SubIdx >= RC->subregclasses_end()) {
421 report("Invalid subregister index for virtual register", MO, MONum);
422 return;
423 }
424 RC = *(RC->subregclasses_begin()+SubIdx);
425 }
426 if (TOI.RegClass) {
427 const TargetRegisterClass *DRC = TRI->getRegClass(TOI.RegClass);
428 if (RC != DRC && !RC->hasSuperClass(DRC)) {
429 report("Illegal virtual register for instruction", MO, MONum);
430 *OS << "Expected a " << DRC->getName() << " register, but got a "
431 << RC->getName() << " register\n";
432 }
433 }
434 }
435 }
436 break;
437 }
438 // Can PHI instrs refer to MBBs not in the CFG? X86 and ARM do.
439 // case MachineOperand::MO_MachineBasicBlock:
440 // if (MI->getOpcode() == TargetInstrInfo::PHI) {
441 // if (!MO->getMBB()->isSuccessor(MI->getParent()))
442 // report("PHI operand is not in the CFG", MO, MONum);
443 // }
444 // break;
445 default:
446 break;
447 }
448}
449
450void
451MachineVerifier::visitMachineInstrAfter(const MachineInstr *MI)
452{
453 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
454 set_union(MInfo.regsKilled, regsKilled);
455 set_subtract(regsLive, regsKilled);
456 regsKilled.clear();
457
458 for (RegVector::const_iterator I = regsDefined.begin(),
459 E = regsDefined.end(); I != E; ++I) {
460 if (regsLive.count(*I)) {
461 if (TargetRegisterInfo::isPhysicalRegister(*I)) {
462 // We allow double defines to physical registers with live
463 // super-registers.
Jakob Stoklund Olesend6fb9772009-05-16 07:24:54 +0000464 if (!allowPhysDoubleDefs && !isReserved(*I) &&
465 !anySuperRegisters(regsLive, *I)) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000466 report("Redefining a live physical register", MI);
467 *OS << "Register " << TRI->getName(*I)
468 << " was defined but already live.\n";
469 }
470 } else {
471 if (!allowVirtDoubleDefs) {
472 report("Redefining a live virtual register", MI);
473 *OS << "Virtual register %reg" << *I
474 << " was defined but already live.\n";
475 }
476 }
477 } else if (TargetRegisterInfo::isVirtualRegister(*I) &&
478 !MInfo.regsKilled.count(*I)) {
479 // Virtual register defined without being killed first must be dead on
480 // entry.
481 MInfo.vregsDeadIn.insert(std::make_pair(*I, MI));
482 }
483 }
484
485 set_union(regsLive, regsDefined); regsDefined.clear();
486 set_union(regsLive, regsImpDefined); regsImpDefined.clear();
487 set_subtract(regsLive, regsDead); regsDead.clear();
488}
489
490void
491MachineVerifier::visitMachineBasicBlockAfter(const MachineBasicBlock *MBB)
492{
493 MBBInfoMap[MBB].regsLiveOut = regsLive;
494 regsLive.clear();
495}
496
497// Calculate the largest possible vregsPassed sets. These are the registers that
498// can pass through an MBB live, but may not be live every time. It is assumed
499// that all vregsPassed sets are empty before the call.
500void
501MachineVerifier::calcMaxRegsPassed()
502{
503 // First push live-out regs to successors' vregsPassed. Remember the MBBs that
504 // have any vregsPassed.
505 DenseSet<const MachineBasicBlock*> todo;
506 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
507 MFI != MFE; ++MFI) {
508 const MachineBasicBlock &MBB(*MFI);
509 BBInfo &MInfo = MBBInfoMap[&MBB];
510 if (!MInfo.reachable)
511 continue;
512 for (MachineBasicBlock::const_succ_iterator SuI = MBB.succ_begin(),
513 SuE = MBB.succ_end(); SuI != SuE; ++SuI) {
514 BBInfo &SInfo = MBBInfoMap[*SuI];
515 if (SInfo.addPassed(MInfo.regsLiveOut))
516 todo.insert(*SuI);
517 }
518 }
519
520 // Iteratively push vregsPassed to successors. This will converge to the same
521 // final state regardless of DenseSet iteration order.
522 while (!todo.empty()) {
523 const MachineBasicBlock *MBB = *todo.begin();
524 todo.erase(MBB);
525 BBInfo &MInfo = MBBInfoMap[MBB];
526 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
527 SuE = MBB->succ_end(); SuI != SuE; ++SuI) {
528 if (*SuI == MBB)
529 continue;
530 BBInfo &SInfo = MBBInfoMap[*SuI];
531 if (SInfo.addPassed(MInfo.vregsPassed))
532 todo.insert(*SuI);
533 }
534 }
535}
536
537// Calculate the minimum vregsPassed set. These are the registers that always
538// pass live through an MBB. The calculation assumes that calcMaxRegsPassed has
539// been called earlier.
540void
541MachineVerifier::calcMinRegsPassed()
542{
543 DenseSet<const MachineBasicBlock*> todo;
544 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
545 MFI != MFE; ++MFI)
546 todo.insert(MFI);
547
548 while (!todo.empty()) {
549 const MachineBasicBlock *MBB = *todo.begin();
550 todo.erase(MBB);
551 BBInfo &MInfo = MBBInfoMap[MBB];
552
553 // Remove entries from vRegsPassed that are not live out from all
554 // reachable predecessors.
555 RegSet dead;
556 for (RegSet::iterator I = MInfo.vregsPassed.begin(),
557 E = MInfo.vregsPassed.end(); I != E; ++I) {
558 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(),
559 PrE = MBB->pred_end(); PrI != PrE; ++PrI) {
560 BBInfo &PrInfo = MBBInfoMap[*PrI];
561 if (PrInfo.reachable && !PrInfo.isLiveOut(*I)) {
562 dead.insert(*I);
563 break;
564 }
565 }
566 }
567 // If any regs removed, we need to recheck successors.
568 if (!dead.empty()) {
569 set_subtract(MInfo.vregsPassed, dead);
570 todo.insert(MBB->succ_begin(), MBB->succ_end());
571 }
572 }
573}
574
575// Check PHI instructions at the beginning of MBB. It is assumed that
576// calcMinRegsPassed has been run so BBInfo::isLiveOut is valid.
577void
578MachineVerifier::checkPHIOps(const MachineBasicBlock *MBB)
579{
580 for (MachineBasicBlock::const_iterator BBI = MBB->begin(), BBE = MBB->end();
581 BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI) {
582 DenseSet<const MachineBasicBlock*> seen;
583
584 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2) {
585 unsigned Reg = BBI->getOperand(i).getReg();
586 const MachineBasicBlock *Pre = BBI->getOperand(i + 1).getMBB();
587 if (!Pre->isSuccessor(MBB))
588 continue;
589 seen.insert(Pre);
590 BBInfo &PrInfo = MBBInfoMap[Pre];
591 if (PrInfo.reachable && !PrInfo.isLiveOut(Reg))
592 report("PHI operand is not live-out from predecessor",
593 &BBI->getOperand(i), i);
594 }
595
596 // Did we see all predecessors?
597 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(),
598 PrE = MBB->pred_end(); PrI != PrE; ++PrI) {
599 if (!seen.count(*PrI)) {
600 report("Missing PHI operand", BBI);
601 *OS << "MBB #" << (*PrI)->getNumber()
602 << " is a predecessor according to the CFG.\n";
603 }
604 }
605 }
606}
607
608void
609MachineVerifier::visitMachineFunctionAfter()
610{
611 calcMaxRegsPassed();
612
613 // With the maximal set of vregsPassed we can verify dead-in registers.
614 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
615 MFI != MFE; ++MFI) {
616 BBInfo &MInfo = MBBInfoMap[MFI];
617
618 // Skip unreachable MBBs.
619 if (!MInfo.reachable)
620 continue;
621
622 for (MachineBasicBlock::const_pred_iterator PrI = MFI->pred_begin(),
623 PrE = MFI->pred_end(); PrI != PrE; ++PrI) {
624 BBInfo &PrInfo = MBBInfoMap[*PrI];
625 if (!PrInfo.reachable)
626 continue;
627
628 // Verify physical live-ins. EH landing pads have magic live-ins so we
629 // ignore them.
630 if (!MFI->isLandingPad()) {
631 for (MachineBasicBlock::const_livein_iterator I = MFI->livein_begin(),
632 E = MFI->livein_end(); I != E; ++I) {
633 if (TargetRegisterInfo::isPhysicalRegister(*I) &&
Jakob Stoklund Olesend6fb9772009-05-16 07:24:54 +0000634 !isReserved (*I) && !PrInfo.isLiveOut(*I)) {
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000635 report("Live-in physical register is not live-out from predecessor",
636 MFI);
637 *OS << "Register " << TRI->getName(*I)
638 << " is not live-out from MBB #" << (*PrI)->getNumber()
639 << ".\n";
640 }
641 }
642 }
643
644
645 // Verify dead-in virtual registers.
646 if (!allowVirtDoubleDefs) {
647 for (RegMap::iterator I = MInfo.vregsDeadIn.begin(),
648 E = MInfo.vregsDeadIn.end(); I != E; ++I) {
649 // DeadIn register must be in neither regsLiveOut or vregsPassed of
650 // any predecessor.
651 if (PrInfo.isLiveOut(I->first)) {
652 report("Live-in virtual register redefined", I->second);
653 *OS << "Register %reg" << I->first
654 << " was live-out from predecessor MBB #"
655 << (*PrI)->getNumber() << ".\n";
656 }
657 }
658 }
659 }
660 }
661
662 calcMinRegsPassed();
663
664 // With the minimal set of vregsPassed we can verify live-in virtual
665 // registers, including PHI instructions.
666 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
667 MFI != MFE; ++MFI) {
668 BBInfo &MInfo = MBBInfoMap[MFI];
669
670 // Skip unreachable MBBs.
671 if (!MInfo.reachable)
672 continue;
673
674 checkPHIOps(MFI);
675
676 for (MachineBasicBlock::const_pred_iterator PrI = MFI->pred_begin(),
677 PrE = MFI->pred_end(); PrI != PrE; ++PrI) {
678 BBInfo &PrInfo = MBBInfoMap[*PrI];
679 if (!PrInfo.reachable)
680 continue;
681
682 for (RegMap::iterator I = MInfo.vregsLiveIn.begin(),
683 E = MInfo.vregsLiveIn.end(); I != E; ++I) {
684 if (!PrInfo.isLiveOut(I->first)) {
685 report("Used virtual register is not live-in", I->second);
686 *OS << "Register %reg" << I->first
687 << " is not live-out from predecessor MBB #"
688 << (*PrI)->getNumber()
689 << ".\n";
690 }
691 }
692 }
693 }
694}