blob: f42dd73efc705f905a9afbc1259583c1a5fb6375 [file] [log] [blame]
Chris Lattner4ee451d2007-12-29 20:36:04 +00001//===-- SPUISelDAGToDAG.cpp - CellSPU pattern matching inst selector ------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for the Cell SPU,
11// converting from a legalized dag to a SPU-target dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SPU.h"
16#include "SPUTargetMachine.h"
17#include "SPUISelLowering.h"
18#include "SPUHazardRecognizers.h"
19#include "SPUFrameInfo.h"
Scott Michel203b2d62008-04-30 00:30:08 +000020#include "SPURegisterNames.h"
Scott Michel94bd57e2009-01-15 04:41:47 +000021#include "SPUTargetMachine.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000022#include "llvm/CodeGen/MachineConstantPool.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/MachineFunction.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000025#include "llvm/CodeGen/SelectionDAG.h"
26#include "llvm/CodeGen/SelectionDAGISel.h"
Scott Michel94bd57e2009-01-15 04:41:47 +000027#include "llvm/CodeGen/PseudoSourceValue.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000028#include "llvm/Target/TargetOptions.h"
29#include "llvm/ADT/Statistic.h"
30#include "llvm/Constants.h"
31#include "llvm/GlobalValue.h"
32#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000033#include "llvm/LLVMContext.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000034#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000036#include "llvm/Support/MathExtras.h"
37#include "llvm/Support/Compiler.h"
Torok Edwindac237e2009-07-08 20:53:28 +000038#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000039
40using namespace llvm;
41
42namespace {
43 //! ConstantSDNode predicate for i32 sign-extended, 10-bit immediates
44 bool
45 isI64IntS10Immediate(ConstantSDNode *CN)
46 {
Benjamin Kramer7e09deb2010-03-29 19:07:58 +000047 return isInt<10>(CN->getSExtValue());
Scott Michel266bc8f2007-12-04 22:23:35 +000048 }
49
50 //! ConstantSDNode predicate for i32 sign-extended, 10-bit immediates
51 bool
52 isI32IntS10Immediate(ConstantSDNode *CN)
53 {
Benjamin Kramer7e09deb2010-03-29 19:07:58 +000054 return isInt<10>(CN->getSExtValue());
Scott Michel266bc8f2007-12-04 22:23:35 +000055 }
56
Scott Michel504c3692007-12-17 22:32:34 +000057 //! ConstantSDNode predicate for i32 unsigned 10-bit immediate values
58 bool
59 isI32IntU10Immediate(ConstantSDNode *CN)
60 {
Benjamin Kramer7e09deb2010-03-29 19:07:58 +000061 return isUint<10>(CN->getSExtValue());
Scott Michel504c3692007-12-17 22:32:34 +000062 }
63
Scott Michel266bc8f2007-12-04 22:23:35 +000064 //! ConstantSDNode predicate for i16 sign-extended, 10-bit immediate values
65 bool
66 isI16IntS10Immediate(ConstantSDNode *CN)
67 {
Benjamin Kramer7e09deb2010-03-29 19:07:58 +000068 return isInt<10>(CN->getSExtValue());
Scott Michel266bc8f2007-12-04 22:23:35 +000069 }
70
71 //! SDNode predicate for i16 sign-extended, 10-bit immediate values
72 bool
73 isI16IntS10Immediate(SDNode *N)
74 {
Scott Michel9de57a92009-01-26 22:33:37 +000075 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
76 return (CN != 0 && isI16IntS10Immediate(CN));
Scott Michel266bc8f2007-12-04 22:23:35 +000077 }
78
Scott Michelec2a08f2007-12-15 00:38:50 +000079 //! ConstantSDNode predicate for i16 unsigned 10-bit immediate values
80 bool
81 isI16IntU10Immediate(ConstantSDNode *CN)
82 {
Benjamin Kramer7e09deb2010-03-29 19:07:58 +000083 return isUint<10>((short) CN->getZExtValue());
Scott Michelec2a08f2007-12-15 00:38:50 +000084 }
85
86 //! SDNode predicate for i16 sign-extended, 10-bit immediate values
87 bool
88 isI16IntU10Immediate(SDNode *N)
89 {
90 return (N->getOpcode() == ISD::Constant
91 && isI16IntU10Immediate(cast<ConstantSDNode>(N)));
92 }
93
Scott Michel266bc8f2007-12-04 22:23:35 +000094 //! ConstantSDNode predicate for signed 16-bit values
95 /*!
96 \arg CN The constant SelectionDAG node holding the value
97 \arg Imm The returned 16-bit value, if returning true
98
99 This predicate tests the value in \a CN to see whether it can be
100 represented as a 16-bit, sign-extended quantity. Returns true if
101 this is the case.
102 */
103 bool
104 isIntS16Immediate(ConstantSDNode *CN, short &Imm)
105 {
Owen Andersone50ed302009-08-10 22:56:29 +0000106 EVT vt = CN->getValueType(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000107 Imm = (short) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 if (vt.getSimpleVT() >= MVT::i1 && vt.getSimpleVT() <= MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000109 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 } else if (vt == MVT::i32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000111 int32_t i_val = (int32_t) CN->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000112 short s_val = (short) i_val;
113 return i_val == s_val;
114 } else {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000115 int64_t i_val = (int64_t) CN->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000116 short s_val = (short) i_val;
117 return i_val == s_val;
118 }
119
120 return false;
121 }
122
123 //! SDNode predicate for signed 16-bit values.
124 bool
125 isIntS16Immediate(SDNode *N, short &Imm)
126 {
127 return (N->getOpcode() == ISD::Constant
128 && isIntS16Immediate(cast<ConstantSDNode>(N), Imm));
129 }
130
131 //! ConstantFPSDNode predicate for representing floats as 16-bit sign ext.
132 static bool
133 isFPS16Immediate(ConstantFPSDNode *FPN, short &Imm)
134 {
Owen Andersone50ed302009-08-10 22:56:29 +0000135 EVT vt = FPN->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 if (vt == MVT::f32) {
Chris Lattnerd3ada752007-12-22 22:45:38 +0000137 int val = FloatToBits(FPN->getValueAPF().convertToFloat());
Scott Michel266bc8f2007-12-04 22:23:35 +0000138 int sval = (int) ((val << 16) >> 16);
139 Imm = (short) val;
140 return val == sval;
141 }
142
143 return false;
144 }
145
Scott Michel053c1da2008-01-29 02:16:57 +0000146 bool
Scott Michel02d711b2008-12-30 23:28:25 +0000147 isHighLow(const SDValue &Op)
Scott Michel053c1da2008-01-29 02:16:57 +0000148 {
149 return (Op.getOpcode() == SPUISD::IndirectAddr
150 && ((Op.getOperand(0).getOpcode() == SPUISD::Hi
151 && Op.getOperand(1).getOpcode() == SPUISD::Lo)
152 || (Op.getOperand(0).getOpcode() == SPUISD::Lo
153 && Op.getOperand(1).getOpcode() == SPUISD::Hi)));
154 }
155
Scott Michel266bc8f2007-12-04 22:23:35 +0000156 //===------------------------------------------------------------------===//
Owen Andersone50ed302009-08-10 22:56:29 +0000157 //! EVT to "useful stuff" mapping structure:
Scott Michel266bc8f2007-12-04 22:23:35 +0000158
159 struct valtype_map_s {
Owen Andersone50ed302009-08-10 22:56:29 +0000160 EVT VT;
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000161 unsigned ldresult_ins; /// LDRESULT instruction (0 = undefined)
Scott Michela59d4692008-02-23 18:41:37 +0000162 bool ldresult_imm; /// LDRESULT instruction requires immediate?
Scott Michelf0569be2008-12-27 04:51:36 +0000163 unsigned lrinst; /// LR instruction
Scott Michel266bc8f2007-12-04 22:23:35 +0000164 };
165
166 const valtype_map_s valtype_map[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 { MVT::i8, SPU::ORBIr8, true, SPU::LRr8 },
168 { MVT::i16, SPU::ORHIr16, true, SPU::LRr16 },
169 { MVT::i32, SPU::ORIr32, true, SPU::LRr32 },
170 { MVT::i64, SPU::ORr64, false, SPU::LRr64 },
171 { MVT::f32, SPU::ORf32, false, SPU::LRf32 },
172 { MVT::f64, SPU::ORf64, false, SPU::LRf64 },
Scott Michel58c58182008-01-17 20:38:41 +0000173 // vector types... (sigh!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 { MVT::v16i8, 0, false, SPU::LRv16i8 },
175 { MVT::v8i16, 0, false, SPU::LRv8i16 },
176 { MVT::v4i32, 0, false, SPU::LRv4i32 },
177 { MVT::v2i64, 0, false, SPU::LRv2i64 },
178 { MVT::v4f32, 0, false, SPU::LRv4f32 },
179 { MVT::v2f64, 0, false, SPU::LRv2f64 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000180 };
181
182 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
183
Owen Andersone50ed302009-08-10 22:56:29 +0000184 const valtype_map_s *getValueTypeMapEntry(EVT VT)
Scott Michel266bc8f2007-12-04 22:23:35 +0000185 {
186 const valtype_map_s *retval = 0;
187 for (size_t i = 0; i < n_valtype_map; ++i) {
188 if (valtype_map[i].VT == VT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000189 retval = valtype_map + i;
190 break;
Scott Michel266bc8f2007-12-04 22:23:35 +0000191 }
192 }
193
194
195#ifndef NDEBUG
196 if (retval == 0) {
Torok Edwindac237e2009-07-08 20:53:28 +0000197 std::string msg;
198 raw_string_ostream Msg(msg);
199 Msg << "SPUISelDAGToDAG.cpp: getValueTypeMapEntry returns NULL for "
Owen Andersone50ed302009-08-10 22:56:29 +0000200 << VT.getEVTString();
Torok Edwindac237e2009-07-08 20:53:28 +0000201 llvm_report_error(Msg.str());
Scott Michel266bc8f2007-12-04 22:23:35 +0000202 }
203#endif
204
205 return retval;
206 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000207
Scott Michel7ea02ff2009-03-17 01:15:45 +0000208 //! Generate the carry-generate shuffle mask.
209 SDValue getCarryGenerateShufMask(SelectionDAG &DAG, DebugLoc dl) {
210 SmallVector<SDValue, 16 > ShufBytes;
Dan Gohman844731a2008-05-13 00:00:25 +0000211
Scott Michel7ea02ff2009-03-17 01:15:45 +0000212 // Create the shuffle mask for "rotating" the borrow up one register slot
213 // once the borrow is generated.
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 ShufBytes.push_back(DAG.getConstant(0x04050607, MVT::i32));
215 ShufBytes.push_back(DAG.getConstant(0x80808080, MVT::i32));
216 ShufBytes.push_back(DAG.getConstant(0x0c0d0e0f, MVT::i32));
217 ShufBytes.push_back(DAG.getConstant(0x80808080, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +0000218
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +0000220 &ShufBytes[0], ShufBytes.size());
Scott Michel266bc8f2007-12-04 22:23:35 +0000221 }
Scott Michel02d711b2008-12-30 23:28:25 +0000222
Scott Michel7ea02ff2009-03-17 01:15:45 +0000223 //! Generate the borrow-generate shuffle mask
224 SDValue getBorrowGenerateShufMask(SelectionDAG &DAG, DebugLoc dl) {
225 SmallVector<SDValue, 16 > ShufBytes;
226
227 // Create the shuffle mask for "rotating" the borrow up one register slot
228 // once the borrow is generated.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 ShufBytes.push_back(DAG.getConstant(0x04050607, MVT::i32));
230 ShufBytes.push_back(DAG.getConstant(0xc0c0c0c0, MVT::i32));
231 ShufBytes.push_back(DAG.getConstant(0x0c0d0e0f, MVT::i32));
232 ShufBytes.push_back(DAG.getConstant(0xc0c0c0c0, MVT::i32));
Scott Michel7ea02ff2009-03-17 01:15:45 +0000233
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +0000235 &ShufBytes[0], ShufBytes.size());
Scott Michel266bc8f2007-12-04 22:23:35 +0000236 }
237
Scott Michel7ea02ff2009-03-17 01:15:45 +0000238 //===------------------------------------------------------------------===//
239 /// SPUDAGToDAGISel - Cell SPU-specific code to select SPU machine
240 /// instructions for SelectionDAG operations.
241 ///
242 class SPUDAGToDAGISel :
243 public SelectionDAGISel
244 {
245 SPUTargetMachine &TM;
246 SPUTargetLowering &SPUtli;
247 unsigned GlobalBaseReg;
Scott Michel02d711b2008-12-30 23:28:25 +0000248
Scott Michel7ea02ff2009-03-17 01:15:45 +0000249 public:
250 explicit SPUDAGToDAGISel(SPUTargetMachine &tm) :
251 SelectionDAGISel(tm),
252 TM(tm),
253 SPUtli(*tm.getTargetLowering())
254 { }
255
Dan Gohmanad2afc22009-07-31 18:16:33 +0000256 virtual bool runOnMachineFunction(MachineFunction &MF) {
Scott Michel7ea02ff2009-03-17 01:15:45 +0000257 // Make sure we re-emit a set of the global base reg if necessary
258 GlobalBaseReg = 0;
Dan Gohmanad2afc22009-07-31 18:16:33 +0000259 SelectionDAGISel::runOnMachineFunction(MF);
Scott Michel7ea02ff2009-03-17 01:15:45 +0000260 return true;
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000261 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000262
Scott Michel7ea02ff2009-03-17 01:15:45 +0000263 /// getI32Imm - Return a target constant with the specified value, of type
264 /// i32.
265 inline SDValue getI32Imm(uint32_t Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 return CurDAG->getTargetConstant(Imm, MVT::i32);
Scott Michel94bd57e2009-01-15 04:41:47 +0000267 }
268
Scott Michel7ea02ff2009-03-17 01:15:45 +0000269 /// getI64Imm - Return a target constant with the specified value, of type
270 /// i64.
271 inline SDValue getI64Imm(uint64_t Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 return CurDAG->getTargetConstant(Imm, MVT::i64);
Scott Michel7ea02ff2009-03-17 01:15:45 +0000273 }
Scott Michel94bd57e2009-01-15 04:41:47 +0000274
Scott Michel7ea02ff2009-03-17 01:15:45 +0000275 /// getSmallIPtrImm - Return a target constant of pointer type.
276 inline SDValue getSmallIPtrImm(unsigned Imm) {
277 return CurDAG->getTargetConstant(Imm, SPUtli.getPointerTy());
Scott Michel266bc8f2007-12-04 22:23:35 +0000278 }
Scott Michel7ea02ff2009-03-17 01:15:45 +0000279
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000280 SDNode *emitBuildVector(SDNode *bvNode) {
281 EVT vecVT = bvNode->getValueType(0);
Owen Andersone50ed302009-08-10 22:56:29 +0000282 EVT eltVT = vecVT.getVectorElementType();
Scott Michel7ea02ff2009-03-17 01:15:45 +0000283 DebugLoc dl = bvNode->getDebugLoc();
284
285 // Check to see if this vector can be represented as a CellSPU immediate
286 // constant by invoking all of the instruction selection predicates:
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 if (((vecVT == MVT::v8i16) &&
288 (SPU::get_vec_i16imm(bvNode, *CurDAG, MVT::i16).getNode() != 0)) ||
289 ((vecVT == MVT::v4i32) &&
290 ((SPU::get_vec_i16imm(bvNode, *CurDAG, MVT::i32).getNode() != 0) ||
291 (SPU::get_ILHUvec_imm(bvNode, *CurDAG, MVT::i32).getNode() != 0) ||
292 (SPU::get_vec_u18imm(bvNode, *CurDAG, MVT::i32).getNode() != 0) ||
Scott Michel7ea02ff2009-03-17 01:15:45 +0000293 (SPU::get_v4i32_imm(bvNode, *CurDAG).getNode() != 0))) ||
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 ((vecVT == MVT::v2i64) &&
295 ((SPU::get_vec_i16imm(bvNode, *CurDAG, MVT::i64).getNode() != 0) ||
296 (SPU::get_ILHUvec_imm(bvNode, *CurDAG, MVT::i64).getNode() != 0) ||
Chris Lattnera8e76142010-02-23 05:30:43 +0000297 (SPU::get_vec_u18imm(bvNode, *CurDAG, MVT::i64).getNode() != 0)))) {
298 HandleSDNode Dummy(SDValue(bvNode, 0));
299 if (SDNode *N = Select(bvNode))
300 return N;
301 return Dummy.getValue().getNode();
302 }
Scott Michel7ea02ff2009-03-17 01:15:45 +0000303
304 // No, need to emit a constant pool spill:
305 std::vector<Constant*> CV;
306
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000307 for (size_t i = 0; i < bvNode->getNumOperands(); ++i) {
308 ConstantSDNode *V = dyn_cast<ConstantSDNode > (bvNode->getOperand(i));
Chris Lattnera8e76142010-02-23 05:30:43 +0000309 CV.push_back(const_cast<ConstantInt *>(V->getConstantIntValue()));
Scott Michel7ea02ff2009-03-17 01:15:45 +0000310 }
311
Owen Andersonaf7ec972009-07-28 21:19:26 +0000312 Constant *CP = ConstantVector::get(CV);
Scott Michel7ea02ff2009-03-17 01:15:45 +0000313 SDValue CPIdx = CurDAG->getConstantPool(CP, SPUtli.getPointerTy());
314 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
315 SDValue CGPoolOffset =
316 SPU::LowerConstantPool(CPIdx, *CurDAG,
317 SPUtli.getSPUTargetMachine());
Chris Lattnera8e76142010-02-23 05:30:43 +0000318
319 HandleSDNode Dummy(CurDAG->getLoad(vecVT, dl,
320 CurDAG->getEntryNode(), CGPoolOffset,
321 PseudoSourceValue::getConstantPool(),0,
322 false, false, Alignment));
323 CurDAG->ReplaceAllUsesWith(SDValue(bvNode, 0), Dummy.getValue());
324 if (SDNode *N = SelectCode(Dummy.getValue().getNode()))
325 return N;
326 return Dummy.getValue().getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +0000327 }
Scott Michel02d711b2008-12-30 23:28:25 +0000328
Scott Michel7ea02ff2009-03-17 01:15:45 +0000329 /// Select - Convert the specified operand from a target-independent to a
330 /// target-specific node if it hasn't already been changed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000331 SDNode *Select(SDNode *N);
Scott Michel266bc8f2007-12-04 22:23:35 +0000332
Scott Michel7ea02ff2009-03-17 01:15:45 +0000333 //! Emit the instruction sequence for i64 shl
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000334 SDNode *SelectSHLi64(SDNode *N, EVT OpVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000335
Scott Michel7ea02ff2009-03-17 01:15:45 +0000336 //! Emit the instruction sequence for i64 srl
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000337 SDNode *SelectSRLi64(SDNode *N, EVT OpVT);
Scott Michel02d711b2008-12-30 23:28:25 +0000338
Scott Michel7ea02ff2009-03-17 01:15:45 +0000339 //! Emit the instruction sequence for i64 sra
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000340 SDNode *SelectSRAi64(SDNode *N, EVT OpVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000341
Scott Michel7ea02ff2009-03-17 01:15:45 +0000342 //! Emit the necessary sequence for loading i64 constants:
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000343 SDNode *SelectI64Constant(SDNode *N, EVT OpVT, DebugLoc dl);
Scott Michel7ea02ff2009-03-17 01:15:45 +0000344
345 //! Alternate instruction emit sequence for loading i64 constants
Owen Andersone50ed302009-08-10 22:56:29 +0000346 SDNode *SelectI64Constant(uint64_t i64const, EVT OpVT, DebugLoc dl);
Scott Michel7ea02ff2009-03-17 01:15:45 +0000347
348 //! Returns true if the address N is an A-form (local store) address
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000349 bool SelectAFormAddr(SDNode *Op, SDValue N, SDValue &Base,
Scott Michel7ea02ff2009-03-17 01:15:45 +0000350 SDValue &Index);
351
352 //! D-form address predicate
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000353 bool SelectDFormAddr(SDNode *Op, SDValue N, SDValue &Base,
Scott Michel7ea02ff2009-03-17 01:15:45 +0000354 SDValue &Index);
355
356 /// Alternate D-form address using i7 offset predicate
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000357 bool SelectDForm2Addr(SDNode *Op, SDValue N, SDValue &Disp,
Scott Michel7ea02ff2009-03-17 01:15:45 +0000358 SDValue &Base);
359
360 /// D-form address selection workhorse
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000361 bool DFormAddressPredicate(SDNode *Op, SDValue N, SDValue &Disp,
Scott Michel7ea02ff2009-03-17 01:15:45 +0000362 SDValue &Base, int minOffset, int maxOffset);
363
364 //! Address predicate if N can be expressed as an indexed [r+r] operation.
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000365 bool SelectXFormAddr(SDNode *Op, SDValue N, SDValue &Base,
Scott Michel7ea02ff2009-03-17 01:15:45 +0000366 SDValue &Index);
367
368 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
369 /// inline asm expressions.
370 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
371 char ConstraintCode,
372 std::vector<SDValue> &OutOps) {
373 SDValue Op0, Op1;
374 switch (ConstraintCode) {
375 default: return true;
376 case 'm': // memory
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000377 if (!SelectDFormAddr(Op.getNode(), Op, Op0, Op1)
378 && !SelectAFormAddr(Op.getNode(), Op, Op0, Op1))
379 SelectXFormAddr(Op.getNode(), Op, Op0, Op1);
Scott Michel7ea02ff2009-03-17 01:15:45 +0000380 break;
381 case 'o': // offsetable
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000382 if (!SelectDFormAddr(Op.getNode(), Op, Op0, Op1)
383 && !SelectAFormAddr(Op.getNode(), Op, Op0, Op1)) {
Scott Michel7ea02ff2009-03-17 01:15:45 +0000384 Op0 = Op;
385 Op1 = getSmallIPtrImm(0);
386 }
387 break;
388 case 'v': // not offsetable
389#if 1
Torok Edwinc23197a2009-07-14 16:55:14 +0000390 llvm_unreachable("InlineAsmMemoryOperand 'v' constraint not handled.");
Scott Michel7ea02ff2009-03-17 01:15:45 +0000391#else
392 SelectAddrIdxOnly(Op, Op, Op0, Op1);
393#endif
394 break;
395 }
396
397 OutOps.push_back(Op0);
398 OutOps.push_back(Op1);
399 return false;
400 }
401
Scott Michel7ea02ff2009-03-17 01:15:45 +0000402 virtual const char *getPassName() const {
403 return "Cell SPU DAG->DAG Pattern Instruction Selection";
404 }
405
406 /// CreateTargetHazardRecognizer - Return the hazard recognizer to use for
407 /// this target when scheduling the DAG.
408 virtual ScheduleHazardRecognizer *CreateTargetHazardRecognizer() {
409 const TargetInstrInfo *II = TM.getInstrInfo();
410 assert(II && "No InstrInfo?");
411 return new SPUHazardRecognizer(*II);
412 }
413
414 // Include the pieces autogenerated from the target description.
Scott Michel266bc8f2007-12-04 22:23:35 +0000415#include "SPUGenDAGISel.inc"
Scott Michel7ea02ff2009-03-17 01:15:45 +0000416 };
Dan Gohman844731a2008-05-13 00:00:25 +0000417}
418
Scott Michel266bc8f2007-12-04 22:23:35 +0000419/*!
Scott Michel9de57a92009-01-26 22:33:37 +0000420 \arg Op The ISD instruction operand
Scott Michel266bc8f2007-12-04 22:23:35 +0000421 \arg N The address to be tested
422 \arg Base The base address
423 \arg Index The base address index
424 */
425bool
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000426SPUDAGToDAGISel::SelectAFormAddr(SDNode *Op, SDValue N, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +0000427 SDValue &Index) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000428 // These match the addr256k operand type:
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 EVT OffsVT = MVT::i16;
Dan Gohman475871a2008-07-27 21:46:04 +0000430 SDValue Zero = CurDAG->getTargetConstant(0, OffsVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000431
432 switch (N.getOpcode()) {
433 case ISD::Constant:
Scott Michel9de5d0d2008-01-11 02:53:15 +0000434 case ISD::ConstantPool:
435 case ISD::GlobalAddress:
Torok Edwindac237e2009-07-08 20:53:28 +0000436 llvm_report_error("SPU SelectAFormAddr: Constant/Pool/Global not lowered.");
Scott Michel9de5d0d2008-01-11 02:53:15 +0000437 /*NOTREACHED*/
438
Scott Michel053c1da2008-01-29 02:16:57 +0000439 case ISD::TargetConstant:
Scott Michel9de5d0d2008-01-11 02:53:15 +0000440 case ISD::TargetGlobalAddress:
Scott Michel053c1da2008-01-29 02:16:57 +0000441 case ISD::TargetJumpTable:
Torok Edwindac237e2009-07-08 20:53:28 +0000442 llvm_report_error("SPUSelectAFormAddr: Target Constant/Pool/Global "
443 "not wrapped as A-form address.");
Scott Michel053c1da2008-01-29 02:16:57 +0000444 /*NOTREACHED*/
Scott Michel266bc8f2007-12-04 22:23:35 +0000445
Scott Michel02d711b2008-12-30 23:28:25 +0000446 case SPUISD::AFormAddr:
Scott Michel053c1da2008-01-29 02:16:57 +0000447 // Just load from memory if there's only a single use of the location,
448 // otherwise, this will get handled below with D-form offset addresses
449 if (N.hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000450 SDValue Op0 = N.getOperand(0);
Scott Michel053c1da2008-01-29 02:16:57 +0000451 switch (Op0.getOpcode()) {
452 case ISD::TargetConstantPool:
453 case ISD::TargetJumpTable:
454 Base = Op0;
455 Index = Zero;
456 return true;
457
458 case ISD::TargetGlobalAddress: {
459 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op0);
460 GlobalValue *GV = GSDN->getGlobal();
461 if (GV->getAlignment() == 16) {
462 Base = Op0;
463 Index = Zero;
464 return true;
465 }
466 break;
467 }
468 }
469 }
470 break;
471 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000472 return false;
473}
474
Scott Michel02d711b2008-12-30 23:28:25 +0000475bool
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000476SPUDAGToDAGISel::SelectDForm2Addr(SDNode *Op, SDValue N, SDValue &Disp,
Dan Gohman475871a2008-07-27 21:46:04 +0000477 SDValue &Base) {
Scott Michel203b2d62008-04-30 00:30:08 +0000478 const int minDForm2Offset = -(1 << 7);
479 const int maxDForm2Offset = (1 << 7) - 1;
480 return DFormAddressPredicate(Op, N, Disp, Base, minDForm2Offset,
481 maxDForm2Offset);
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000482}
483
Scott Michel266bc8f2007-12-04 22:23:35 +0000484/*!
485 \arg Op The ISD instruction (ignored)
486 \arg N The address to be tested
487 \arg Base Base address register/pointer
488 \arg Index Base address index
489
490 Examine the input address by a base register plus a signed 10-bit
491 displacement, [r+I10] (D-form address).
492
493 \return true if \a N is a D-form address with \a Base and \a Index set
Dan Gohman475871a2008-07-27 21:46:04 +0000494 to non-empty SDValue instances.
Scott Michel266bc8f2007-12-04 22:23:35 +0000495*/
496bool
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000497SPUDAGToDAGISel::SelectDFormAddr(SDNode *Op, SDValue N, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +0000498 SDValue &Index) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000499 return DFormAddressPredicate(Op, N, Base, Index,
Scott Michel9c0c6b22008-11-21 02:56:16 +0000500 SPUFrameInfo::minFrameOffset(),
501 SPUFrameInfo::maxFrameOffset());
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000502}
503
504bool
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000505SPUDAGToDAGISel::DFormAddressPredicate(SDNode *Op, SDValue N, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +0000506 SDValue &Index, int minOffset,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000507 int maxOffset) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000508 unsigned Opc = N.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +0000509 EVT PtrTy = SPUtli.getPointerTy();
Scott Michel266bc8f2007-12-04 22:23:35 +0000510
Scott Michel053c1da2008-01-29 02:16:57 +0000511 if (Opc == ISD::FrameIndex) {
512 // Stack frame index must be less than 512 (divided by 16):
Scott Michel203b2d62008-04-30 00:30:08 +0000513 FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(N);
514 int FI = int(FIN->getIndex());
Chris Lattner4437ae22009-08-23 07:05:07 +0000515 DEBUG(errs() << "SelectDFormAddr: ISD::FrameIndex = "
Scott Michel203b2d62008-04-30 00:30:08 +0000516 << FI << "\n");
517 if (SPUFrameInfo::FItoStackOffset(FI) < maxOffset) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000518 Base = CurDAG->getTargetConstant(0, PtrTy);
Scott Michel203b2d62008-04-30 00:30:08 +0000519 Index = CurDAG->getTargetFrameIndex(FI, PtrTy);
Scott Michel266bc8f2007-12-04 22:23:35 +0000520 return true;
521 }
522 } else if (Opc == ISD::ADD) {
523 // Generated by getelementptr
Dan Gohman475871a2008-07-27 21:46:04 +0000524 const SDValue Op0 = N.getOperand(0);
525 const SDValue Op1 = N.getOperand(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000526
Scott Michel053c1da2008-01-29 02:16:57 +0000527 if ((Op0.getOpcode() == SPUISD::Hi && Op1.getOpcode() == SPUISD::Lo)
528 || (Op1.getOpcode() == SPUISD::Hi && Op0.getOpcode() == SPUISD::Lo)) {
529 Base = CurDAG->getTargetConstant(0, PtrTy);
530 Index = N;
531 return true;
532 } else if (Op1.getOpcode() == ISD::Constant
533 || Op1.getOpcode() == ISD::TargetConstant) {
Scott Michel9de5d0d2008-01-11 02:53:15 +0000534 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1);
Dan Gohman7810bfe2008-09-26 21:54:37 +0000535 int32_t offset = int32_t(CN->getSExtValue());
Scott Michel9de5d0d2008-01-11 02:53:15 +0000536
Scott Michel053c1da2008-01-29 02:16:57 +0000537 if (Op0.getOpcode() == ISD::FrameIndex) {
Scott Michel203b2d62008-04-30 00:30:08 +0000538 FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Op0);
539 int FI = int(FIN->getIndex());
Chris Lattner4437ae22009-08-23 07:05:07 +0000540 DEBUG(errs() << "SelectDFormAddr: ISD::ADD offset = " << offset
Scott Michel203b2d62008-04-30 00:30:08 +0000541 << " frame index = " << FI << "\n");
Scott Michel9de5d0d2008-01-11 02:53:15 +0000542
Scott Michel203b2d62008-04-30 00:30:08 +0000543 if (SPUFrameInfo::FItoStackOffset(FI) < maxOffset) {
Scott Michel9de5d0d2008-01-11 02:53:15 +0000544 Base = CurDAG->getTargetConstant(offset, PtrTy);
Scott Michel203b2d62008-04-30 00:30:08 +0000545 Index = CurDAG->getTargetFrameIndex(FI, PtrTy);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000546 return true;
547 }
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000548 } else if (offset > minOffset && offset < maxOffset) {
Scott Michel9de5d0d2008-01-11 02:53:15 +0000549 Base = CurDAG->getTargetConstant(offset, PtrTy);
Scott Michel053c1da2008-01-29 02:16:57 +0000550 Index = Op0;
551 return true;
552 }
553 } else if (Op0.getOpcode() == ISD::Constant
554 || Op0.getOpcode() == ISD::TargetConstant) {
555 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op0);
Dan Gohman7810bfe2008-09-26 21:54:37 +0000556 int32_t offset = int32_t(CN->getSExtValue());
Scott Michel053c1da2008-01-29 02:16:57 +0000557
558 if (Op1.getOpcode() == ISD::FrameIndex) {
Scott Michel203b2d62008-04-30 00:30:08 +0000559 FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Op1);
560 int FI = int(FIN->getIndex());
Chris Lattner4437ae22009-08-23 07:05:07 +0000561 DEBUG(errs() << "SelectDFormAddr: ISD::ADD offset = " << offset
Scott Michel203b2d62008-04-30 00:30:08 +0000562 << " frame index = " << FI << "\n");
Scott Michel053c1da2008-01-29 02:16:57 +0000563
Scott Michel203b2d62008-04-30 00:30:08 +0000564 if (SPUFrameInfo::FItoStackOffset(FI) < maxOffset) {
Scott Michel053c1da2008-01-29 02:16:57 +0000565 Base = CurDAG->getTargetConstant(offset, PtrTy);
Scott Michel203b2d62008-04-30 00:30:08 +0000566 Index = CurDAG->getTargetFrameIndex(FI, PtrTy);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000567 return true;
568 }
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000569 } else if (offset > minOffset && offset < maxOffset) {
Scott Michel053c1da2008-01-29 02:16:57 +0000570 Base = CurDAG->getTargetConstant(offset, PtrTy);
571 Index = Op1;
572 return true;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000573 }
Scott Michel053c1da2008-01-29 02:16:57 +0000574 }
575 } else if (Opc == SPUISD::IndirectAddr) {
576 // Indirect with constant offset -> D-Form address
Dan Gohman475871a2008-07-27 21:46:04 +0000577 const SDValue Op0 = N.getOperand(0);
578 const SDValue Op1 = N.getOperand(1);
Scott Michel497e8882008-01-11 21:01:19 +0000579
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000580 if (Op0.getOpcode() == SPUISD::Hi
581 && Op1.getOpcode() == SPUISD::Lo) {
Scott Michel053c1da2008-01-29 02:16:57 +0000582 // (SPUindirect (SPUhi <arg>, 0), (SPUlo <arg>, 0))
Scott Michel9de5d0d2008-01-11 02:53:15 +0000583 Base = CurDAG->getTargetConstant(0, PtrTy);
Scott Michel053c1da2008-01-29 02:16:57 +0000584 Index = N;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000585 return true;
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000586 } else if (isa<ConstantSDNode>(Op0) || isa<ConstantSDNode>(Op1)) {
587 int32_t offset = 0;
Dan Gohman475871a2008-07-27 21:46:04 +0000588 SDValue idxOp;
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000589
590 if (isa<ConstantSDNode>(Op1)) {
591 ConstantSDNode *CN = cast<ConstantSDNode>(Op1);
Dan Gohman7810bfe2008-09-26 21:54:37 +0000592 offset = int32_t(CN->getSExtValue());
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000593 idxOp = Op0;
594 } else if (isa<ConstantSDNode>(Op0)) {
595 ConstantSDNode *CN = cast<ConstantSDNode>(Op0);
Dan Gohman7810bfe2008-09-26 21:54:37 +0000596 offset = int32_t(CN->getSExtValue());
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000597 idxOp = Op1;
Scott Michel02d711b2008-12-30 23:28:25 +0000598 }
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000599
600 if (offset >= minOffset && offset <= maxOffset) {
601 Base = CurDAG->getTargetConstant(offset, PtrTy);
602 Index = idxOp;
603 return true;
604 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000605 }
Scott Michel053c1da2008-01-29 02:16:57 +0000606 } else if (Opc == SPUISD::AFormAddr) {
607 Base = CurDAG->getTargetConstant(0, N.getValueType());
608 Index = N;
Scott Michel58c58182008-01-17 20:38:41 +0000609 return true;
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000610 } else if (Opc == SPUISD::LDRESULT) {
611 Base = CurDAG->getTargetConstant(0, N.getValueType());
612 Index = N;
613 return true;
Scott Michel9c0c6b22008-11-21 02:56:16 +0000614 } else if (Opc == ISD::Register || Opc == ISD::CopyFromReg) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000615 unsigned OpOpc = Op->getOpcode();
Scott Michel9c0c6b22008-11-21 02:56:16 +0000616
617 if (OpOpc == ISD::STORE || OpOpc == ISD::LOAD) {
618 // Direct load/store without getelementptr
619 SDValue Addr, Offs;
620
621 // Get the register from CopyFromReg
622 if (Opc == ISD::CopyFromReg)
623 Addr = N.getOperand(1);
624 else
625 Addr = N; // Register
626
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000627 Offs = ((OpOpc == ISD::STORE) ? Op->getOperand(3) : Op->getOperand(2));
Scott Michel9c0c6b22008-11-21 02:56:16 +0000628
629 if (Offs.getOpcode() == ISD::Constant || Offs.getOpcode() == ISD::UNDEF) {
630 if (Offs.getOpcode() == ISD::UNDEF)
631 Offs = CurDAG->getTargetConstant(0, Offs.getValueType());
632
633 Base = Offs;
634 Index = Addr;
635 return true;
636 }
Scott Michelaedc6372008-12-10 00:15:19 +0000637 } else {
638 /* If otherwise unadorned, default to D-form address with 0 offset: */
639 if (Opc == ISD::CopyFromReg) {
Scott Michel19c10e62009-01-26 03:37:41 +0000640 Index = N.getOperand(1);
Scott Michelaedc6372008-12-10 00:15:19 +0000641 } else {
Scott Michel19c10e62009-01-26 03:37:41 +0000642 Index = N;
Scott Michelaedc6372008-12-10 00:15:19 +0000643 }
644
645 Base = CurDAG->getTargetConstant(0, Index.getValueType());
646 return true;
Scott Michel9c0c6b22008-11-21 02:56:16 +0000647 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000648 }
Scott Michel9c0c6b22008-11-21 02:56:16 +0000649
Scott Michel266bc8f2007-12-04 22:23:35 +0000650 return false;
651}
652
653/*!
654 \arg Op The ISD instruction operand
655 \arg N The address operand
656 \arg Base The base pointer operand
657 \arg Index The offset/index operand
658
Scott Michel9c0c6b22008-11-21 02:56:16 +0000659 If the address \a N can be expressed as an A-form or D-form address, returns
660 false. Otherwise, creates two operands, Base and Index that will become the
661 (r)(r) X-form address.
Scott Michel266bc8f2007-12-04 22:23:35 +0000662*/
663bool
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000664SPUDAGToDAGISel::SelectXFormAddr(SDNode *Op, SDValue N, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +0000665 SDValue &Index) {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000666 if (!SelectAFormAddr(Op, N, Base, Index)
667 && !SelectDFormAddr(Op, N, Base, Index)) {
Scott Michel18fae692008-11-25 17:29:43 +0000668 // If the address is neither A-form or D-form, punt and use an X-form
669 // address:
Scott Michel1a6cdb62008-12-01 17:56:02 +0000670 Base = N.getOperand(1);
671 Index = N.getOperand(0);
Scott Michel50843c02008-11-25 04:03:47 +0000672 return true;
Scott Michel9c0c6b22008-11-21 02:56:16 +0000673 }
674
675 return false;
Scott Michel58c58182008-01-17 20:38:41 +0000676}
677
Scott Michel266bc8f2007-12-04 22:23:35 +0000678//! Convert the operand from a target-independent to a target-specific node
679/*!
680 */
681SDNode *
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000682SPUDAGToDAGISel::Select(SDNode *N) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000683 unsigned Opc = N->getOpcode();
Scott Michel58c58182008-01-17 20:38:41 +0000684 int n_ops = -1;
685 unsigned NewOpc;
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000686 EVT OpVT = N->getValueType(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000687 SDValue Ops[8];
Dale Johannesened2eee62009-02-06 01:31:28 +0000688 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000689
Chris Lattnera8e76142010-02-23 05:30:43 +0000690 if (N->isMachineOpcode())
Scott Michel266bc8f2007-12-04 22:23:35 +0000691 return NULL; // Already selected.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000692
693 if (Opc == ISD::FrameIndex) {
Scott Michel02d711b2008-12-30 23:28:25 +0000694 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000695 SDValue TFI = CurDAG->getTargetFrameIndex(FI, N->getValueType(0));
696 SDValue Imm0 = CurDAG->getTargetConstant(0, N->getValueType(0));
Scott Michel266bc8f2007-12-04 22:23:35 +0000697
Scott Michel02d711b2008-12-30 23:28:25 +0000698 if (FI < 128) {
Scott Michel203b2d62008-04-30 00:30:08 +0000699 NewOpc = SPU::AIr32;
Scott Michel02d711b2008-12-30 23:28:25 +0000700 Ops[0] = TFI;
701 Ops[1] = Imm0;
Scott Michel203b2d62008-04-30 00:30:08 +0000702 n_ops = 2;
703 } else {
Scott Michel203b2d62008-04-30 00:30:08 +0000704 NewOpc = SPU::Ar32;
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000705 Ops[0] = CurDAG->getRegister(SPU::R1, N->getValueType(0));
Dan Gohman602b0c82009-09-25 18:54:59 +0000706 Ops[1] = SDValue(CurDAG->getMachineNode(SPU::ILAr32, dl,
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000707 N->getValueType(0), TFI, Imm0),
Dan Gohman602b0c82009-09-25 18:54:59 +0000708 0);
Scott Michel203b2d62008-04-30 00:30:08 +0000709 n_ops = 2;
Scott Michel203b2d62008-04-30 00:30:08 +0000710 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 } else if (Opc == ISD::Constant && OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000712 // Catch the i64 constants that end up here. Note: The backend doesn't
713 // attempt to legalize the constant (it's useless because DAGCombiner
714 // will insert 64-bit constants and we can't stop it).
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000715 return SelectI64Constant(N, OpVT, N->getDebugLoc());
Scott Michel94bd57e2009-01-15 04:41:47 +0000716 } else if ((Opc == ISD::ZERO_EXTEND || Opc == ISD::ANY_EXTEND)
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 && OpVT == MVT::i64) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000718 SDValue Op0 = N->getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +0000719 EVT Op0VT = Op0.getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +0000720 EVT Op0VecVT = EVT::getVectorVT(*CurDAG->getContext(),
721 Op0VT, (128 / Op0VT.getSizeInBits()));
722 EVT OpVecVT = EVT::getVectorVT(*CurDAG->getContext(),
723 OpVT, (128 / OpVT.getSizeInBits()));
Scott Michel94bd57e2009-01-15 04:41:47 +0000724 SDValue shufMask;
Scott Michel58c58182008-01-17 20:38:41 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 switch (Op0VT.getSimpleVT().SimpleTy) {
Scott Michel94bd57e2009-01-15 04:41:47 +0000727 default:
Owen Andersone50ed302009-08-10 22:56:29 +0000728 llvm_report_error("CellSPU Select: Unhandled zero/any extend EVT");
Scott Michel94bd57e2009-01-15 04:41:47 +0000729 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 case MVT::i32:
731 shufMask = CurDAG->getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
732 CurDAG->getConstant(0x80808080, MVT::i32),
733 CurDAG->getConstant(0x00010203, MVT::i32),
734 CurDAG->getConstant(0x80808080, MVT::i32),
735 CurDAG->getConstant(0x08090a0b, MVT::i32));
Scott Michel94bd57e2009-01-15 04:41:47 +0000736 break;
737
Owen Anderson825b72b2009-08-11 20:47:22 +0000738 case MVT::i16:
739 shufMask = CurDAG->getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
740 CurDAG->getConstant(0x80808080, MVT::i32),
741 CurDAG->getConstant(0x80800203, MVT::i32),
742 CurDAG->getConstant(0x80808080, MVT::i32),
743 CurDAG->getConstant(0x80800a0b, MVT::i32));
Scott Michel94bd57e2009-01-15 04:41:47 +0000744 break;
745
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 case MVT::i8:
747 shufMask = CurDAG->getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
748 CurDAG->getConstant(0x80808080, MVT::i32),
749 CurDAG->getConstant(0x80808003, MVT::i32),
750 CurDAG->getConstant(0x80808080, MVT::i32),
751 CurDAG->getConstant(0x8080800b, MVT::i32));
Scott Michel94bd57e2009-01-15 04:41:47 +0000752 break;
Scott Michel58c58182008-01-17 20:38:41 +0000753 }
Scott Michel94bd57e2009-01-15 04:41:47 +0000754
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000755 SDNode *shufMaskLoad = emitBuildVector(shufMask.getNode());
Chris Lattnera8e76142010-02-23 05:30:43 +0000756
757 HandleSDNode PromoteScalar(CurDAG->getNode(SPUISD::PREFSLOT2VEC, dl,
758 Op0VecVT, Op0));
759
760 SDValue PromScalar;
761 if (SDNode *N = SelectCode(PromoteScalar.getValue().getNode()))
762 PromScalar = SDValue(N, 0);
763 else
764 PromScalar = PromoteScalar.getValue();
765
Scott Michel94bd57e2009-01-15 04:41:47 +0000766 SDValue zextShuffle =
Dale Johannesened2eee62009-02-06 01:31:28 +0000767 CurDAG->getNode(SPUISD::SHUFB, dl, OpVecVT,
Chris Lattnera8e76142010-02-23 05:30:43 +0000768 PromScalar, PromScalar,
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000769 SDValue(shufMaskLoad, 0));
Scott Michel94bd57e2009-01-15 04:41:47 +0000770
Chris Lattnera8e76142010-02-23 05:30:43 +0000771 HandleSDNode Dummy2(zextShuffle);
772 if (SDNode *N = SelectCode(Dummy2.getValue().getNode()))
773 zextShuffle = SDValue(N, 0);
774 else
775 zextShuffle = Dummy2.getValue();
776 HandleSDNode Dummy(CurDAG->getNode(SPUISD::VEC2PREFSLOT, dl, OpVT,
777 zextShuffle));
778
779 CurDAG->ReplaceAllUsesWith(N, Dummy.getValue().getNode());
780 SelectCode(Dummy.getValue().getNode());
781 return Dummy.getValue().getNode();
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 } else if (Opc == ISD::ADD && (OpVT == MVT::i64 || OpVT == MVT::v2i64)) {
Scott Michel94bd57e2009-01-15 04:41:47 +0000783 SDNode *CGLoad =
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000784 emitBuildVector(getCarryGenerateShufMask(*CurDAG, dl).getNode());
Scott Michel94bd57e2009-01-15 04:41:47 +0000785
Chris Lattnera8e76142010-02-23 05:30:43 +0000786 HandleSDNode Dummy(CurDAG->getNode(SPUISD::ADD64_MARKER, dl, OpVT,
787 N->getOperand(0), N->getOperand(1),
788 SDValue(CGLoad, 0)));
789
790 CurDAG->ReplaceAllUsesWith(N, Dummy.getValue().getNode());
791 if (SDNode *N = SelectCode(Dummy.getValue().getNode()))
792 return N;
793 return Dummy.getValue().getNode();
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 } else if (Opc == ISD::SUB && (OpVT == MVT::i64 || OpVT == MVT::v2i64)) {
Scott Michel94bd57e2009-01-15 04:41:47 +0000795 SDNode *CGLoad =
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000796 emitBuildVector(getBorrowGenerateShufMask(*CurDAG, dl).getNode());
Scott Michel94bd57e2009-01-15 04:41:47 +0000797
Chris Lattnera8e76142010-02-23 05:30:43 +0000798 HandleSDNode Dummy(CurDAG->getNode(SPUISD::SUB64_MARKER, dl, OpVT,
799 N->getOperand(0), N->getOperand(1),
800 SDValue(CGLoad, 0)));
801
802 CurDAG->ReplaceAllUsesWith(N, Dummy.getValue().getNode());
803 if (SDNode *N = SelectCode(Dummy.getValue().getNode()))
804 return N;
805 return Dummy.getValue().getNode();
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 } else if (Opc == ISD::MUL && (OpVT == MVT::i64 || OpVT == MVT::v2i64)) {
Scott Michel94bd57e2009-01-15 04:41:47 +0000807 SDNode *CGLoad =
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000808 emitBuildVector(getCarryGenerateShufMask(*CurDAG, dl).getNode());
Scott Michel94bd57e2009-01-15 04:41:47 +0000809
Chris Lattnera8e76142010-02-23 05:30:43 +0000810 HandleSDNode Dummy(CurDAG->getNode(SPUISD::MUL64_MARKER, dl, OpVT,
811 N->getOperand(0), N->getOperand(1),
812 SDValue(CGLoad, 0)));
813 CurDAG->ReplaceAllUsesWith(N, Dummy.getValue().getNode());
814 if (SDNode *N = SelectCode(Dummy.getValue().getNode()))
815 return N;
816 return Dummy.getValue().getNode();
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000817 } else if (Opc == ISD::TRUNCATE) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000818 SDValue Op0 = N->getOperand(0);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000819 if ((Op0.getOpcode() == ISD::SRA || Op0.getOpcode() == ISD::SRL)
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 && OpVT == MVT::i32
821 && Op0.getValueType() == MVT::i64) {
Scott Michel9de57a92009-01-26 22:33:37 +0000822 // Catch (truncate:i32 ([sra|srl]:i64 arg, c), where c >= 32
823 //
824 // Take advantage of the fact that the upper 32 bits are in the
825 // i32 preferred slot and avoid shuffle gymnastics:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000826 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op0.getOperand(1));
827 if (CN != 0) {
828 unsigned shift_amt = unsigned(CN->getZExtValue());
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000829
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000830 if (shift_amt >= 32) {
831 SDNode *hi32 =
Dan Gohman602b0c82009-09-25 18:54:59 +0000832 CurDAG->getMachineNode(SPU::ORr32_r64, dl, OpVT,
833 Op0.getOperand(0));
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000834
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000835 shift_amt -= 32;
836 if (shift_amt > 0) {
837 // Take care of the additional shift, if present:
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 SDValue shift = CurDAG->getTargetConstant(shift_amt, MVT::i32);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000839 unsigned Opc = SPU::ROTMAIr32_i32;
Scott Michel9de57a92009-01-26 22:33:37 +0000840
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000841 if (Op0.getOpcode() == ISD::SRL)
842 Opc = SPU::ROTMr32;
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000843
Dan Gohman602b0c82009-09-25 18:54:59 +0000844 hi32 = CurDAG->getMachineNode(Opc, dl, OpVT, SDValue(hi32, 0),
845 shift);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000846 }
847
848 return hi32;
849 }
850 }
851 }
Scott Michel02d711b2008-12-30 23:28:25 +0000852 } else if (Opc == ISD::SHL) {
Chris Lattnera8e76142010-02-23 05:30:43 +0000853 if (OpVT == MVT::i64)
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000854 return SelectSHLi64(N, OpVT);
Scott Michel02d711b2008-12-30 23:28:25 +0000855 } else if (Opc == ISD::SRL) {
Chris Lattnera8e76142010-02-23 05:30:43 +0000856 if (OpVT == MVT::i64)
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000857 return SelectSRLi64(N, OpVT);
Scott Michel02d711b2008-12-30 23:28:25 +0000858 } else if (Opc == ISD::SRA) {
Chris Lattnera8e76142010-02-23 05:30:43 +0000859 if (OpVT == MVT::i64)
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000860 return SelectSRAi64(N, OpVT);
Scott Michel7ea02ff2009-03-17 01:15:45 +0000861 } else if (Opc == ISD::FNEG
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 && (OpVT == MVT::f64 || OpVT == MVT::v2f64)) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000863 DebugLoc dl = N->getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +0000864 // Check if the pattern is a special form of DFNMS:
865 // (fneg (fsub (fmul R64FP:$rA, R64FP:$rB), R64FP:$rC))
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000866 SDValue Op0 = N->getOperand(0);
Scott Michel7ea02ff2009-03-17 01:15:45 +0000867 if (Op0.getOpcode() == ISD::FSUB) {
868 SDValue Op00 = Op0.getOperand(0);
869 if (Op00.getOpcode() == ISD::FMUL) {
870 unsigned Opc = SPU::DFNMSf64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 if (OpVT == MVT::v2f64)
Scott Michel7ea02ff2009-03-17 01:15:45 +0000872 Opc = SPU::DFNMSv2f64;
873
Dan Gohman602b0c82009-09-25 18:54:59 +0000874 return CurDAG->getMachineNode(Opc, dl, OpVT,
875 Op00.getOperand(0),
876 Op00.getOperand(1),
877 Op0.getOperand(1));
Scott Michel7ea02ff2009-03-17 01:15:45 +0000878 }
879 }
880
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 SDValue negConst = CurDAG->getConstant(0x8000000000000000ULL, MVT::i64);
Scott Michel7ea02ff2009-03-17 01:15:45 +0000882 SDNode *signMask = 0;
Scott Michela82d3f72009-03-17 16:45:16 +0000883 unsigned Opc = SPU::XORfneg64;
Scott Michel7ea02ff2009-03-17 01:15:45 +0000884
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 if (OpVT == MVT::f64) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000886 signMask = SelectI64Constant(negConst.getNode(), MVT::i64, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 } else if (OpVT == MVT::v2f64) {
Scott Michela82d3f72009-03-17 16:45:16 +0000888 Opc = SPU::XORfnegvec;
Scott Michel7ea02ff2009-03-17 01:15:45 +0000889 signMask = emitBuildVector(CurDAG->getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 MVT::v2i64,
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000891 negConst, negConst).getNode());
Scott Michel7ea02ff2009-03-17 01:15:45 +0000892 }
893
Dan Gohman602b0c82009-09-25 18:54:59 +0000894 return CurDAG->getMachineNode(Opc, dl, OpVT,
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000895 N->getOperand(0), SDValue(signMask, 0));
Scott Michel7ea02ff2009-03-17 01:15:45 +0000896 } else if (Opc == ISD::FABS) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 if (OpVT == MVT::f64) {
898 SDNode *signMask = SelectI64Constant(0x7fffffffffffffffULL, MVT::i64, dl);
Dan Gohman602b0c82009-09-25 18:54:59 +0000899 return CurDAG->getMachineNode(SPU::ANDfabs64, dl, OpVT,
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000900 N->getOperand(0), SDValue(signMask, 0));
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 } else if (OpVT == MVT::v2f64) {
902 SDValue absConst = CurDAG->getConstant(0x7fffffffffffffffULL, MVT::i64);
903 SDValue absVec = CurDAG->getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +0000904 absConst, absConst);
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000905 SDNode *signMask = emitBuildVector(absVec.getNode());
Dan Gohman602b0c82009-09-25 18:54:59 +0000906 return CurDAG->getMachineNode(SPU::ANDfabsvec, dl, OpVT,
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000907 N->getOperand(0), SDValue(signMask, 0));
Scott Michel7ea02ff2009-03-17 01:15:45 +0000908 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000909 } else if (Opc == SPUISD::LDRESULT) {
910 // Custom select instructions for LDRESULT
Owen Andersone50ed302009-08-10 22:56:29 +0000911 EVT VT = N->getValueType(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000912 SDValue Arg = N->getOperand(0);
913 SDValue Chain = N->getOperand(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000914 SDNode *Result;
Scott Michela59d4692008-02-23 18:41:37 +0000915 const valtype_map_s *vtm = getValueTypeMapEntry(VT);
916
917 if (vtm->ldresult_ins == 0) {
Torok Edwindac237e2009-07-08 20:53:28 +0000918 std::string msg;
919 raw_string_ostream Msg(msg);
920 Msg << "LDRESULT for unsupported type: "
Owen Andersone50ed302009-08-10 22:56:29 +0000921 << VT.getEVTString();
Torok Edwindac237e2009-07-08 20:53:28 +0000922 llvm_report_error(Msg.str());
Scott Michela59d4692008-02-23 18:41:37 +0000923 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000924
Scott Michela59d4692008-02-23 18:41:37 +0000925 Opc = vtm->ldresult_ins;
926 if (vtm->ldresult_imm) {
Dan Gohman475871a2008-07-27 21:46:04 +0000927 SDValue Zero = CurDAG->getTargetConstant(0, VT);
Scott Michel86c041f2007-12-20 00:44:13 +0000928
Dan Gohman602b0c82009-09-25 18:54:59 +0000929 Result = CurDAG->getMachineNode(Opc, dl, VT, MVT::Other, Arg, Zero, Chain);
Scott Michel86c041f2007-12-20 00:44:13 +0000930 } else {
Dan Gohman602b0c82009-09-25 18:54:59 +0000931 Result = CurDAG->getMachineNode(Opc, dl, VT, MVT::Other, Arg, Arg, Chain);
Scott Michel86c041f2007-12-20 00:44:13 +0000932 }
933
Scott Michel266bc8f2007-12-04 22:23:35 +0000934 return Result;
Scott Michel053c1da2008-01-29 02:16:57 +0000935 } else if (Opc == SPUISD::IndirectAddr) {
Scott Michelf0569be2008-12-27 04:51:36 +0000936 // Look at the operands: SelectCode() will catch the cases that aren't
937 // specifically handled here.
938 //
939 // SPUInstrInfo catches the following patterns:
940 // (SPUindirect (SPUhi ...), (SPUlo ...))
941 // (SPUindirect $sp, imm)
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000942 EVT VT = N->getValueType(0);
Scott Michelf0569be2008-12-27 04:51:36 +0000943 SDValue Op0 = N->getOperand(0);
944 SDValue Op1 = N->getOperand(1);
945 RegisterSDNode *RN;
Scott Michel58c58182008-01-17 20:38:41 +0000946
Scott Michelf0569be2008-12-27 04:51:36 +0000947 if ((Op0.getOpcode() != SPUISD::Hi && Op1.getOpcode() != SPUISD::Lo)
948 || (Op0.getOpcode() == ISD::Register
949 && ((RN = dyn_cast<RegisterSDNode>(Op0.getNode())) != 0
950 && RN->getReg() != SPU::R1))) {
951 NewOpc = SPU::Ar32;
Scott Michel58c58182008-01-17 20:38:41 +0000952 if (Op1.getOpcode() == ISD::Constant) {
953 ConstantSDNode *CN = cast<ConstantSDNode>(Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000954 Op1 = CurDAG->getTargetConstant(CN->getSExtValue(), VT);
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000955 NewOpc = (isI32IntS10Immediate(CN) ? SPU::AIr32 : SPU::Ar32);
Scott Michel58c58182008-01-17 20:38:41 +0000956 }
Scott Michelf0569be2008-12-27 04:51:36 +0000957 Ops[0] = Op0;
958 Ops[1] = Op1;
959 n_ops = 2;
Scott Michel58c58182008-01-17 20:38:41 +0000960 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000961 }
Scott Michel02d711b2008-12-30 23:28:25 +0000962
Scott Michel58c58182008-01-17 20:38:41 +0000963 if (n_ops > 0) {
964 if (N->hasOneUse())
965 return CurDAG->SelectNodeTo(N, NewOpc, OpVT, Ops, n_ops);
966 else
Dan Gohman602b0c82009-09-25 18:54:59 +0000967 return CurDAG->getMachineNode(NewOpc, dl, OpVT, Ops, n_ops);
Scott Michel58c58182008-01-17 20:38:41 +0000968 } else
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000969 return SelectCode(N);
Scott Michel266bc8f2007-12-04 22:23:35 +0000970}
971
Scott Michel02d711b2008-12-30 23:28:25 +0000972/*!
973 * Emit the instruction sequence for i64 left shifts. The basic algorithm
974 * is to fill the bottom two word slots with zeros so that zeros are shifted
975 * in as the entire quadword is shifted left.
976 *
977 * \note This code could also be used to implement v2i64 shl.
978 *
979 * @param Op The shl operand
980 * @param OpVT Op's machine value value type (doesn't need to be passed, but
981 * makes life easier.)
982 * @return The SDNode with the entire instruction sequence
983 */
984SDNode *
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000985SPUDAGToDAGISel::SelectSHLi64(SDNode *N, EVT OpVT) {
986 SDValue Op0 = N->getOperand(0);
Owen Anderson23b9b192009-08-12 00:36:31 +0000987 EVT VecVT = EVT::getVectorVT(*CurDAG->getContext(),
988 OpVT, (128 / OpVT.getSizeInBits()));
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000989 SDValue ShiftAmt = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +0000990 EVT ShiftAmtVT = ShiftAmt.getValueType();
Scott Michel02d711b2008-12-30 23:28:25 +0000991 SDNode *VecOp0, *SelMask, *ZeroFill, *Shift = 0;
992 SDValue SelMaskVal;
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000993 DebugLoc dl = N->getDebugLoc();
Scott Michel02d711b2008-12-30 23:28:25 +0000994
Dan Gohman602b0c82009-09-25 18:54:59 +0000995 VecOp0 = CurDAG->getMachineNode(SPU::ORv2i64_i64, dl, VecVT, Op0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000996 SelMaskVal = CurDAG->getTargetConstant(0xff00ULL, MVT::i16);
Dan Gohman602b0c82009-09-25 18:54:59 +0000997 SelMask = CurDAG->getMachineNode(SPU::FSMBIv2i64, dl, VecVT, SelMaskVal);
998 ZeroFill = CurDAG->getMachineNode(SPU::ILv2i64, dl, VecVT,
999 CurDAG->getTargetConstant(0, OpVT));
1000 VecOp0 = CurDAG->getMachineNode(SPU::SELBv2i64, dl, VecVT,
1001 SDValue(ZeroFill, 0),
1002 SDValue(VecOp0, 0),
1003 SDValue(SelMask, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001004
1005 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(ShiftAmt)) {
1006 unsigned bytes = unsigned(CN->getZExtValue()) >> 3;
1007 unsigned bits = unsigned(CN->getZExtValue()) & 7;
1008
1009 if (bytes > 0) {
1010 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001011 CurDAG->getMachineNode(SPU::SHLQBYIv2i64, dl, VecVT,
1012 SDValue(VecOp0, 0),
1013 CurDAG->getTargetConstant(bytes, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +00001014 }
1015
1016 if (bits > 0) {
1017 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001018 CurDAG->getMachineNode(SPU::SHLQBIIv2i64, dl, VecVT,
1019 SDValue((Shift != 0 ? Shift : VecOp0), 0),
1020 CurDAG->getTargetConstant(bits, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +00001021 }
1022 } else {
1023 SDNode *Bytes =
Dan Gohman602b0c82009-09-25 18:54:59 +00001024 CurDAG->getMachineNode(SPU::ROTMIr32, dl, ShiftAmtVT,
1025 ShiftAmt,
1026 CurDAG->getTargetConstant(3, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +00001027 SDNode *Bits =
Dan Gohman602b0c82009-09-25 18:54:59 +00001028 CurDAG->getMachineNode(SPU::ANDIr32, dl, ShiftAmtVT,
1029 ShiftAmt,
1030 CurDAG->getTargetConstant(7, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +00001031 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001032 CurDAG->getMachineNode(SPU::SHLQBYv2i64, dl, VecVT,
1033 SDValue(VecOp0, 0), SDValue(Bytes, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001034 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001035 CurDAG->getMachineNode(SPU::SHLQBIv2i64, dl, VecVT,
1036 SDValue(Shift, 0), SDValue(Bits, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001037 }
1038
Dan Gohman602b0c82009-09-25 18:54:59 +00001039 return CurDAG->getMachineNode(SPU::ORi64_v2i64, dl, OpVT, SDValue(Shift, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001040}
1041
1042/*!
1043 * Emit the instruction sequence for i64 logical right shifts.
1044 *
1045 * @param Op The shl operand
1046 * @param OpVT Op's machine value value type (doesn't need to be passed, but
1047 * makes life easier.)
1048 * @return The SDNode with the entire instruction sequence
1049 */
1050SDNode *
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001051SPUDAGToDAGISel::SelectSRLi64(SDNode *N, EVT OpVT) {
1052 SDValue Op0 = N->getOperand(0);
Owen Anderson23b9b192009-08-12 00:36:31 +00001053 EVT VecVT = EVT::getVectorVT(*CurDAG->getContext(),
1054 OpVT, (128 / OpVT.getSizeInBits()));
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001055 SDValue ShiftAmt = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00001056 EVT ShiftAmtVT = ShiftAmt.getValueType();
Scott Michel02d711b2008-12-30 23:28:25 +00001057 SDNode *VecOp0, *Shift = 0;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001058 DebugLoc dl = N->getDebugLoc();
Scott Michel02d711b2008-12-30 23:28:25 +00001059
Dan Gohman602b0c82009-09-25 18:54:59 +00001060 VecOp0 = CurDAG->getMachineNode(SPU::ORv2i64_i64, dl, VecVT, Op0);
Scott Michel02d711b2008-12-30 23:28:25 +00001061
1062 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(ShiftAmt)) {
1063 unsigned bytes = unsigned(CN->getZExtValue()) >> 3;
1064 unsigned bits = unsigned(CN->getZExtValue()) & 7;
1065
1066 if (bytes > 0) {
1067 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001068 CurDAG->getMachineNode(SPU::ROTQMBYIv2i64, dl, VecVT,
1069 SDValue(VecOp0, 0),
1070 CurDAG->getTargetConstant(bytes, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +00001071 }
1072
1073 if (bits > 0) {
1074 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001075 CurDAG->getMachineNode(SPU::ROTQMBIIv2i64, dl, VecVT,
1076 SDValue((Shift != 0 ? Shift : VecOp0), 0),
1077 CurDAG->getTargetConstant(bits, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +00001078 }
1079 } else {
1080 SDNode *Bytes =
Dan Gohman602b0c82009-09-25 18:54:59 +00001081 CurDAG->getMachineNode(SPU::ROTMIr32, dl, ShiftAmtVT,
1082 ShiftAmt,
1083 CurDAG->getTargetConstant(3, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +00001084 SDNode *Bits =
Dan Gohman602b0c82009-09-25 18:54:59 +00001085 CurDAG->getMachineNode(SPU::ANDIr32, dl, ShiftAmtVT,
1086 ShiftAmt,
1087 CurDAG->getTargetConstant(7, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +00001088
1089 // Ensure that the shift amounts are negated!
Dan Gohman602b0c82009-09-25 18:54:59 +00001090 Bytes = CurDAG->getMachineNode(SPU::SFIr32, dl, ShiftAmtVT,
1091 SDValue(Bytes, 0),
1092 CurDAG->getTargetConstant(0, ShiftAmtVT));
1093
1094 Bits = CurDAG->getMachineNode(SPU::SFIr32, dl, ShiftAmtVT,
1095 SDValue(Bits, 0),
Scott Michel02d711b2008-12-30 23:28:25 +00001096 CurDAG->getTargetConstant(0, ShiftAmtVT));
1097
Scott Michel02d711b2008-12-30 23:28:25 +00001098 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001099 CurDAG->getMachineNode(SPU::ROTQMBYv2i64, dl, VecVT,
1100 SDValue(VecOp0, 0), SDValue(Bytes, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001101 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001102 CurDAG->getMachineNode(SPU::ROTQMBIv2i64, dl, VecVT,
1103 SDValue(Shift, 0), SDValue(Bits, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001104 }
1105
Dan Gohman602b0c82009-09-25 18:54:59 +00001106 return CurDAG->getMachineNode(SPU::ORi64_v2i64, dl, OpVT, SDValue(Shift, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001107}
1108
1109/*!
1110 * Emit the instruction sequence for i64 arithmetic right shifts.
1111 *
1112 * @param Op The shl operand
1113 * @param OpVT Op's machine value value type (doesn't need to be passed, but
1114 * makes life easier.)
1115 * @return The SDNode with the entire instruction sequence
1116 */
1117SDNode *
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001118SPUDAGToDAGISel::SelectSRAi64(SDNode *N, EVT OpVT) {
Scott Michel02d711b2008-12-30 23:28:25 +00001119 // Promote Op0 to vector
Owen Anderson23b9b192009-08-12 00:36:31 +00001120 EVT VecVT = EVT::getVectorVT(*CurDAG->getContext(),
1121 OpVT, (128 / OpVT.getSizeInBits()));
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001122 SDValue ShiftAmt = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00001123 EVT ShiftAmtVT = ShiftAmt.getValueType();
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001124 DebugLoc dl = N->getDebugLoc();
Scott Michel02d711b2008-12-30 23:28:25 +00001125
1126 SDNode *VecOp0 =
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001127 CurDAG->getMachineNode(SPU::ORv2i64_i64, dl, VecVT, N->getOperand(0));
Scott Michel02d711b2008-12-30 23:28:25 +00001128
1129 SDValue SignRotAmt = CurDAG->getTargetConstant(31, ShiftAmtVT);
1130 SDNode *SignRot =
Dan Gohman602b0c82009-09-25 18:54:59 +00001131 CurDAG->getMachineNode(SPU::ROTMAIv2i64_i32, dl, MVT::v2i64,
1132 SDValue(VecOp0, 0), SignRotAmt);
Scott Michel02d711b2008-12-30 23:28:25 +00001133 SDNode *UpperHalfSign =
Dan Gohman602b0c82009-09-25 18:54:59 +00001134 CurDAG->getMachineNode(SPU::ORi32_v4i32, dl, MVT::i32, SDValue(SignRot, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001135
1136 SDNode *UpperHalfSignMask =
Dan Gohman602b0c82009-09-25 18:54:59 +00001137 CurDAG->getMachineNode(SPU::FSM64r32, dl, VecVT, SDValue(UpperHalfSign, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001138 SDNode *UpperLowerMask =
Dan Gohman602b0c82009-09-25 18:54:59 +00001139 CurDAG->getMachineNode(SPU::FSMBIv2i64, dl, VecVT,
1140 CurDAG->getTargetConstant(0xff00ULL, MVT::i16));
Scott Michel02d711b2008-12-30 23:28:25 +00001141 SDNode *UpperLowerSelect =
Dan Gohman602b0c82009-09-25 18:54:59 +00001142 CurDAG->getMachineNode(SPU::SELBv2i64, dl, VecVT,
1143 SDValue(UpperHalfSignMask, 0),
1144 SDValue(VecOp0, 0),
1145 SDValue(UpperLowerMask, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001146
1147 SDNode *Shift = 0;
1148
1149 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(ShiftAmt)) {
1150 unsigned bytes = unsigned(CN->getZExtValue()) >> 3;
1151 unsigned bits = unsigned(CN->getZExtValue()) & 7;
1152
1153 if (bytes > 0) {
1154 bytes = 31 - bytes;
1155 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001156 CurDAG->getMachineNode(SPU::ROTQBYIv2i64, dl, VecVT,
1157 SDValue(UpperLowerSelect, 0),
1158 CurDAG->getTargetConstant(bytes, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +00001159 }
1160
1161 if (bits > 0) {
1162 bits = 8 - bits;
1163 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001164 CurDAG->getMachineNode(SPU::ROTQBIIv2i64, dl, VecVT,
1165 SDValue((Shift != 0 ? Shift : UpperLowerSelect), 0),
1166 CurDAG->getTargetConstant(bits, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +00001167 }
1168 } else {
1169 SDNode *NegShift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001170 CurDAG->getMachineNode(SPU::SFIr32, dl, ShiftAmtVT,
1171 ShiftAmt, CurDAG->getTargetConstant(0, ShiftAmtVT));
Scott Michel02d711b2008-12-30 23:28:25 +00001172
1173 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001174 CurDAG->getMachineNode(SPU::ROTQBYBIv2i64_r32, dl, VecVT,
1175 SDValue(UpperLowerSelect, 0), SDValue(NegShift, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001176 Shift =
Dan Gohman602b0c82009-09-25 18:54:59 +00001177 CurDAG->getMachineNode(SPU::ROTQBIv2i64, dl, VecVT,
1178 SDValue(Shift, 0), SDValue(NegShift, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001179 }
1180
Dan Gohman602b0c82009-09-25 18:54:59 +00001181 return CurDAG->getMachineNode(SPU::ORi64_v2i64, dl, OpVT, SDValue(Shift, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001182}
1183
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001184/*!
1185 Do the necessary magic necessary to load a i64 constant
1186 */
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001187SDNode *SPUDAGToDAGISel::SelectI64Constant(SDNode *N, EVT OpVT,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001188 DebugLoc dl) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001189 ConstantSDNode *CN = cast<ConstantSDNode>(N);
Scott Michel7ea02ff2009-03-17 01:15:45 +00001190 return SelectI64Constant(CN->getZExtValue(), OpVT, dl);
1191}
1192
Owen Andersone50ed302009-08-10 22:56:29 +00001193SDNode *SPUDAGToDAGISel::SelectI64Constant(uint64_t Value64, EVT OpVT,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001194 DebugLoc dl) {
Owen Anderson23b9b192009-08-12 00:36:31 +00001195 EVT OpVecVT = EVT::getVectorVT(*CurDAG->getContext(), OpVT, 2);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001196 SDValue i64vec =
Scott Michel7ea02ff2009-03-17 01:15:45 +00001197 SPU::LowerV2I64Splat(OpVecVT, *CurDAG, Value64, dl);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001198
1199 // Here's where it gets interesting, because we have to parse out the
1200 // subtree handed back in i64vec:
1201
1202 if (i64vec.getOpcode() == ISD::BIT_CONVERT) {
1203 // The degenerate case where the upper and lower bits in the splat are
1204 // identical:
1205 SDValue Op0 = i64vec.getOperand(0);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001206
Scott Michel9de57a92009-01-26 22:33:37 +00001207 ReplaceUses(i64vec, Op0);
Dan Gohman602b0c82009-09-25 18:54:59 +00001208 return CurDAG->getMachineNode(SPU::ORi64_v2i64, dl, OpVT,
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001209 SDValue(emitBuildVector(Op0.getNode()), 0));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001210 } else if (i64vec.getOpcode() == SPUISD::SHUFB) {
1211 SDValue lhs = i64vec.getOperand(0);
1212 SDValue rhs = i64vec.getOperand(1);
1213 SDValue shufmask = i64vec.getOperand(2);
1214
1215 if (lhs.getOpcode() == ISD::BIT_CONVERT) {
1216 ReplaceUses(lhs, lhs.getOperand(0));
1217 lhs = lhs.getOperand(0);
1218 }
1219
1220 SDNode *lhsNode = (lhs.getNode()->isMachineOpcode()
1221 ? lhs.getNode()
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001222 : emitBuildVector(lhs.getNode()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001223
1224 if (rhs.getOpcode() == ISD::BIT_CONVERT) {
1225 ReplaceUses(rhs, rhs.getOperand(0));
1226 rhs = rhs.getOperand(0);
1227 }
1228
1229 SDNode *rhsNode = (rhs.getNode()->isMachineOpcode()
1230 ? rhs.getNode()
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001231 : emitBuildVector(rhs.getNode()));
Scott Michel9de57a92009-01-26 22:33:37 +00001232
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001233 if (shufmask.getOpcode() == ISD::BIT_CONVERT) {
1234 ReplaceUses(shufmask, shufmask.getOperand(0));
1235 shufmask = shufmask.getOperand(0);
1236 }
1237
1238 SDNode *shufMaskNode = (shufmask.getNode()->isMachineOpcode()
1239 ? shufmask.getNode()
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001240 : emitBuildVector(shufmask.getNode()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001241
Chris Lattnera8e76142010-02-23 05:30:43 +00001242 SDValue shufNode =
1243 CurDAG->getNode(SPUISD::SHUFB, dl, OpVecVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001244 SDValue(lhsNode, 0), SDValue(rhsNode, 0),
Chris Lattnera8e76142010-02-23 05:30:43 +00001245 SDValue(shufMaskNode, 0));
1246 HandleSDNode Dummy(shufNode);
1247 SDNode *SN = SelectCode(Dummy.getValue().getNode());
1248 if (SN == 0) SN = Dummy.getValue().getNode();
1249
1250 return CurDAG->getMachineNode(SPU::ORi64_v2i64, dl, OpVT, SDValue(SN, 0));
Scott Michel7ea02ff2009-03-17 01:15:45 +00001251 } else if (i64vec.getOpcode() == ISD::BUILD_VECTOR) {
Dan Gohman602b0c82009-09-25 18:54:59 +00001252 return CurDAG->getMachineNode(SPU::ORi64_v2i64, dl, OpVT,
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001253 SDValue(emitBuildVector(i64vec.getNode()), 0));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001254 } else {
Torok Edwindac237e2009-07-08 20:53:28 +00001255 llvm_report_error("SPUDAGToDAGISel::SelectI64Constant: Unhandled i64vec"
1256 "condition");
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001257 }
1258}
1259
Scott Michel02d711b2008-12-30 23:28:25 +00001260/// createSPUISelDag - This pass converts a legalized DAG into a
Scott Michel266bc8f2007-12-04 22:23:35 +00001261/// SPU-specific DAG, ready for instruction scheduling.
1262///
1263FunctionPass *llvm::createSPUISelDag(SPUTargetMachine &TM) {
1264 return new SPUDAGToDAGISel(TM);
1265}