blob: 0900ba31342f4dda2ff1f126e78d0b6540f5d7cf [file] [log] [blame]
Bill Wendling6cdb1ab2010-08-09 23:59:04 +00001//===-- PeepholeOptimizer.cpp - Peephole Optimizations --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Perform peephole optimizations on the machine code:
11//
12// - Optimize Extensions
13//
14// Optimization of sign / zero extension instructions. It may be extended to
15// handle other instructions with similar properties.
16//
17// On some targets, some instructions, e.g. X86 sign / zero extension, may
18// leave the source value in the lower part of the result. This optimization
19// will replace some uses of the pre-extension value with uses of the
20// sub-register of the results.
21//
22// - Optimize Comparisons
23//
24// Optimization of comparison instructions. For instance, in this code:
25//
26// sub r1, 1
27// cmp r1, 0
28// bz L1
29//
30// If the "sub" instruction all ready sets (or could be modified to set) the
31// same flag that the "cmp" instruction sets and that "bz" uses, then we can
32// eliminate the "cmp" instruction.
Evan Chengd158fba2011-03-15 05:13:13 +000033//
Manman Ren247c5ab2012-05-11 01:30:47 +000034// Another instance, in this code:
35//
36// sub r1, r3 | sub r1, imm
37// cmp r3, r1 or cmp r1, r3 | cmp r1, imm
38// bge L1
39//
40// If the branch instruction can use flag from "sub", then we can replace
41// "sub" with "subs" and eliminate the "cmp" instruction.
42//
Evan Chengd158fba2011-03-15 05:13:13 +000043// - Optimize Bitcast pairs:
44//
45// v1 = bitcast v0
46// v2 = bitcast v1
47// = v2
48// =>
49// v1 = bitcast v0
50// = v0
Andrew Trick1df91b02012-02-08 21:22:43 +000051//
Joel Jones8293b7b2012-12-11 16:10:25 +000052// - Optimize Loads:
53//
54// Loads that can be folded into a later instruction. A load is foldable
55// if it loads to virtual registers and the virtual register defined has
56// a single use.
Bill Wendling6cdb1ab2010-08-09 23:59:04 +000057//===----------------------------------------------------------------------===//
58
59#define DEBUG_TYPE "peephole-opt"
60#include "llvm/CodeGen/Passes.h"
Evan Chengc4af4632010-11-17 20:13:28 +000061#include "llvm/ADT/DenseMap.h"
Bill Wendling6cdb1ab2010-08-09 23:59:04 +000062#include "llvm/ADT/SmallPtrSet.h"
Evan Chengc4af4632010-11-17 20:13:28 +000063#include "llvm/ADT/SmallSet.h"
Bill Wendling6cdb1ab2010-08-09 23:59:04 +000064#include "llvm/ADT/Statistic.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000065#include "llvm/CodeGen/MachineDominators.h"
66#include "llvm/CodeGen/MachineInstrBuilder.h"
67#include "llvm/CodeGen/MachineRegisterInfo.h"
68#include "llvm/Support/CommandLine.h"
69#include "llvm/Target/TargetInstrInfo.h"
70#include "llvm/Target/TargetRegisterInfo.h"
Bill Wendling6cdb1ab2010-08-09 23:59:04 +000071using namespace llvm;
72
73// Optimize Extensions
74static cl::opt<bool>
75Aggressive("aggressive-ext-opt", cl::Hidden,
76 cl::desc("Aggressive extension optimization"));
77
Bill Wendling40a5eb12010-11-01 20:41:43 +000078static cl::opt<bool>
79DisablePeephole("disable-peephole", cl::Hidden, cl::init(false),
80 cl::desc("Disable the peephole optimizer"));
81
Bill Wendling69c5eb52010-08-27 20:39:09 +000082STATISTIC(NumReuse, "Number of extension results reused");
Evan Chengd158fba2011-03-15 05:13:13 +000083STATISTIC(NumBitcasts, "Number of bitcasts eliminated");
84STATISTIC(NumCmps, "Number of compares eliminated");
Lang Hames3b26eb62012-02-25 00:46:38 +000085STATISTIC(NumImmFold, "Number of move immediate folded");
Manman Rend7d003c2012-08-02 00:56:42 +000086STATISTIC(NumLoadFold, "Number of loads folded");
Jakob Stoklund Olesenf2c64ef2012-08-16 23:11:47 +000087STATISTIC(NumSelects, "Number of selects optimized");
Bill Wendling6cdb1ab2010-08-09 23:59:04 +000088
89namespace {
90 class PeepholeOptimizer : public MachineFunctionPass {
91 const TargetMachine *TM;
92 const TargetInstrInfo *TII;
93 MachineRegisterInfo *MRI;
94 MachineDominatorTree *DT; // Machine dominator tree
95
96 public:
97 static char ID; // Pass identification
Owen Anderson081c34b2010-10-19 17:21:58 +000098 PeepholeOptimizer() : MachineFunctionPass(ID) {
99 initializePeepholeOptimizerPass(*PassRegistry::getPassRegistry());
100 }
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000101
102 virtual bool runOnMachineFunction(MachineFunction &MF);
103
104 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
105 AU.setPreservesCFG();
106 MachineFunctionPass::getAnalysisUsage(AU);
107 if (Aggressive) {
108 AU.addRequired<MachineDominatorTree>();
109 AU.addPreserved<MachineDominatorTree>();
110 }
111 }
112
113 private:
Jim Grosbach39cc5132012-05-01 23:21:41 +0000114 bool optimizeBitcastInstr(MachineInstr *MI, MachineBasicBlock *MBB);
115 bool optimizeCmpInstr(MachineInstr *MI, MachineBasicBlock *MBB);
116 bool optimizeExtInstr(MachineInstr *MI, MachineBasicBlock *MBB,
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000117 SmallPtrSet<MachineInstr*, 8> &LocalMIs);
Jakob Stoklund Olesenf2c64ef2012-08-16 23:11:47 +0000118 bool optimizeSelect(MachineInstr *MI);
Evan Chengc4af4632010-11-17 20:13:28 +0000119 bool isMoveImmediate(MachineInstr *MI,
120 SmallSet<unsigned, 4> &ImmDefRegs,
121 DenseMap<unsigned, MachineInstr*> &ImmDefMIs);
Jim Grosbach39cc5132012-05-01 23:21:41 +0000122 bool foldImmediate(MachineInstr *MI, MachineBasicBlock *MBB,
Evan Chengc4af4632010-11-17 20:13:28 +0000123 SmallSet<unsigned, 4> &ImmDefRegs,
124 DenseMap<unsigned, MachineInstr*> &ImmDefMIs);
Manman Rend7d003c2012-08-02 00:56:42 +0000125 bool isLoadFoldable(MachineInstr *MI, unsigned &FoldAsLoadDefReg);
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000126 };
127}
128
129char PeepholeOptimizer::ID = 0;
Andrew Trick1dd8c852012-02-08 21:23:13 +0000130char &llvm::PeepholeOptimizerID = PeepholeOptimizer::ID;
Owen Anderson2ab36d32010-10-12 19:48:12 +0000131INITIALIZE_PASS_BEGIN(PeepholeOptimizer, "peephole-opts",
132 "Peephole Optimizations", false, false)
133INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
134INITIALIZE_PASS_END(PeepholeOptimizer, "peephole-opts",
Owen Andersonce665bd2010-10-07 22:25:06 +0000135 "Peephole Optimizations", false, false)
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000136
Jim Grosbach39cc5132012-05-01 23:21:41 +0000137/// optimizeExtInstr - If instruction is a copy-like instruction, i.e. it reads
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000138/// a single register and writes a single register and it does not modify the
139/// source, and if the source value is preserved as a sub-register of the
140/// result, then replace all reachable uses of the source with the subreg of the
141/// result.
Andrew Trick1df91b02012-02-08 21:22:43 +0000142///
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000143/// Do not generate an EXTRACT that is used only in a debug use, as this changes
144/// the code. Since this code does not currently share EXTRACTs, just ignore all
145/// debug uses.
146bool PeepholeOptimizer::
Jim Grosbach39cc5132012-05-01 23:21:41 +0000147optimizeExtInstr(MachineInstr *MI, MachineBasicBlock *MBB,
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000148 SmallPtrSet<MachineInstr*, 8> &LocalMIs) {
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000149 unsigned SrcReg, DstReg, SubIdx;
150 if (!TII->isCoalescableExtInstr(*MI, SrcReg, DstReg, SubIdx))
151 return false;
Andrew Trick1df91b02012-02-08 21:22:43 +0000152
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000153 if (TargetRegisterInfo::isPhysicalRegister(DstReg) ||
154 TargetRegisterInfo::isPhysicalRegister(SrcReg))
155 return false;
156
Jakob Stoklund Olesend8d02792012-06-19 21:10:18 +0000157 if (MRI->hasOneNonDBGUse(SrcReg))
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000158 // No other uses.
159 return false;
160
Jakob Stoklund Olesen418a3632012-05-20 18:42:55 +0000161 // Ensure DstReg can get a register class that actually supports
162 // sub-registers. Don't change the class until we commit.
163 const TargetRegisterClass *DstRC = MRI->getRegClass(DstReg);
164 DstRC = TM->getRegisterInfo()->getSubClassWithSubReg(DstRC, SubIdx);
165 if (!DstRC)
166 return false;
167
Jakob Stoklund Olesen71642882012-06-19 21:14:34 +0000168 // The ext instr may be operating on a sub-register of SrcReg as well.
169 // PPC::EXTSW is a 32 -> 64-bit sign extension, but it reads a 64-bit
170 // register.
171 // If UseSrcSubIdx is Set, SubIdx also applies to SrcReg, and only uses of
172 // SrcReg:SubIdx should be replaced.
173 bool UseSrcSubIdx = TM->getRegisterInfo()->
174 getSubClassWithSubReg(MRI->getRegClass(SrcReg), SubIdx) != 0;
175
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000176 // The source has other uses. See if we can replace the other uses with use of
177 // the result of the extension.
178 SmallPtrSet<MachineBasicBlock*, 4> ReachedBBs;
Jakob Stoklund Olesend8d02792012-06-19 21:10:18 +0000179 for (MachineRegisterInfo::use_nodbg_iterator
180 UI = MRI->use_nodbg_begin(DstReg), UE = MRI->use_nodbg_end();
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000181 UI != UE; ++UI)
182 ReachedBBs.insert(UI->getParent());
183
184 // Uses that are in the same BB of uses of the result of the instruction.
185 SmallVector<MachineOperand*, 8> Uses;
186
187 // Uses that the result of the instruction can reach.
188 SmallVector<MachineOperand*, 8> ExtendedUses;
189
190 bool ExtendLife = true;
Jakob Stoklund Olesend8d02792012-06-19 21:10:18 +0000191 for (MachineRegisterInfo::use_nodbg_iterator
192 UI = MRI->use_nodbg_begin(SrcReg), UE = MRI->use_nodbg_end();
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000193 UI != UE; ++UI) {
194 MachineOperand &UseMO = UI.getOperand();
195 MachineInstr *UseMI = &*UI;
196 if (UseMI == MI)
197 continue;
198
199 if (UseMI->isPHI()) {
200 ExtendLife = false;
201 continue;
202 }
203
Jakob Stoklund Olesen71642882012-06-19 21:14:34 +0000204 // Only accept uses of SrcReg:SubIdx.
205 if (UseSrcSubIdx && UseMO.getSubReg() != SubIdx)
206 continue;
207
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000208 // It's an error to translate this:
209 //
210 // %reg1025 = <sext> %reg1024
211 // ...
212 // %reg1026 = SUBREG_TO_REG 0, %reg1024, 4
213 //
214 // into this:
215 //
216 // %reg1025 = <sext> %reg1024
217 // ...
218 // %reg1027 = COPY %reg1025:4
219 // %reg1026 = SUBREG_TO_REG 0, %reg1027, 4
220 //
221 // The problem here is that SUBREG_TO_REG is there to assert that an
222 // implicit zext occurs. It doesn't insert a zext instruction. If we allow
223 // the COPY here, it will give us the value after the <sext>, not the
224 // original value of %reg1024 before <sext>.
225 if (UseMI->getOpcode() == TargetOpcode::SUBREG_TO_REG)
226 continue;
227
228 MachineBasicBlock *UseMBB = UseMI->getParent();
229 if (UseMBB == MBB) {
230 // Local uses that come after the extension.
231 if (!LocalMIs.count(UseMI))
232 Uses.push_back(&UseMO);
233 } else if (ReachedBBs.count(UseMBB)) {
234 // Non-local uses where the result of the extension is used. Always
235 // replace these unless it's a PHI.
236 Uses.push_back(&UseMO);
237 } else if (Aggressive && DT->dominates(MBB, UseMBB)) {
238 // We may want to extend the live range of the extension result in order
239 // to replace these uses.
240 ExtendedUses.push_back(&UseMO);
241 } else {
242 // Both will be live out of the def MBB anyway. Don't extend live range of
243 // the extension result.
244 ExtendLife = false;
245 break;
246 }
247 }
248
249 if (ExtendLife && !ExtendedUses.empty())
250 // Extend the liveness of the extension result.
251 std::copy(ExtendedUses.begin(), ExtendedUses.end(),
252 std::back_inserter(Uses));
253
254 // Now replace all uses.
255 bool Changed = false;
256 if (!Uses.empty()) {
257 SmallPtrSet<MachineBasicBlock*, 4> PHIBBs;
258
259 // Look for PHI uses of the extended result, we don't want to extend the
260 // liveness of a PHI input. It breaks all kinds of assumptions down
261 // stream. A PHI use is expected to be the kill of its source values.
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000262 for (MachineRegisterInfo::use_nodbg_iterator
Jakob Stoklund Olesend8d02792012-06-19 21:10:18 +0000263 UI = MRI->use_nodbg_begin(DstReg), UE = MRI->use_nodbg_end();
264 UI != UE; ++UI)
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000265 if (UI->isPHI())
266 PHIBBs.insert(UI->getParent());
267
268 const TargetRegisterClass *RC = MRI->getRegClass(SrcReg);
269 for (unsigned i = 0, e = Uses.size(); i != e; ++i) {
270 MachineOperand *UseMO = Uses[i];
271 MachineInstr *UseMI = UseMO->getParent();
272 MachineBasicBlock *UseMBB = UseMI->getParent();
273 if (PHIBBs.count(UseMBB))
274 continue;
275
Lang Hamesc69cbd02012-02-25 02:01:00 +0000276 // About to add uses of DstReg, clear DstReg's kill flags.
Jakob Stoklund Olesen418a3632012-05-20 18:42:55 +0000277 if (!Changed) {
Lang Hamesc69cbd02012-02-25 02:01:00 +0000278 MRI->clearKillFlags(DstReg);
Jakob Stoklund Olesen418a3632012-05-20 18:42:55 +0000279 MRI->constrainRegClass(DstReg, DstRC);
280 }
Lang Hamesc69cbd02012-02-25 02:01:00 +0000281
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000282 unsigned NewVR = MRI->createVirtualRegister(RC);
Jakob Stoklund Olesen71642882012-06-19 21:14:34 +0000283 MachineInstr *Copy = BuildMI(*UseMBB, UseMI, UseMI->getDebugLoc(),
284 TII->get(TargetOpcode::COPY), NewVR)
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000285 .addReg(DstReg, 0, SubIdx);
Jakob Stoklund Olesen71642882012-06-19 21:14:34 +0000286 // SubIdx applies to both SrcReg and DstReg when UseSrcSubIdx is set.
287 if (UseSrcSubIdx) {
288 Copy->getOperand(0).setSubReg(SubIdx);
289 Copy->getOperand(0).setIsUndef();
290 }
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000291 UseMO->setReg(NewVR);
292 ++NumReuse;
293 Changed = true;
294 }
295 }
296
297 return Changed;
298}
299
Jim Grosbach39cc5132012-05-01 23:21:41 +0000300/// optimizeBitcastInstr - If the instruction is a bitcast instruction A that
Evan Chengd158fba2011-03-15 05:13:13 +0000301/// cannot be optimized away during isel (e.g. ARM::VMOVSR, which bitcast
302/// a value cross register classes), and the source is defined by another
303/// bitcast instruction B. And if the register class of source of B matches
304/// the register class of instruction A, then it is legal to replace all uses
305/// of the def of A with source of B. e.g.
306/// %vreg0<def> = VMOVSR %vreg1
307/// %vreg3<def> = VMOVRS %vreg0
308/// Replace all uses of vreg3 with vreg1.
309
Jim Grosbach39cc5132012-05-01 23:21:41 +0000310bool PeepholeOptimizer::optimizeBitcastInstr(MachineInstr *MI,
Evan Chengd158fba2011-03-15 05:13:13 +0000311 MachineBasicBlock *MBB) {
312 unsigned NumDefs = MI->getDesc().getNumDefs();
313 unsigned NumSrcs = MI->getDesc().getNumOperands() - NumDefs;
314 if (NumDefs != 1)
315 return false;
316
317 unsigned Def = 0;
318 unsigned Src = 0;
319 for (unsigned i = 0, e = NumDefs + NumSrcs; i != e; ++i) {
320 const MachineOperand &MO = MI->getOperand(i);
321 if (!MO.isReg())
322 continue;
323 unsigned Reg = MO.getReg();
324 if (!Reg)
325 continue;
326 if (MO.isDef())
327 Def = Reg;
328 else if (Src)
329 // Multiple sources?
330 return false;
331 else
332 Src = Reg;
333 }
334
335 assert(Def && Src && "Malformed bitcast instruction!");
336
337 MachineInstr *DefMI = MRI->getVRegDef(Src);
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000338 if (!DefMI || !DefMI->isBitcast())
Evan Chengd158fba2011-03-15 05:13:13 +0000339 return false;
340
Evan Chengd158fba2011-03-15 05:13:13 +0000341 unsigned SrcSrc = 0;
342 NumDefs = DefMI->getDesc().getNumDefs();
343 NumSrcs = DefMI->getDesc().getNumOperands() - NumDefs;
344 if (NumDefs != 1)
345 return false;
346 for (unsigned i = 0, e = NumDefs + NumSrcs; i != e; ++i) {
347 const MachineOperand &MO = DefMI->getOperand(i);
348 if (!MO.isReg() || MO.isDef())
349 continue;
350 unsigned Reg = MO.getReg();
351 if (!Reg)
352 continue;
Duncan Sands7becbc42011-07-26 15:05:06 +0000353 if (!MO.isDef()) {
354 if (SrcSrc)
355 // Multiple sources?
356 return false;
357 else
358 SrcSrc = Reg;
359 }
Evan Chengd158fba2011-03-15 05:13:13 +0000360 }
361
362 if (MRI->getRegClass(SrcSrc) != MRI->getRegClass(Def))
363 return false;
364
365 MRI->replaceRegWith(Def, SrcSrc);
366 MRI->clearKillFlags(SrcSrc);
367 MI->eraseFromParent();
368 ++NumBitcasts;
369 return true;
370}
371
Jim Grosbach39cc5132012-05-01 23:21:41 +0000372/// optimizeCmpInstr - If the instruction is a compare and the previous
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000373/// instruction it's comparing against all ready sets (or could be modified to
374/// set) the same flag as the compare, then we can remove the comparison and use
375/// the flag from the previous instruction.
Jim Grosbach39cc5132012-05-01 23:21:41 +0000376bool PeepholeOptimizer::optimizeCmpInstr(MachineInstr *MI,
Evan Chengd158fba2011-03-15 05:13:13 +0000377 MachineBasicBlock *MBB) {
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000378 // If this instruction is a comparison against zero and isn't comparing a
379 // physical register, we can try to optimize it.
Manman Rende7266c2012-06-29 21:33:59 +0000380 unsigned SrcReg, SrcReg2;
Gabor Greif04ac81d2010-09-21 12:01:15 +0000381 int CmpMask, CmpValue;
Manman Rende7266c2012-06-29 21:33:59 +0000382 if (!TII->analyzeCompare(MI, SrcReg, SrcReg2, CmpMask, CmpValue) ||
383 TargetRegisterInfo::isPhysicalRegister(SrcReg) ||
384 (SrcReg2 != 0 && TargetRegisterInfo::isPhysicalRegister(SrcReg2)))
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000385 return false;
386
Bill Wendlinga6556862010-09-11 00:13:50 +0000387 // Attempt to optimize the comparison instruction.
Manman Rende7266c2012-06-29 21:33:59 +0000388 if (TII->optimizeCompareInstr(MI, SrcReg, SrcReg2, CmpMask, CmpValue, MRI)) {
Evan Chengd158fba2011-03-15 05:13:13 +0000389 ++NumCmps;
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000390 return true;
391 }
392
393 return false;
394}
395
Jakob Stoklund Olesenf2c64ef2012-08-16 23:11:47 +0000396/// Optimize a select instruction.
397bool PeepholeOptimizer::optimizeSelect(MachineInstr *MI) {
398 unsigned TrueOp = 0;
399 unsigned FalseOp = 0;
400 bool Optimizable = false;
401 SmallVector<MachineOperand, 4> Cond;
402 if (TII->analyzeSelect(MI, Cond, TrueOp, FalseOp, Optimizable))
403 return false;
404 if (!Optimizable)
405 return false;
406 if (!TII->optimizeSelect(MI))
407 return false;
408 MI->eraseFromParent();
409 ++NumSelects;
410 return true;
411}
412
Manman Rend7d003c2012-08-02 00:56:42 +0000413/// isLoadFoldable - Check whether MI is a candidate for folding into a later
414/// instruction. We only fold loads to virtual registers and the virtual
415/// register defined has a single use.
416bool PeepholeOptimizer::isLoadFoldable(MachineInstr *MI,
417 unsigned &FoldAsLoadDefReg) {
Manman Ren127eea82012-08-02 19:37:32 +0000418 if (!MI->canFoldAsLoad() || !MI->mayLoad())
419 return false;
420 const MCInstrDesc &MCID = MI->getDesc();
421 if (MCID.getNumDefs() != 1)
422 return false;
423
424 unsigned Reg = MI->getOperand(0).getReg();
425 // To reduce compilation time, we check MRI->hasOneUse when inserting
426 // loads. It should be checked when processing uses of the load, since
427 // uses can be removed during peephole.
428 if (!MI->getOperand(0).getSubReg() &&
429 TargetRegisterInfo::isVirtualRegister(Reg) &&
430 MRI->hasOneUse(Reg)) {
431 FoldAsLoadDefReg = Reg;
432 return true;
Manman Rend7d003c2012-08-02 00:56:42 +0000433 }
434 return false;
435}
436
Evan Chengc4af4632010-11-17 20:13:28 +0000437bool PeepholeOptimizer::isMoveImmediate(MachineInstr *MI,
438 SmallSet<unsigned, 4> &ImmDefRegs,
439 DenseMap<unsigned, MachineInstr*> &ImmDefMIs) {
Evan Chenge837dea2011-06-28 19:10:37 +0000440 const MCInstrDesc &MCID = MI->getDesc();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000441 if (!MI->isMoveImmediate())
Evan Chengc4af4632010-11-17 20:13:28 +0000442 return false;
Evan Chenge837dea2011-06-28 19:10:37 +0000443 if (MCID.getNumDefs() != 1)
Evan Chengc4af4632010-11-17 20:13:28 +0000444 return false;
445 unsigned Reg = MI->getOperand(0).getReg();
446 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
447 ImmDefMIs.insert(std::make_pair(Reg, MI));
448 ImmDefRegs.insert(Reg);
449 return true;
450 }
Andrew Trick1df91b02012-02-08 21:22:43 +0000451
Evan Chengc4af4632010-11-17 20:13:28 +0000452 return false;
453}
454
Jim Grosbach39cc5132012-05-01 23:21:41 +0000455/// foldImmediate - Try folding register operands that are defined by move
Evan Chengc4af4632010-11-17 20:13:28 +0000456/// immediate instructions, i.e. a trivial constant folding optimization, if
457/// and only if the def and use are in the same BB.
Jim Grosbach39cc5132012-05-01 23:21:41 +0000458bool PeepholeOptimizer::foldImmediate(MachineInstr *MI, MachineBasicBlock *MBB,
Evan Chengc4af4632010-11-17 20:13:28 +0000459 SmallSet<unsigned, 4> &ImmDefRegs,
460 DenseMap<unsigned, MachineInstr*> &ImmDefMIs) {
461 for (unsigned i = 0, e = MI->getDesc().getNumOperands(); i != e; ++i) {
462 MachineOperand &MO = MI->getOperand(i);
463 if (!MO.isReg() || MO.isDef())
464 continue;
465 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000466 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Chengc4af4632010-11-17 20:13:28 +0000467 continue;
468 if (ImmDefRegs.count(Reg) == 0)
469 continue;
470 DenseMap<unsigned, MachineInstr*>::iterator II = ImmDefMIs.find(Reg);
471 assert(II != ImmDefMIs.end());
472 if (TII->FoldImmediate(MI, II->second, Reg, MRI)) {
473 ++NumImmFold;
474 return true;
475 }
476 }
477 return false;
478}
479
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000480bool PeepholeOptimizer::runOnMachineFunction(MachineFunction &MF) {
Evan Chengeb96a2f2010-11-15 21:20:45 +0000481 if (DisablePeephole)
482 return false;
Andrew Trick1df91b02012-02-08 21:22:43 +0000483
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000484 TM = &MF.getTarget();
485 TII = TM->getInstrInfo();
486 MRI = &MF.getRegInfo();
487 DT = Aggressive ? &getAnalysis<MachineDominatorTree>() : 0;
488
489 bool Changed = false;
490
491 SmallPtrSet<MachineInstr*, 8> LocalMIs;
Evan Chengc4af4632010-11-17 20:13:28 +0000492 SmallSet<unsigned, 4> ImmDefRegs;
493 DenseMap<unsigned, MachineInstr*> ImmDefMIs;
Manman Rend7d003c2012-08-02 00:56:42 +0000494 unsigned FoldAsLoadDefReg;
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000495 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I) {
496 MachineBasicBlock *MBB = &*I;
Andrew Trick1df91b02012-02-08 21:22:43 +0000497
Evan Chengc4af4632010-11-17 20:13:28 +0000498 bool SeenMoveImm = false;
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000499 LocalMIs.clear();
Evan Chengc4af4632010-11-17 20:13:28 +0000500 ImmDefRegs.clear();
501 ImmDefMIs.clear();
Manman Rend7d003c2012-08-02 00:56:42 +0000502 FoldAsLoadDefReg = 0;
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000503
504 for (MachineBasicBlock::iterator
Bill Wendling220e2402010-09-10 21:55:43 +0000505 MII = I->begin(), MIE = I->end(); MII != MIE; ) {
Evan Chengcf75ab52011-02-14 21:50:37 +0000506 MachineInstr *MI = &*MII;
Jakob Stoklund Olesencabc0692012-08-17 14:38:59 +0000507 // We may be erasing MI below, increment MII now.
508 ++MII;
Evan Chengeb96a2f2010-11-15 21:20:45 +0000509 LocalMIs.insert(MI);
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000510
Manman Rend7d003c2012-08-02 00:56:42 +0000511 // If there exists an instruction which belongs to the following
512 // categories, we will discard the load candidate.
Evan Cheng30a343a2011-01-07 21:08:26 +0000513 if (MI->isLabel() || MI->isPHI() || MI->isImplicitDef() ||
514 MI->isKill() || MI->isInlineAsm() || MI->isDebugValue() ||
Evan Chengcf75ab52011-02-14 21:50:37 +0000515 MI->hasUnmodeledSideEffects()) {
Manman Rend7d003c2012-08-02 00:56:42 +0000516 FoldAsLoadDefReg = 0;
Evan Chengeb96a2f2010-11-15 21:20:45 +0000517 continue;
Evan Chengcf75ab52011-02-14 21:50:37 +0000518 }
Manman Rend7d003c2012-08-02 00:56:42 +0000519 if (MI->mayStore() || MI->isCall())
520 FoldAsLoadDefReg = 0;
Evan Chengeb96a2f2010-11-15 21:20:45 +0000521
Jakob Stoklund Olesenf2c64ef2012-08-16 23:11:47 +0000522 if ((MI->isBitcast() && optimizeBitcastInstr(MI, MBB)) ||
523 (MI->isCompare() && optimizeCmpInstr(MI, MBB)) ||
524 (MI->isSelect() && optimizeSelect(MI))) {
525 // MI is deleted.
526 LocalMIs.erase(MI);
527 Changed = true;
Jakob Stoklund Olesenf2c64ef2012-08-16 23:11:47 +0000528 continue;
Evan Chengcf75ab52011-02-14 21:50:37 +0000529 }
530
531 if (isMoveImmediate(MI, ImmDefRegs, ImmDefMIs)) {
Evan Chengc4af4632010-11-17 20:13:28 +0000532 SeenMoveImm = true;
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000533 } else {
Jim Grosbach39cc5132012-05-01 23:21:41 +0000534 Changed |= optimizeExtInstr(MI, MBB, LocalMIs);
Rafael Espindola10ad98b2012-10-15 18:21:07 +0000535 // optimizeExtInstr might have created new instructions after MI
536 // and before the already incremented MII. Adjust MII so that the
537 // next iteration sees the new instructions.
538 MII = MI;
539 ++MII;
Evan Chengc4af4632010-11-17 20:13:28 +0000540 if (SeenMoveImm)
Jim Grosbach39cc5132012-05-01 23:21:41 +0000541 Changed |= foldImmediate(MI, MBB, ImmDefRegs, ImmDefMIs);
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000542 }
Evan Cheng326d9762011-02-15 05:00:24 +0000543
Manman Rend7d003c2012-08-02 00:56:42 +0000544 // Check whether MI is a load candidate for folding into a later
545 // instruction. If MI is not a candidate, check whether we can fold an
546 // earlier load into MI.
547 if (!isLoadFoldable(MI, FoldAsLoadDefReg) && FoldAsLoadDefReg) {
548 // We need to fold load after optimizeCmpInstr, since optimizeCmpInstr
549 // can enable folding by converting SUB to CMP.
550 MachineInstr *DefMI = 0;
551 MachineInstr *FoldMI = TII->optimizeLoadInstr(MI, MRI,
552 FoldAsLoadDefReg, DefMI);
553 if (FoldMI) {
554 // Update LocalMIs since we replaced MI with FoldMI and deleted DefMI.
555 LocalMIs.erase(MI);
556 LocalMIs.erase(DefMI);
557 LocalMIs.insert(FoldMI);
558 MI->eraseFromParent();
559 DefMI->eraseFromParent();
560 ++NumLoadFold;
561
562 // MI is replaced with FoldMI.
563 Changed = true;
Manman Rend7d003c2012-08-02 00:56:42 +0000564 continue;
565 }
566 }
Bill Wendling6cdb1ab2010-08-09 23:59:04 +0000567 }
568 }
569
570 return Changed;
571}