blob: e956575efdaa3c5b3b4ce8b2b994870217a106e6 [file] [log] [blame]
Chris Lattner1cca5e32003-08-03 21:54:21 +00001//===- X86InstrInfo.td - Describe the X86 Instruction Set -------*- C++ -*-===//
John Criswell856ba762003-10-21 15:17:13 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattner1cca5e32003-08-03 21:54:21 +00009//
10// This file describes the X86 instruction set, defining the instructions, and
11// properties of the instructions which are needed for code generation, machine
12// code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner66fa1dc2004-08-11 02:25:00 +000016// *mem - Operand definitions for the funky X86 addressing mode operands.
17//
Chris Lattner9795b3a2004-08-11 06:50:10 +000018
19class X86MemOperand<ValueType Ty> : Operand<Ty> {
Chris Lattner66fa1dc2004-08-11 02:25:00 +000020 let NumMIOperands = 4;
21 let PrintMethod = "printMemoryOperand";
22}
23
Chris Lattner9795b3a2004-08-11 06:50:10 +000024def i8mem : X86MemOperand<i8>;
25def i16mem : X86MemOperand<i16>;
26def i32mem : X86MemOperand<i32>;
27def i64mem : X86MemOperand<i64>;
28def f32mem : X86MemOperand<f32>;
29def f64mem : X86MemOperand<f64>;
30def f80mem : X86MemOperand<f80>;
Chris Lattner66fa1dc2004-08-11 02:25:00 +000031
Chris Lattnere4ead0c2004-08-11 06:59:12 +000032// PCRelative calls need special operand formatting.
33let PrintMethod = "printCallOperand" in
34 def calltarget : Operand<i32>;
35
Chris Lattner1cca5e32003-08-03 21:54:21 +000036// Format specifies the encoding used by the instruction. This is part of the
37// ad-hoc solution used to emit machine instruction encodings by our machine
38// code emitter.
39class Format<bits<5> val> {
40 bits<5> Value = val;
41}
42
43def Pseudo : Format<0>; def RawFrm : Format<1>;
44def AddRegFrm : Format<2>; def MRMDestReg : Format<3>;
45def MRMDestMem : Format<4>; def MRMSrcReg : Format<5>;
46def MRMSrcMem : Format<6>;
Alkis Evlogimenos169584e2004-02-27 18:55:12 +000047def MRM0r : Format<16>; def MRM1r : Format<17>; def MRM2r : Format<18>;
48def MRM3r : Format<19>; def MRM4r : Format<20>; def MRM5r : Format<21>;
49def MRM6r : Format<22>; def MRM7r : Format<23>;
50def MRM0m : Format<24>; def MRM1m : Format<25>; def MRM2m : Format<26>;
51def MRM3m : Format<27>; def MRM4m : Format<28>; def MRM5m : Format<29>;
52def MRM6m : Format<30>; def MRM7m : Format<31>;
Chris Lattner1cca5e32003-08-03 21:54:21 +000053
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +000054// ImmType - This specifies the immediate type used by an instruction. This is
Chris Lattner1cca5e32003-08-03 21:54:21 +000055// part of the ad-hoc solution used to emit machine instruction encodings by our
56// machine code emitter.
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +000057class ImmType<bits<2> val> {
58 bits<2> Value = val;
59}
60def NoImm : ImmType<0>;
61def Imm8 : ImmType<1>;
62def Imm16 : ImmType<2>;
63def Imm32 : ImmType<3>;
64
Chris Lattner1cca5e32003-08-03 21:54:21 +000065// FPFormat - This specifies what form this FP instruction has. This is used by
66// the Floating-Point stackifier pass.
67class FPFormat<bits<3> val> {
68 bits<3> Value = val;
69}
70def NotFP : FPFormat<0>;
71def ZeroArgFP : FPFormat<1>;
72def OneArgFP : FPFormat<2>;
73def OneArgFPRW : FPFormat<3>;
74def TwoArgFP : FPFormat<4>;
Chris Lattnerab8decc2004-06-11 04:41:24 +000075def CompareFP : FPFormat<5>;
76def CondMovFP : FPFormat<6>;
77def SpecialFP : FPFormat<7>;
Chris Lattner1cca5e32003-08-03 21:54:21 +000078
79
Chris Lattner3a173df2004-10-03 20:35:00 +000080class X86Inst<bits<8> opcod, Format f, ImmType i, dag ops, string AsmStr>
81 : Instruction {
Chris Lattnerc8f45872003-08-04 04:59:56 +000082 let Namespace = "X86";
Chris Lattner1cca5e32003-08-03 21:54:21 +000083
Chris Lattner1cca5e32003-08-03 21:54:21 +000084 bits<8> Opcode = opcod;
85 Format Form = f;
86 bits<5> FormBits = Form.Value;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +000087 ImmType ImmT = i;
88 bits<2> ImmTypeBits = ImmT.Value;
Chris Lattner1cca5e32003-08-03 21:54:21 +000089
Chris Lattnerc96bb812004-08-11 07:12:04 +000090 dag OperandList = ops;
91 string AsmString = AsmStr;
92
John Criswell4ffff9e2004-04-08 20:31:47 +000093 //
Chris Lattner1cca5e32003-08-03 21:54:21 +000094 // Attributes specific to X86 instructions...
John Criswell4ffff9e2004-04-08 20:31:47 +000095 //
Chris Lattner1cca5e32003-08-03 21:54:21 +000096 bit hasOpSizePrefix = 0; // Does this inst have a 0x66 prefix?
John Criswell4ffff9e2004-04-08 20:31:47 +000097
Chris Lattner1cca5e32003-08-03 21:54:21 +000098 bits<4> Prefix = 0; // Which prefix byte does this inst have?
99 FPFormat FPForm; // What flavor of FP instruction is this?
100 bits<3> FPFormBits = 0;
101}
102
103class Imp<list<Register> uses, list<Register> defs> {
104 list<Register> Uses = uses;
105 list<Register> Defs = defs;
106}
107
108
109// Prefix byte classes which are used to indicate to the ad-hoc machine code
110// emitter that various prefix bytes are required.
111class OpSize { bit hasOpSizePrefix = 1; }
112class TB { bits<4> Prefix = 1; }
Chris Lattner915e5e52004-02-12 17:53:22 +0000113class REP { bits<4> Prefix = 2; }
114class D8 { bits<4> Prefix = 3; }
115class D9 { bits<4> Prefix = 4; }
116class DA { bits<4> Prefix = 5; }
117class DB { bits<4> Prefix = 6; }
118class DC { bits<4> Prefix = 7; }
119class DD { bits<4> Prefix = 8; }
120class DE { bits<4> Prefix = 9; }
121class DF { bits<4> Prefix = 10; }
Chris Lattner1cca5e32003-08-03 21:54:21 +0000122
123
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000124//===----------------------------------------------------------------------===//
125// Instruction templates...
126
Chris Lattner3a173df2004-10-03 20:35:00 +0000127class I<bits<8> o, Format f, dag ops, string asm>
128 : X86Inst<o, f, NoImm, ops, asm>;
129class Ii8 <bits<8> o, Format f, dag ops, string asm>
130 : X86Inst<o, f, Imm8 , ops, asm>;
131class Ii16<bits<8> o, Format f, dag ops, string asm>
132 : X86Inst<o, f, Imm16, ops, asm>;
133class Ii32<bits<8> o, Format f, dag ops, string asm>
134 : X86Inst<o, f, Imm32, ops, asm>;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000135
Chris Lattner1cca5e32003-08-03 21:54:21 +0000136//===----------------------------------------------------------------------===//
137// Instruction list...
138//
139
Chris Lattner30bf2d82004-08-10 20:17:41 +0000140def PHI : I<0, Pseudo, (ops), "PHINODE">; // PHI node.
141def NOOP : I<0x90, RawFrm, (ops), "nop">; // nop
Chris Lattner1cca5e32003-08-03 21:54:21 +0000142
Chris Lattner30bf2d82004-08-10 20:17:41 +0000143def ADJCALLSTACKDOWN : I<0, Pseudo, (ops), "#ADJCALLSTACKDOWN">;
144def ADJCALLSTACKUP : I<0, Pseudo, (ops), "#ADJCALLSTACKUP">;
145def IMPLICIT_USE : I<0, Pseudo, (ops), "#IMPLICIT_USE">;
146def IMPLICIT_DEF : I<0, Pseudo, (ops), "#IMPLICIT_DEF">;
Alkis Evlogimenose0bb3e72003-12-20 16:22:59 +0000147let isTerminator = 1 in
148 let Defs = [FP0, FP1, FP2, FP3, FP4, FP5, FP6] in
Chris Lattner30bf2d82004-08-10 20:17:41 +0000149 def FP_REG_KILL : I<0, Pseudo, (ops), "#FP_REG_KILL">;
Chris Lattner62cce392004-07-31 02:10:53 +0000150
Chris Lattner1cca5e32003-08-03 21:54:21 +0000151//===----------------------------------------------------------------------===//
152// Control Flow Instructions...
153//
154
155// Return instruction...
Chris Lattner62cce392004-07-31 02:10:53 +0000156let isTerminator = 1, isReturn = 1, isBarrier = 1 in
Chris Lattner30bf2d82004-08-10 20:17:41 +0000157 def RET : I<0xC3, RawFrm, (ops), "ret">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000158
159// All branches are RawFrm, Void, Branch, and Terminators
Chris Lattnerc8f45872003-08-04 04:59:56 +0000160let isBranch = 1, isTerminator = 1 in
Chris Lattner30bf2d82004-08-10 20:17:41 +0000161 class IBr<bits<8> opcode, dag ops, string asm> : I<opcode, RawFrm, ops, asm>;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000162
Chris Lattner62cce392004-07-31 02:10:53 +0000163let isBarrier = 1 in
Chris Lattner30bf2d82004-08-10 20:17:41 +0000164 def JMP : IBr<0xE9, (ops i32imm:$dst), "jmp $dst">;
165def JB : IBr<0x82, (ops i32imm:$dst), "jb $dst">, TB;
166def JAE : IBr<0x83, (ops i32imm:$dst), "jae $dst">, TB;
167def JE : IBr<0x84, (ops i32imm:$dst), "je $dst">, TB;
168def JNE : IBr<0x85, (ops i32imm:$dst), "jne $dst">, TB;
169def JBE : IBr<0x86, (ops i32imm:$dst), "jbe $dst">, TB;
170def JA : IBr<0x87, (ops i32imm:$dst), "ja $dst">, TB;
171def JS : IBr<0x88, (ops i32imm:$dst), "js $dst">, TB;
172def JNS : IBr<0x89, (ops i32imm:$dst), "jns $dst">, TB;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000173def JP : IBr<0x8A, (ops i32imm:$dst), "jp $dst">, TB;
174def JNP : IBr<0x8B, (ops i32imm:$dst), "jnp $dst">, TB;
Chris Lattner30bf2d82004-08-10 20:17:41 +0000175def JL : IBr<0x8C, (ops i32imm:$dst), "jl $dst">, TB;
176def JGE : IBr<0x8D, (ops i32imm:$dst), "jge $dst">, TB;
177def JLE : IBr<0x8E, (ops i32imm:$dst), "jle $dst">, TB;
178def JG : IBr<0x8F, (ops i32imm:$dst), "jg $dst">, TB;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000179
180
181//===----------------------------------------------------------------------===//
182// Call Instructions...
183//
Chris Lattnerc8f45872003-08-04 04:59:56 +0000184let isCall = 1 in
Chris Lattner1cca5e32003-08-03 21:54:21 +0000185 // All calls clobber the non-callee saved registers...
Alkis Evlogimenos978f6292004-09-08 16:54:54 +0000186 let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0] in {
Chris Lattnere4ead0c2004-08-11 06:59:12 +0000187 def CALLpcrel32 : I<0xE8, RawFrm, (ops calltarget:$dst), "call $dst">;
Chris Lattner60c715c2004-10-04 00:43:31 +0000188 def CALL32r : I<0xFF, MRM2r, (ops R32:$dst), "call {*}$dst">;
189 def CALL32m : I<0xFF, MRM2m, (ops i32mem:$dst), "call {*}$dst">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000190 }
191
192
193//===----------------------------------------------------------------------===//
194// Miscellaneous Instructions...
195//
Chris Lattner30bf2d82004-08-10 20:17:41 +0000196def LEAVE : I<0xC9, RawFrm,
197 (ops), "leave">, Imp<[EBP,ESP],[EBP,ESP]>;
198def POP32r : I<0x58, AddRegFrm,
Chris Lattner3a173df2004-10-03 20:35:00 +0000199 (ops R32:$reg), "pop{l} $reg">, Imp<[ESP],[ESP]>;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000200
Chris Lattner3a173df2004-10-03 20:35:00 +0000201let isTwoAddress = 1 in // R32 = bswap R32
Chris Lattner30bf2d82004-08-10 20:17:41 +0000202 def BSWAP32r : I<0xC8, AddRegFrm,
Chris Lattner3a173df2004-10-03 20:35:00 +0000203 (ops R32:$dst, R32:$src), "bswap{l} $dst">, TB;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000204
Chris Lattner30bf2d82004-08-10 20:17:41 +0000205def XCHG8rr : I<0x86, MRMDestReg, // xchg R8, R8
Chris Lattner3a173df2004-10-03 20:35:00 +0000206 (ops R8:$src1, R8:$src2),
207 "xchg{b} {$src2|$src1}, {$src1|$src2}">;
Chris Lattner30bf2d82004-08-10 20:17:41 +0000208def XCHG16rr : I<0x87, MRMDestReg, // xchg R16, R16
Chris Lattner3a173df2004-10-03 20:35:00 +0000209 (ops R16:$src1, R16:$src2),
210 "xchg{w} {$src2|$src1}, {$src1|$src2}">, OpSize;
Chris Lattner30bf2d82004-08-10 20:17:41 +0000211def XCHG32rr : I<0x87, MRMDestReg, // xchg R32, R32
Chris Lattner3a173df2004-10-03 20:35:00 +0000212 (ops R32:$src1, R32:$src2),
213 "xchg{l} {$src2|$src1}, {$src1|$src2}">;
Chris Lattnerfc752712004-08-01 09:52:59 +0000214
Chris Lattner3a173df2004-10-03 20:35:00 +0000215def XCHG8mr : I<0x86, MRMDestMem,
216 (ops i8mem:$src1, R8:$src2),
217 "xchg{b} {$src2|$src1}, {$src1|$src2}">;
218def XCHG16mr : I<0x87, MRMDestMem,
219 (ops i16mem:$src1, R16:$src2),
220 "xchg{w} {$src2|$src1}, {$src1|$src2}">, OpSize;
221def XCHG32mr : I<0x87, MRMDestMem,
222 (ops i32mem:$src1, R32:$src2),
223 "xchg{l} {$src2|$src1}, {$src1|$src2}">;
224def XCHG8rm : I<0x86, MRMSrcMem,
225 (ops R8:$src1, i8mem:$src2),
226 "xchg{b} {$src2|$src1}, {$src1|$src2}">;
227def XCHG16rm : I<0x87, MRMSrcMem,
228 (ops R16:$src1, i16mem:$src2),
229 "xchg{w} {$src2|$src1}, {$src1|$src2}">, OpSize;
230def XCHG32rm : I<0x87, MRMSrcMem,
231 (ops R32:$src1, i32mem:$src2),
232 "xchg{l} {$src2|$src1}, {$src1|$src2}">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000233
Chris Lattner3a173df2004-10-03 20:35:00 +0000234def LEA16r : I<0x8D, MRMSrcMem,
235 (ops R16:$dst, i32mem:$src),
236 "lea{w} {$src|$dst}, {$dst|$src}">, OpSize;
237def LEA32r : I<0x8D, MRMSrcMem,
238 (ops R32:$dst, i32mem:$src),
239 "lea{l} {$src|$dst}, {$dst|$src}">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000240
Chris Lattner915e5e52004-02-12 17:53:22 +0000241
Chris Lattner3a173df2004-10-03 20:35:00 +0000242def REP_MOVSB : I<0xA4, RawFrm, (ops), "{rep;movsb|rep movsb}">,
Chris Lattner30bf2d82004-08-10 20:17:41 +0000243 Imp<[ECX,EDI,ESI], [ECX,EDI,ESI]>, REP;
Chris Lattner3a173df2004-10-03 20:35:00 +0000244def REP_MOVSW : I<0xA5, RawFrm, (ops), "{rep;movsw|rep movsw}">,
Chris Lattner30bf2d82004-08-10 20:17:41 +0000245 Imp<[ECX,EDI,ESI], [ECX,EDI,ESI]>, REP, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +0000246def REP_MOVSD : I<0xA5, RawFrm, (ops), "{rep;movsd|rep movsd}">,
Chris Lattner30bf2d82004-08-10 20:17:41 +0000247 Imp<[ECX,EDI,ESI], [ECX,EDI,ESI]>, REP;
Chris Lattner915e5e52004-02-12 17:53:22 +0000248
Chris Lattner3a173df2004-10-03 20:35:00 +0000249def REP_STOSB : I<0xAA, RawFrm, (ops), "{rep;stosb|rep stosb}">,
Chris Lattner30bf2d82004-08-10 20:17:41 +0000250 Imp<[AL,ECX,EDI], [ECX,EDI]>, REP;
Chris Lattner3a173df2004-10-03 20:35:00 +0000251def REP_STOSW : I<0xAB, RawFrm, (ops), "{rep;stosw|rep stosw}">,
Chris Lattner30bf2d82004-08-10 20:17:41 +0000252 Imp<[AX,ECX,EDI], [ECX,EDI]>, REP, OpSize;
John Criswell546faca2004-11-10 04:48:15 +0000253def REP_STOSD : I<0xAB, RawFrm, (ops), "{rep;stosl|rep stosd}">,
Chris Lattner30bf2d82004-08-10 20:17:41 +0000254 Imp<[EAX,ECX,EDI], [ECX,EDI]>, REP;
255
Chris Lattnerb89abef2004-02-14 04:45:37 +0000256
Chris Lattner1cca5e32003-08-03 21:54:21 +0000257//===----------------------------------------------------------------------===//
John Criswell4ffff9e2004-04-08 20:31:47 +0000258// Input/Output Instructions...
259//
Chris Lattner30bf2d82004-08-10 20:17:41 +0000260def IN8rr : I<0xEC, RawFrm, (ops),
Chris Lattner82c78972005-05-09 20:49:20 +0000261 "in{b} {%dx, %al|%AL, %DX}">, Imp<[DX], [AL]>;
Chris Lattner30bf2d82004-08-10 20:17:41 +0000262def IN16rr : I<0xED, RawFrm, (ops),
Chris Lattner82c78972005-05-09 20:49:20 +0000263 "in{w} {%dx, %ax|%AX, %DX}">, Imp<[DX], [AX]>, OpSize;
Chris Lattner30bf2d82004-08-10 20:17:41 +0000264def IN32rr : I<0xED, RawFrm, (ops),
Chris Lattner82c78972005-05-09 20:49:20 +0000265 "in{l} {%dx, %eax|%EAX, %DX}">, Imp<[DX],[EAX]>;
John Criswell4ffff9e2004-04-08 20:31:47 +0000266
Chris Lattner30bf2d82004-08-10 20:17:41 +0000267def IN8ri : Ii16<0xE4, RawFrm, (ops i16imm:$port),
Chris Lattner82c78972005-05-09 20:49:20 +0000268 "in{b} {$port, %al|%AL, $port}">, Imp<[], [AL]>;
Chris Lattner30bf2d82004-08-10 20:17:41 +0000269def IN16ri : Ii16<0xE5, RawFrm, (ops i16imm:$port),
Chris Lattner82c78972005-05-09 20:49:20 +0000270 "in{w} {$port, %ax|%AX, $port}">, Imp<[], [AX]>, OpSize;
Chris Lattner30bf2d82004-08-10 20:17:41 +0000271def IN32ri : Ii16<0xE5, RawFrm, (ops i16imm:$port),
Chris Lattner82c78972005-05-09 20:49:20 +0000272 "in{l} {$port, %eax|%EAX, $port}">, Imp<[],[EAX]>;
Chris Lattner440bbc22004-04-13 17:19:31 +0000273
Chris Lattner30bf2d82004-08-10 20:17:41 +0000274def OUT8rr : I<0xEE, RawFrm, (ops),
Chris Lattner82c78972005-05-09 20:49:20 +0000275 "out{b} {%al, %dx|%DX, %AL}">, Imp<[DX, AL], []>;
Chris Lattner30bf2d82004-08-10 20:17:41 +0000276def OUT16rr : I<0xEF, RawFrm, (ops),
Chris Lattner82c78972005-05-09 20:49:20 +0000277 "out{w} {%ax, %dx|%DX, %AX}">, Imp<[DX, AX], []>, OpSize;
Chris Lattner30bf2d82004-08-10 20:17:41 +0000278def OUT32rr : I<0xEF, RawFrm, (ops),
Chris Lattner82c78972005-05-09 20:49:20 +0000279 "out{l} {%eax, %dx|%DX, %EAX}">, Imp<[DX, EAX], []>;
Chris Lattnerffff7082004-08-01 07:44:35 +0000280
Chris Lattner7d620d52004-08-10 16:22:02 +0000281def OUT8ir : Ii16<0xE6, RawFrm, (ops i16imm:$port),
Chris Lattner82c78972005-05-09 20:49:20 +0000282 "out{b} {%al, $port|$port, %AL}">, Imp<[AL], []>;
Chris Lattner7d620d52004-08-10 16:22:02 +0000283def OUT16ir : Ii16<0xE7, RawFrm, (ops i16imm:$port),
Chris Lattner82c78972005-05-09 20:49:20 +0000284 "out{w} {%ax, $port|$port, %AX}">, Imp<[AX], []>, OpSize;
Chris Lattner7d620d52004-08-10 16:22:02 +0000285def OUT32ir : Ii16<0xE7, RawFrm, (ops i16imm:$port),
Chris Lattner82c78972005-05-09 20:49:20 +0000286 "out{l} {%eax, $port|$port, %EAX}">, Imp<[EAX], []>;
John Criswell4ffff9e2004-04-08 20:31:47 +0000287
288//===----------------------------------------------------------------------===//
Chris Lattner1cca5e32003-08-03 21:54:21 +0000289// Move Instructions...
290//
Chris Lattner3a173df2004-10-03 20:35:00 +0000291def MOV8rr : I<0x88, MRMDestReg, (ops R8 :$dst, R8 :$src),
292 "mov{b} {$src, $dst|$dst, $src}">;
293def MOV16rr : I<0x89, MRMDestReg, (ops R16:$dst, R16:$src),
294 "mov{w} {$src, $dst|$dst, $src}">, OpSize;
295def MOV32rr : I<0x89, MRMDestReg, (ops R32:$dst, R32:$src),
296 "mov{l} {$src, $dst|$dst, $src}">;
297def MOV8ri : Ii8 <0xB0, AddRegFrm, (ops R8 :$dst, i8imm :$src),
298 "mov{b} {$src, $dst|$dst, $src}">;
299def MOV16ri : Ii16<0xB8, AddRegFrm, (ops R16:$dst, i16imm:$src),
300 "mov{w} {$src, $dst|$dst, $src}">, OpSize;
301def MOV32ri : Ii32<0xB8, AddRegFrm, (ops R32:$dst, i32imm:$src),
302 "mov{l} {$src, $dst|$dst, $src}">;
303def MOV8mi : Ii8 <0xC6, MRM0m, (ops i8mem :$dst, i8imm :$src),
304 "mov{b} {$src, $dst|$dst, $src}">;
305def MOV16mi : Ii16<0xC7, MRM0m, (ops i16mem:$dst, i16imm:$src),
306 "mov{w} {$src, $dst|$dst, $src}">, OpSize;
307def MOV32mi : Ii32<0xC7, MRM0m, (ops i32mem:$dst, i32imm:$src),
308 "mov{l} {$src, $dst|$dst, $src}">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000309
Chris Lattner3a173df2004-10-03 20:35:00 +0000310def MOV8rm : I<0x8A, MRMSrcMem, (ops R8 :$dst, i8mem :$src),
311 "mov{b} {$src, $dst|$dst, $src}">;
312def MOV16rm : I<0x8B, MRMSrcMem, (ops R16:$dst, i16mem:$src),
313 "mov{w} {$src, $dst|$dst, $src}">, OpSize;
314def MOV32rm : I<0x8B, MRMSrcMem, (ops R32:$dst, i32mem:$src),
315 "mov{l} {$src, $dst|$dst, $src}">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000316
Chris Lattner3a173df2004-10-03 20:35:00 +0000317def MOV8mr : I<0x88, MRMDestMem, (ops i8mem :$dst, R8 :$src),
318 "mov{b} {$src, $dst|$dst, $src}">;
319def MOV16mr : I<0x89, MRMDestMem, (ops i16mem:$dst, R16:$src),
320 "mov{w} {$src, $dst|$dst, $src}">, OpSize;
321def MOV32mr : I<0x89, MRMDestMem, (ops i32mem:$dst, R32:$src),
322 "mov{l} {$src, $dst|$dst, $src}">;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000323
324//===----------------------------------------------------------------------===//
325// Fixed-Register Multiplication and Division Instructions...
326//
Chris Lattner1cca5e32003-08-03 21:54:21 +0000327
Chris Lattnerc8f45872003-08-04 04:59:56 +0000328// Extra precision multiplication
Chris Lattner3a173df2004-10-03 20:35:00 +0000329def MUL8r : I<0xF6, MRM4r, (ops R8:$src), "mul{b} $src">,
Chris Lattner30bf2d82004-08-10 20:17:41 +0000330 Imp<[AL],[AX]>; // AL,AH = AL*R8
Chris Lattner3a173df2004-10-03 20:35:00 +0000331def MUL16r : I<0xF7, MRM4r, (ops R16:$src), "mul{w} $src">,
Chris Lattner30bf2d82004-08-10 20:17:41 +0000332 Imp<[AX],[AX,DX]>, OpSize; // AX,DX = AX*R16
Chris Lattner3a173df2004-10-03 20:35:00 +0000333def MUL32r : I<0xF7, MRM4r, (ops R32:$src), "mul{l} $src">,
Chris Lattner30bf2d82004-08-10 20:17:41 +0000334 Imp<[EAX],[EAX,EDX]>; // EAX,EDX = EAX*R32
Chris Lattner57a02302004-08-11 04:31:00 +0000335def MUL8m : I<0xF6, MRM4m, (ops i8mem :$src),
Chris Lattner3a173df2004-10-03 20:35:00 +0000336 "mul{b} $src">, Imp<[AL],[AX]>; // AL,AH = AL*[mem8]
Chris Lattner57a02302004-08-11 04:31:00 +0000337def MUL16m : I<0xF7, MRM4m, (ops i16mem:$src),
Chris Lattner3a173df2004-10-03 20:35:00 +0000338 "mul{w} $src">, Imp<[AX],[AX,DX]>, OpSize; // AX,DX = AX*[mem16]
Chris Lattner57a02302004-08-11 04:31:00 +0000339def MUL32m : I<0xF7, MRM4m, (ops i32mem:$src),
Chris Lattner3a173df2004-10-03 20:35:00 +0000340 "mul{l} $src">, Imp<[EAX],[EAX,EDX]>; // EAX,EDX = EAX*[mem32]
Chris Lattner1cca5e32003-08-03 21:54:21 +0000341
Chris Lattner1e6a7152005-04-06 04:19:22 +0000342def IMUL8r : I<0xF6, MRM5r, (ops R8:$src), "imul{b} $src">,
343 Imp<[AL],[AX]>; // AL,AH = AL*R8
344def IMUL16r : I<0xF7, MRM5r, (ops R16:$src), "imul{w} $src">,
345 Imp<[AX],[AX,DX]>, OpSize; // AX,DX = AX*R16
346def IMUL32r : I<0xF7, MRM5r, (ops R32:$src), "imul{l} $src">,
347 Imp<[EAX],[EAX,EDX]>; // EAX,EDX = EAX*R32
348def IMUL8m : I<0xF6, MRM5m, (ops i8mem :$src),
349 "imul{b} $src">, Imp<[AL],[AX]>; // AL,AH = AL*[mem8]
350def IMUL16m : I<0xF7, MRM5m, (ops i16mem:$src),
351 "imul{w} $src">, Imp<[AX],[AX,DX]>, OpSize;// AX,DX = AX*[mem16]
352def IMUL32m : I<0xF7, MRM5m, (ops i32mem:$src),
353 "imul{l} $src">, Imp<[EAX],[EAX,EDX]>; // EAX,EDX = EAX*[mem32]
354
Chris Lattnerc8f45872003-08-04 04:59:56 +0000355// unsigned division/remainder
Chris Lattner3a173df2004-10-03 20:35:00 +0000356def DIV8r : I<0xF6, MRM6r, (ops R8:$src), // AX/r8 = AL,AH
357 "div{b} $src">, Imp<[AX],[AX]>;
358def DIV16r : I<0xF7, MRM6r, (ops R16:$src), // DX:AX/r16 = AX,DX
359 "div{w} $src">, Imp<[AX,DX],[AX,DX]>, OpSize;
360def DIV32r : I<0xF7, MRM6r, (ops R32:$src), // EDX:EAX/r32 = EAX,EDX
361 "div{l} $src">, Imp<[EAX,EDX],[EAX,EDX]>;
362def DIV8m : I<0xF6, MRM6m, (ops i8mem:$src), // AX/[mem8] = AL,AH
363 "div{b} $src">, Imp<[AX],[AX]>;
364def DIV16m : I<0xF7, MRM6m, (ops i16mem:$src), // DX:AX/[mem16] = AX,DX
365 "div{w} $src">, Imp<[AX,DX],[AX,DX]>, OpSize;
366def DIV32m : I<0xF7, MRM6m, (ops i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
367 "div{l} $src">, Imp<[EAX,EDX],[EAX,EDX]>;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000368
Chris Lattnerfc752712004-08-01 09:52:59 +0000369// Signed division/remainder.
Chris Lattner3a173df2004-10-03 20:35:00 +0000370def IDIV8r : I<0xF6, MRM7r, (ops R8:$src), // AX/r8 = AL,AH
371 "idiv{b} $src">, Imp<[AX],[AX]>;
372def IDIV16r: I<0xF7, MRM7r, (ops R16:$src), // DX:AX/r16 = AX,DX
373 "idiv{w} $src">, Imp<[AX,DX],[AX,DX]>, OpSize;
374def IDIV32r: I<0xF7, MRM7r, (ops R32:$src), // EDX:EAX/r32 = EAX,EDX
375 "idiv{l} $src">, Imp<[EAX,EDX],[EAX,EDX]>;
376def IDIV8m : I<0xF6, MRM7m, (ops i8mem:$src), // AX/[mem8] = AL,AH
377 "idiv{b} $src">, Imp<[AX],[AX]>;
378def IDIV16m: I<0xF7, MRM7m, (ops i16mem:$src), // DX:AX/[mem16] = AX,DX
379 "idiv{w} $src">, Imp<[AX,DX],[AX,DX]>, OpSize;
380def IDIV32m: I<0xF7, MRM7m, (ops i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
381 "idiv{l} $src">, Imp<[EAX,EDX],[EAX,EDX]>;
Chris Lattnerc8f45872003-08-04 04:59:56 +0000382
Chris Lattnerfc752712004-08-01 09:52:59 +0000383// Sign-extenders for division.
Chris Lattner3a173df2004-10-03 20:35:00 +0000384def CBW : I<0x98, RawFrm, (ops),
385 "{cbtw|cbw}">, Imp<[AL],[AH]>; // AX = signext(AL)
386def CWD : I<0x99, RawFrm, (ops),
Chris Lattner10f873b2004-10-04 07:08:46 +0000387 "{cwtd|cwd}">, Imp<[AX],[DX]>; // DX:AX = signext(AX)
Chris Lattner3a173df2004-10-03 20:35:00 +0000388def CDQ : I<0x99, RawFrm, (ops),
389 "{cltd|cdq}">, Imp<[EAX],[EDX]>; // EDX:EAX = signext(EAX)
Chris Lattnerfc752712004-08-01 09:52:59 +0000390
Chris Lattner1cca5e32003-08-03 21:54:21 +0000391
Chris Lattner1cca5e32003-08-03 21:54:21 +0000392//===----------------------------------------------------------------------===//
393// Two address Instructions...
394//
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000395let isTwoAddress = 1 in {
Chris Lattner1cca5e32003-08-03 21:54:21 +0000396
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000397// Conditional moves
Chris Lattner3a173df2004-10-03 20:35:00 +0000398def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, R16 = R16
399 (ops R16:$dst, R16:$src1, R16:$src2),
400 "cmovb {$src2, $dst|$dst, $src2}">, TB, OpSize;
401def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, R16 = [mem16]
402 (ops R16:$dst, R16:$src1, i16mem:$src2),
403 "cmovb {$src2, $dst|$dst, $src2}">, TB, OpSize;
404def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, R32 = R32
405 (ops R32:$dst, R32:$src1, R32:$src2),
406 "cmovb {$src2, $dst|$dst, $src2}">, TB;
407def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, R32 = [mem32]
408 (ops R32:$dst, R32:$src1, i32mem:$src2),
409 "cmovb {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000410
Chris Lattner3a173df2004-10-03 20:35:00 +0000411def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, R16 = R16
412 (ops R16:$dst, R16:$src1, R16:$src2),
413 "cmovae {$src2, $dst|$dst, $src2}">, TB, OpSize;
414def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, R16 = [mem16]
415 (ops R16:$dst, R16:$src1, i16mem:$src2),
416 "cmovae {$src2, $dst|$dst, $src2}">, TB, OpSize;
417def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, R32 = R32
418 (ops R32:$dst, R32:$src1, R32:$src2),
419 "cmovae {$src2, $dst|$dst, $src2}">, TB;
420def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, R32 = [mem32]
421 (ops R32:$dst, R32:$src1, i32mem:$src2),
422 "cmovae {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000423
Chris Lattner3a173df2004-10-03 20:35:00 +0000424def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, R16 = R16
425 (ops R16:$dst, R16:$src1, R16:$src2),
426 "cmove {$src2, $dst|$dst, $src2}">, TB, OpSize;
427def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, R16 = [mem16]
428 (ops R16:$dst, R16:$src1, i16mem:$src2),
429 "cmove {$src2, $dst|$dst, $src2}">, TB, OpSize;
430def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, R32 = R32
431 (ops R32:$dst, R32:$src1, R32:$src2),
432 "cmove {$src2, $dst|$dst, $src2}">, TB;
433def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, R32 = [mem32]
434 (ops R32:$dst, R32:$src1, i32mem:$src2),
435 "cmove {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000436
Chris Lattner3a173df2004-10-03 20:35:00 +0000437def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, R16 = R16
438 (ops R16:$dst, R16:$src1, R16:$src2),
439 "cmovne {$src2, $dst|$dst, $src2}">, TB, OpSize;
440def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, R16 = [mem16]
441 (ops R16:$dst, R16:$src1, i16mem:$src2),
442 "cmovne {$src2, $dst|$dst, $src2}">, TB, OpSize;
443def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, R32 = R32
444 (ops R32:$dst, R32:$src1, R32:$src2),
445 "cmovne {$src2, $dst|$dst, $src2}">, TB;
446def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, R32 = [mem32]
447 (ops R32:$dst, R32:$src1, i32mem:$src2),
448 "cmovne {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000449
Chris Lattner3a173df2004-10-03 20:35:00 +0000450def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, R16 = R16
451 (ops R16:$dst, R16:$src1, R16:$src2),
452 "cmovbe {$src2, $dst|$dst, $src2}">, TB, OpSize;
453def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, R16 = [mem16]
454 (ops R16:$dst, R16:$src1, i16mem:$src2),
455 "cmovbe {$src2, $dst|$dst, $src2}">, TB, OpSize;
456def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, R32 = R32
457 (ops R32:$dst, R32:$src1, R32:$src2),
458 "cmovbe {$src2, $dst|$dst, $src2}">, TB;
459def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, R32 = [mem32]
460 (ops R32:$dst, R32:$src1, i32mem:$src2),
461 "cmovbe {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000462
Chris Lattner3a173df2004-10-03 20:35:00 +0000463def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, R16 = R16
464 (ops R16:$dst, R16:$src1, R16:$src2),
465 "cmova {$src2, $dst|$dst, $src2}">, TB, OpSize;
466def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, R16 = [mem16]
467 (ops R16:$dst, R16:$src1, i16mem:$src2),
468 "cmova {$src2, $dst|$dst, $src2}">, TB, OpSize;
469def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, R32 = R32
470 (ops R32:$dst, R32:$src1, R32:$src2),
471 "cmova {$src2, $dst|$dst, $src2}">, TB;
472def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, R32 = [mem32]
473 (ops R32:$dst, R32:$src1, i32mem:$src2),
474 "cmova {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000475
Chris Lattner3a173df2004-10-03 20:35:00 +0000476def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, R16 = R16
477 (ops R16:$dst, R16:$src1, R16:$src2),
478 "cmovs {$src2, $dst|$dst, $src2}">, TB, OpSize;
479def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, R16 = [mem16]
480 (ops R16:$dst, R16:$src1, i16mem:$src2),
481 "cmovs {$src2, $dst|$dst, $src2}">, TB, OpSize;
482def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, R32 = R32
483 (ops R32:$dst, R32:$src1, R32:$src2),
484 "cmovs {$src2, $dst|$dst, $src2}">, TB;
485def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, R32 = [mem32]
486 (ops R32:$dst, R32:$src1, i32mem:$src2),
487 "cmovs {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000488
Chris Lattner3a173df2004-10-03 20:35:00 +0000489def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, R16 = R16
490 (ops R16:$dst, R16:$src1, R16:$src2),
491 "cmovns {$src2, $dst|$dst, $src2}">, TB, OpSize;
492def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, R16 = [mem16]
493 (ops R16:$dst, R16:$src1, i16mem:$src2),
494 "cmovns {$src2, $dst|$dst, $src2}">, TB, OpSize;
495def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, R32 = R32
496 (ops R32:$dst, R32:$src1, R32:$src2),
497 "cmovns {$src2, $dst|$dst, $src2}">, TB;
498def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, R32 = [mem32]
499 (ops R32:$dst, R32:$src1, i32mem:$src2),
500 "cmovns {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000501
Chris Lattner57fbfb52005-01-10 22:09:33 +0000502def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, R16 = R16
503 (ops R16:$dst, R16:$src1, R16:$src2),
504 "cmovp {$src2, $dst|$dst, $src2}">, TB, OpSize;
505def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, R16 = [mem16]
506 (ops R16:$dst, R16:$src1, i16mem:$src2),
507 "cmovp {$src2, $dst|$dst, $src2}">, TB, OpSize;
508def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, R32 = R32
509 (ops R32:$dst, R32:$src1, R32:$src2),
510 "cmovp {$src2, $dst|$dst, $src2}">, TB;
511def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, R32 = [mem32]
512 (ops R32:$dst, R32:$src1, i32mem:$src2),
513 "cmovp {$src2, $dst|$dst, $src2}">, TB;
514
515
516def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, R16 = R16
517 (ops R16:$dst, R16:$src1, R16:$src2),
518 "cmovnp {$src2, $dst|$dst, $src2}">, TB, OpSize;
519def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, R16 = [mem16]
520 (ops R16:$dst, R16:$src1, i16mem:$src2),
521 "cmovnp {$src2, $dst|$dst, $src2}">, TB, OpSize;
522def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, R32 = R32
523 (ops R32:$dst, R32:$src1, R32:$src2),
524 "cmovnp {$src2, $dst|$dst, $src2}">, TB;
525def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, R32 = [mem32]
526 (ops R32:$dst, R32:$src1, i32mem:$src2),
527 "cmovnp {$src2, $dst|$dst, $src2}">, TB;
528
529
Chris Lattner3a173df2004-10-03 20:35:00 +0000530def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, R16 = R16
531 (ops R16:$dst, R16:$src1, R16:$src2),
532 "cmovl {$src2, $dst|$dst, $src2}">, TB, OpSize;
533def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, R16 = [mem16]
534 (ops R16:$dst, R16:$src1, i16mem:$src2),
535 "cmovl {$src2, $dst|$dst, $src2}">, TB, OpSize;
536def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, R32 = R32
537 (ops R32:$dst, R32:$src1, R32:$src2),
538 "cmovl {$src2, $dst|$dst, $src2}">, TB;
539def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, R32 = [mem32]
540 (ops R32:$dst, R32:$src1, i32mem:$src2),
541 "cmovl {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000542
Chris Lattner3a173df2004-10-03 20:35:00 +0000543def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, R16 = R16
544 (ops R16:$dst, R16:$src1, R16:$src2),
545 "cmovge {$src2, $dst|$dst, $src2}">, TB, OpSize;
546def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, R16 = [mem16]
547 (ops R16:$dst, R16:$src1, i16mem:$src2),
548 "cmovge {$src2, $dst|$dst, $src2}">, TB, OpSize;
549def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, R32 = R32
550 (ops R32:$dst, R32:$src1, R32:$src2),
551 "cmovge {$src2, $dst|$dst, $src2}">, TB;
552def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, R32 = [mem32]
553 (ops R32:$dst, R32:$src1, i32mem:$src2),
554 "cmovge {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000555
Chris Lattner3a173df2004-10-03 20:35:00 +0000556def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, R16 = R16
557 (ops R16:$dst, R16:$src1, R16:$src2),
558 "cmovle {$src2, $dst|$dst, $src2}">, TB, OpSize;
559def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, R16 = [mem16]
560 (ops R16:$dst, R16:$src1, i16mem:$src2),
561 "cmovle {$src2, $dst|$dst, $src2}">, TB, OpSize;
562def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, R32 = R32
563 (ops R32:$dst, R32:$src1, R32:$src2),
564 "cmovle {$src2, $dst|$dst, $src2}">, TB;
565def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, R32 = [mem32]
566 (ops R32:$dst, R32:$src1, i32mem:$src2),
567 "cmovle {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000568
Chris Lattner3a173df2004-10-03 20:35:00 +0000569def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, R16 = R16
570 (ops R16:$dst, R16:$src1, R16:$src2),
571 "cmovg {$src2, $dst|$dst, $src2}">, TB, OpSize;
572def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, R16 = [mem16]
573 (ops R16:$dst, R16:$src1, i16mem:$src2),
574 "cmovg {$src2, $dst|$dst, $src2}">, TB, OpSize;
575def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, R32 = R32
576 (ops R32:$dst, R32:$src1, R32:$src2),
577 "cmovg {$src2, $dst|$dst, $src2}">, TB;
578def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, R32 = [mem32]
579 (ops R32:$dst, R32:$src1, i32mem:$src2),
580 "cmovg {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000581
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000582// unary instructions
Chris Lattner3a173df2004-10-03 20:35:00 +0000583def NEG8r : I<0xF6, MRM3r, (ops R8 :$dst, R8 :$src), "neg{b} $dst">;
584def NEG16r : I<0xF7, MRM3r, (ops R16:$dst, R16:$src), "neg{w} $dst">, OpSize;
585def NEG32r : I<0xF7, MRM3r, (ops R32:$dst, R32:$src), "neg{l} $dst">;
Chris Lattner57a02302004-08-11 04:31:00 +0000586let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +0000587 def NEG8m : I<0xF6, MRM3m, (ops i8mem :$dst), "neg{b} $dst">;
588 def NEG16m : I<0xF7, MRM3m, (ops i16mem:$dst), "neg{w} $dst">, OpSize;
589 def NEG32m : I<0xF7, MRM3m, (ops i32mem:$dst), "neg{l} $dst">;
Chris Lattner57a02302004-08-11 04:31:00 +0000590}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000591
Chris Lattner3a173df2004-10-03 20:35:00 +0000592def NOT8r : I<0xF6, MRM2r, (ops R8 :$dst, R8 :$src), "not{b} $dst">;
593def NOT16r : I<0xF7, MRM2r, (ops R16:$dst, R16:$src), "not{w} $dst">, OpSize;
594def NOT32r : I<0xF7, MRM2r, (ops R32:$dst, R32:$src), "not{l} $dst">;
Chris Lattner57a02302004-08-11 04:31:00 +0000595let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +0000596 def NOT8m : I<0xF6, MRM2m, (ops i8mem :$dst), "not{b} $dst">;
597 def NOT16m : I<0xF7, MRM2m, (ops i16mem:$dst), "not{w} $dst">, OpSize;
598 def NOT32m : I<0xF7, MRM2m, (ops i32mem:$dst), "not{l} $dst">;
Chris Lattner57a02302004-08-11 04:31:00 +0000599}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000600
Chris Lattner3a173df2004-10-03 20:35:00 +0000601def INC8r : I<0xFE, MRM0r, (ops R8 :$dst, R8 :$src), "inc{b} $dst">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000602let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Chris Lattner3a173df2004-10-03 20:35:00 +0000603def INC16r : I<0xFF, MRM0r, (ops R16:$dst, R16:$src), "inc{w} $dst">, OpSize;
604def INC32r : I<0xFF, MRM0r, (ops R32:$dst, R32:$src), "inc{l} $dst">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000605}
Chris Lattner57a02302004-08-11 04:31:00 +0000606let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +0000607 def INC8m : I<0xFE, MRM0m, (ops i8mem :$dst), "inc{b} $dst">;
608 def INC16m : I<0xFF, MRM0m, (ops i16mem:$dst), "inc{w} $dst">, OpSize;
609 def INC32m : I<0xFF, MRM0m, (ops i32mem:$dst), "inc{l} $dst">;
Chris Lattner57a02302004-08-11 04:31:00 +0000610}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000611
Chris Lattner3a173df2004-10-03 20:35:00 +0000612def DEC8r : I<0xFE, MRM1r, (ops R8 :$dst, R8 :$src), "dec{b} $dst">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000613let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Chris Lattner3a173df2004-10-03 20:35:00 +0000614def DEC16r : I<0xFF, MRM1r, (ops R16:$dst, R16:$src), "dec{w} $dst">, OpSize;
615def DEC32r : I<0xFF, MRM1r, (ops R32:$dst, R32:$src), "dec{l} $dst">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000616}
Chris Lattner57a02302004-08-11 04:31:00 +0000617
618let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +0000619 def DEC8m : I<0xFE, MRM1m, (ops i8mem :$dst), "dec{b} $dst">;
620 def DEC16m : I<0xFF, MRM1m, (ops i16mem:$dst), "dec{w} $dst">, OpSize;
621 def DEC32m : I<0xFF, MRM1m, (ops i32mem:$dst), "dec{l} $dst">;
Chris Lattner57a02302004-08-11 04:31:00 +0000622}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000623
624// Logical operators...
Chris Lattnercc65bee2005-01-02 02:35:46 +0000625let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y
Chris Lattner3a173df2004-10-03 20:35:00 +0000626def AND8rr : I<0x20, MRMDestReg,
627 (ops R8 :$dst, R8 :$src1, R8 :$src2),
628 "and{b} {$src2, $dst|$dst, $src2}">;
629def AND16rr : I<0x21, MRMDestReg,
630 (ops R16:$dst, R16:$src1, R16:$src2),
631 "and{w} {$src2, $dst|$dst, $src2}">, OpSize;
632def AND32rr : I<0x21, MRMDestReg,
633 (ops R32:$dst, R32:$src1, R32:$src2),
634 "and{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000635}
Chris Lattner57a02302004-08-11 04:31:00 +0000636
Chris Lattner3a173df2004-10-03 20:35:00 +0000637def AND8rm : I<0x22, MRMSrcMem,
638 (ops R8 :$dst, R8 :$src1, i8mem :$src2),
639 "and{b} {$src2, $dst|$dst, $src2}">;
640def AND16rm : I<0x23, MRMSrcMem,
641 (ops R16:$dst, R16:$src1, i16mem:$src2),
642 "and{w} {$src2, $dst|$dst, $src2}">, OpSize;
643def AND32rm : I<0x23, MRMSrcMem,
644 (ops R32:$dst, R32:$src1, i32mem:$src2),
645 "and{l} {$src2, $dst|$dst, $src2}">;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000646
Chris Lattner3a173df2004-10-03 20:35:00 +0000647def AND8ri : Ii8<0x80, MRM4r,
648 (ops R8 :$dst, R8 :$src1, i8imm :$src2),
649 "and{b} {$src2, $dst|$dst, $src2}">;
650def AND16ri : Ii16<0x81, MRM4r,
651 (ops R16:$dst, R16:$src1, i16imm:$src2),
652 "and{w} {$src2, $dst|$dst, $src2}">, OpSize;
653def AND32ri : Ii32<0x81, MRM4r,
654 (ops R32:$dst, R32:$src1, i32imm:$src2),
655 "and{l} {$src2, $dst|$dst, $src2}">;
656def AND16ri8 : Ii8<0x83, MRM4r,
657 (ops R16:$dst, R16:$src1, i8imm:$src2),
658 "and{w} {$src2, $dst|$dst, $src2}" >, OpSize;
659def AND32ri8 : Ii8<0x83, MRM4r,
660 (ops R32:$dst, R32:$src1, i8imm:$src2),
661 "and{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnerf29ed092004-08-11 05:07:25 +0000662
663let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +0000664 def AND8mr : I<0x20, MRMDestMem,
665 (ops i8mem :$dst, R8 :$src),
666 "and{b} {$src, $dst|$dst, $src}">;
667 def AND16mr : I<0x21, MRMDestMem,
668 (ops i16mem:$dst, R16:$src),
669 "and{w} {$src, $dst|$dst, $src}">, OpSize;
670 def AND32mr : I<0x21, MRMDestMem,
671 (ops i32mem:$dst, R32:$src),
672 "and{l} {$src, $dst|$dst, $src}">;
673 def AND8mi : Ii8<0x80, MRM4m,
674 (ops i8mem :$dst, i8imm :$src),
675 "and{b} {$src, $dst|$dst, $src}">;
676 def AND16mi : Ii16<0x81, MRM4m,
677 (ops i16mem:$dst, i16imm:$src),
678 "and{w} {$src, $dst|$dst, $src}">, OpSize;
679 def AND32mi : Ii32<0x81, MRM4m,
680 (ops i32mem:$dst, i32imm:$src),
681 "and{l} {$src, $dst|$dst, $src}">;
682 def AND16mi8 : Ii8<0x83, MRM4m,
683 (ops i16mem:$dst, i8imm :$src),
684 "and{w} {$src, $dst|$dst, $src}">, OpSize;
685 def AND32mi8 : Ii8<0x83, MRM4m,
686 (ops i32mem:$dst, i8imm :$src),
687 "and{l} {$src, $dst|$dst, $src}">;
Chris Lattnerf29ed092004-08-11 05:07:25 +0000688}
689
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000690
Chris Lattnercc65bee2005-01-02 02:35:46 +0000691let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y
Chris Lattner36b68902004-08-10 21:21:30 +0000692def OR8rr : I<0x08, MRMDestReg, (ops R8 :$dst, R8 :$src1, R8 :$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000693 "or{b} {$src2, $dst|$dst, $src2}">;
Chris Lattner36b68902004-08-10 21:21:30 +0000694def OR16rr : I<0x09, MRMDestReg, (ops R16:$dst, R16:$src1, R16:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000695 "or{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner36b68902004-08-10 21:21:30 +0000696def OR32rr : I<0x09, MRMDestReg, (ops R32:$dst, R32:$src1, R32:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000697 "or{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000698}
Chris Lattner57a02302004-08-11 04:31:00 +0000699def OR8rm : I<0x0A, MRMSrcMem , (ops R8 :$dst, R8 :$src1, i8mem :$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000700 "or{b} {$src2, $dst|$dst, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +0000701def OR16rm : I<0x0B, MRMSrcMem , (ops R16:$dst, R16:$src1, i16mem:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000702 "or{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner57a02302004-08-11 04:31:00 +0000703def OR32rm : I<0x0B, MRMSrcMem , (ops R32:$dst, R32:$src1, i32mem:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000704 "or{l} {$src2, $dst|$dst, $src2}">;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000705
Chris Lattner36b68902004-08-10 21:21:30 +0000706def OR8ri : Ii8 <0x80, MRM1r, (ops R8 :$dst, R8 :$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000707 "or{b} {$src2, $dst|$dst, $src2}">;
Chris Lattner36b68902004-08-10 21:21:30 +0000708def OR16ri : Ii16<0x81, MRM1r, (ops R16:$dst, R16:$src1, i16imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000709 "or{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner36b68902004-08-10 21:21:30 +0000710def OR32ri : Ii32<0x81, MRM1r, (ops R32:$dst, R32:$src1, i32imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000711 "or{l} {$src2, $dst|$dst, $src2}">;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000712
Chris Lattner36b68902004-08-10 21:21:30 +0000713def OR16ri8 : Ii8<0x83, MRM1r, (ops R8 :$dst, R8 :$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000714 "or{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner36b68902004-08-10 21:21:30 +0000715def OR32ri8 : Ii8<0x83, MRM1r, (ops R32:$dst, R32:$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000716 "or{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +0000717let isTwoAddress = 0 in {
Chris Lattnerf29ed092004-08-11 05:07:25 +0000718 def OR8mr : I<0x08, MRMDestMem, (ops i8mem:$dst, R8:$src),
Chris Lattner8f99eff2004-10-04 07:23:07 +0000719 "or{b} {$src, $dst|$dst, $src}">;
Chris Lattnerf29ed092004-08-11 05:07:25 +0000720 def OR16mr : I<0x09, MRMDestMem, (ops i16mem:$dst, R16:$src),
Chris Lattner8f99eff2004-10-04 07:23:07 +0000721 "or{w} {$src, $dst|$dst, $src}">, OpSize;
Chris Lattnerf29ed092004-08-11 05:07:25 +0000722 def OR32mr : I<0x09, MRMDestMem, (ops i32mem:$dst, R32:$src),
Chris Lattner8f99eff2004-10-04 07:23:07 +0000723 "or{l} {$src, $dst|$dst, $src}">;
Chris Lattnerf5d3a832004-08-11 05:31:07 +0000724 def OR8mi : Ii8<0x80, MRM1m, (ops i8mem :$dst, i8imm:$src),
Chris Lattner8f99eff2004-10-04 07:23:07 +0000725 "or{b} {$src, $dst|$dst, $src}">;
Chris Lattnerf5d3a832004-08-11 05:31:07 +0000726 def OR16mi : Ii16<0x81, MRM1m, (ops i16mem:$dst, i16imm:$src),
Chris Lattner8f99eff2004-10-04 07:23:07 +0000727 "or{w} {$src, $dst|$dst, $src}">, OpSize;
Chris Lattnerf5d3a832004-08-11 05:31:07 +0000728 def OR32mi : Ii32<0x81, MRM1m, (ops i32mem:$dst, i32imm:$src),
Chris Lattner8f99eff2004-10-04 07:23:07 +0000729 "or{l} {$src, $dst|$dst, $src}">;
Chris Lattnerf5d3a832004-08-11 05:31:07 +0000730 def OR16mi8 : Ii8<0x83, MRM1m, (ops i16mem:$dst, i8imm:$src),
Chris Lattner8f99eff2004-10-04 07:23:07 +0000731 "or{w} {$src, $dst|$dst, $src}">, OpSize;
Chris Lattnerf5d3a832004-08-11 05:31:07 +0000732 def OR32mi8 : Ii8<0x83, MRM1m, (ops i32mem:$dst, i8imm:$src),
Chris Lattner8f99eff2004-10-04 07:23:07 +0000733 "or{l} {$src, $dst|$dst, $src}">;
Chris Lattner57a02302004-08-11 04:31:00 +0000734}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000735
736
Chris Lattnercc65bee2005-01-02 02:35:46 +0000737let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y
Chris Lattner3a173df2004-10-03 20:35:00 +0000738def XOR8rr : I<0x30, MRMDestReg,
739 (ops R8 :$dst, R8 :$src1, R8 :$src2),
740 "xor{b} {$src2, $dst|$dst, $src2}">;
741def XOR16rr : I<0x31, MRMDestReg,
742 (ops R16:$dst, R16:$src1, R16:$src2),
743 "xor{w} {$src2, $dst|$dst, $src2}">, OpSize;
744def XOR32rr : I<0x31, MRMDestReg,
745 (ops R32:$dst, R32:$src1, R32:$src2),
746 "xor{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000747}
748
Chris Lattner3a173df2004-10-03 20:35:00 +0000749def XOR8rm : I<0x32, MRMSrcMem ,
750 (ops R8 :$dst, R8:$src1, i8mem :$src2),
751 "xor{b} {$src2, $dst|$dst, $src2}">;
752def XOR16rm : I<0x33, MRMSrcMem ,
753 (ops R16:$dst, R8:$src1, i16mem:$src2),
754 "xor{w} {$src2, $dst|$dst, $src2}">, OpSize;
755def XOR32rm : I<0x33, MRMSrcMem ,
756 (ops R32:$dst, R8:$src1, i32mem:$src2),
757 "xor{l} {$src2, $dst|$dst, $src2}">;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000758
Chris Lattner3a173df2004-10-03 20:35:00 +0000759def XOR8ri : Ii8<0x80, MRM6r,
760 (ops R8:$dst, R8:$src1, i8imm:$src2),
761 "xor{b} {$src2, $dst|$dst, $src2}">;
762def XOR16ri : Ii16<0x81, MRM6r,
763 (ops R16:$dst, R16:$src1, i16imm:$src2),
764 "xor{w} {$src2, $dst|$dst, $src2}">, OpSize;
765def XOR32ri : Ii32<0x81, MRM6r,
766 (ops R32:$dst, R32:$src1, i32imm:$src2),
767 "xor{l} {$src2, $dst|$dst, $src2}">;
768def XOR16ri8 : Ii8<0x83, MRM6r,
769 (ops R16:$dst, R16:$src1, i8imm:$src2),
770 "xor{w} {$src2, $dst|$dst, $src2}">, OpSize;
771def XOR32ri8 : Ii8<0x83, MRM6r,
772 (ops R32:$dst, R32:$src1, i8imm:$src2),
773 "xor{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +0000774let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +0000775 def XOR8mr : I<0x30, MRMDestMem,
776 (ops i8mem :$dst, R8 :$src),
777 "xor{b} {$src, $dst|$dst, $src}">;
778 def XOR16mr : I<0x31, MRMDestMem,
779 (ops i16mem:$dst, R16:$src),
780 "xor{w} {$src, $dst|$dst, $src}">, OpSize;
781 def XOR32mr : I<0x31, MRMDestMem,
782 (ops i32mem:$dst, R32:$src),
783 "xor{l} {$src, $dst|$dst, $src}">;
784 def XOR8mi : Ii8<0x80, MRM6m,
785 (ops i8mem :$dst, i8imm :$src),
786 "xor{b} {$src, $dst|$dst, $src}">;
787 def XOR16mi : Ii16<0x81, MRM6m,
788 (ops i16mem:$dst, i16imm:$src),
789 "xor{w} {$src, $dst|$dst, $src}">, OpSize;
790 def XOR32mi : Ii32<0x81, MRM6m,
791 (ops i32mem:$dst, i32imm:$src),
792 "xor{l} {$src, $dst|$dst, $src}">;
793 def XOR16mi8 : Ii8<0x83, MRM6m,
794 (ops i16mem:$dst, i8imm :$src),
795 "xor{w} {$src, $dst|$dst, $src}">, OpSize;
796 def XOR32mi8 : Ii8<0x83, MRM6m,
797 (ops i32mem:$dst, i8imm :$src),
798 "xor{l} {$src, $dst|$dst, $src}">;
Chris Lattner57a02302004-08-11 04:31:00 +0000799}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000800
801// Shift instructions
Alkis Evlogimenos13d362f2004-03-07 03:19:11 +0000802// FIXME: provide shorter instructions when imm8 == 1
Chris Lattner3a173df2004-10-03 20:35:00 +0000803def SHL8rCL : I<0xD2, MRM4r, (ops R8 :$dst, R8 :$src),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000804 "shl{b} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Chris Lattner3a173df2004-10-03 20:35:00 +0000805def SHL16rCL : I<0xD3, MRM4r, (ops R16:$dst, R16:$src),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000806 "shl{w} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +0000807def SHL32rCL : I<0xD3, MRM4r, (ops R32:$dst, R32:$src),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000808 "shl{l} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000809
Chris Lattner36b68902004-08-10 21:21:30 +0000810def SHL8ri : Ii8<0xC0, MRM4r, (ops R8 :$dst, R8 :$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000811 "shl{b} {$src2, $dst|$dst, $src2}">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000812let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Chris Lattner36b68902004-08-10 21:21:30 +0000813def SHL16ri : Ii8<0xC1, MRM4r, (ops R16:$dst, R16:$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000814 "shl{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner36b68902004-08-10 21:21:30 +0000815def SHL32ri : Ii8<0xC1, MRM4r, (ops R32:$dst, R32:$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000816 "shl{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnercc65bee2005-01-02 02:35:46 +0000817}
Chris Lattnerf29ed092004-08-11 05:07:25 +0000818
819let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +0000820 def SHL8mCL : I<0xD2, MRM4m, (ops i8mem :$dst),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000821 "shl{b} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Chris Lattner3a173df2004-10-03 20:35:00 +0000822 def SHL16mCL : I<0xD3, MRM4m, (ops i16mem:$dst),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000823 "shl{w} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +0000824 def SHL32mCL : I<0xD3, MRM4m, (ops i32mem:$dst),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000825 "shl{l} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Chris Lattner3a173df2004-10-03 20:35:00 +0000826 def SHL8mi : Ii8<0xC0, MRM4m, (ops i8mem :$dst, i8imm:$src),
827 "shl{b} {$src, $dst|$dst, $src}">;
828 def SHL16mi : Ii8<0xC1, MRM4m, (ops i16mem:$dst, i8imm:$src),
829 "shl{w} {$src, $dst|$dst, $src}">, OpSize;
830 def SHL32mi : Ii8<0xC1, MRM4m, (ops i32mem:$dst, i8imm:$src),
831 "shl{l} {$src, $dst|$dst, $src}">;
Chris Lattnerf29ed092004-08-11 05:07:25 +0000832}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000833
Chris Lattner3a173df2004-10-03 20:35:00 +0000834def SHR8rCL : I<0xD2, MRM5r, (ops R8 :$dst, R8 :$src),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000835 "shr{b} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Chris Lattner3a173df2004-10-03 20:35:00 +0000836def SHR16rCL : I<0xD3, MRM5r, (ops R16:$dst, R16:$src),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000837 "shr{w} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +0000838def SHR32rCL : I<0xD3, MRM5r, (ops R32:$dst, R32:$src),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000839 "shr{l} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000840
Chris Lattner3a173df2004-10-03 20:35:00 +0000841def SHR8ri : Ii8<0xC0, MRM5r, (ops R8:$dst, R8:$src1, i8imm:$src2),
842 "shr{b} {$src2, $dst|$dst, $src2}">;
843def SHR16ri : Ii8<0xC1, MRM5r, (ops R16:$dst, R16:$src1, i8imm:$src2),
844 "shr{w} {$src2, $dst|$dst, $src2}">, OpSize;
845def SHR32ri : Ii8<0xC1, MRM5r, (ops R32:$dst, R32:$src1, i8imm:$src2),
846 "shr{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnerf29ed092004-08-11 05:07:25 +0000847
Chris Lattner57a02302004-08-11 04:31:00 +0000848let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +0000849 def SHR8mCL : I<0xD2, MRM5m, (ops i8mem :$dst),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000850 "shr{b} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Chris Lattner3a173df2004-10-03 20:35:00 +0000851 def SHR16mCL : I<0xD3, MRM5m, (ops i16mem:$dst),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000852 "shr{w} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +0000853 def SHR32mCL : I<0xD3, MRM5m, (ops i32mem:$dst),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000854 "shr{l} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Chris Lattner3a173df2004-10-03 20:35:00 +0000855 def SHR8mi : Ii8<0xC0, MRM5m, (ops i8mem :$dst, i8imm:$src),
856 "shr{b} {$src, $dst|$dst, $src}">;
857 def SHR16mi : Ii8<0xC1, MRM5m, (ops i16mem:$dst, i8imm:$src),
858 "shr{w} {$src, $dst|$dst, $src}">, OpSize;
859 def SHR32mi : Ii8<0xC1, MRM5m, (ops i32mem:$dst, i8imm:$src),
860 "shr{l} {$src, $dst|$dst, $src}">;
Chris Lattner57a02302004-08-11 04:31:00 +0000861}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000862
Chris Lattner3a173df2004-10-03 20:35:00 +0000863def SAR8rCL : I<0xD2, MRM7r, (ops R8 :$dst, R8 :$src),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000864 "sar{b} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Chris Lattner3a173df2004-10-03 20:35:00 +0000865def SAR16rCL : I<0xD3, MRM7r, (ops R16:$dst, R16:$src),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000866 "sar{w} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +0000867def SAR32rCL : I<0xD3, MRM7r, (ops R32:$dst, R32:$src),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000868 "sar{l} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000869
Chris Lattner36b68902004-08-10 21:21:30 +0000870def SAR8ri : Ii8<0xC0, MRM7r, (ops R8 :$dst, R8 :$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000871 "sar{b} {$src2, $dst|$dst, $src2}">;
Chris Lattner36b68902004-08-10 21:21:30 +0000872def SAR16ri : Ii8<0xC1, MRM7r, (ops R16:$dst, R16:$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000873 "sar{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner36b68902004-08-10 21:21:30 +0000874def SAR32ri : Ii8<0xC1, MRM7r, (ops R32:$dst, R32:$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +0000875 "sar{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnerf29ed092004-08-11 05:07:25 +0000876let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +0000877 def SAR8mCL : I<0xD2, MRM7m, (ops i8mem :$dst),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000878 "sar{b} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Chris Lattner3a173df2004-10-03 20:35:00 +0000879 def SAR16mCL : I<0xD3, MRM7m, (ops i16mem:$dst),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000880 "sar{w} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +0000881 def SAR32mCL : I<0xD3, MRM7m, (ops i32mem:$dst),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000882 "sar{l} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
Chris Lattner3a173df2004-10-03 20:35:00 +0000883 def SAR8mi : Ii8<0xC0, MRM7m, (ops i8mem :$dst, i8imm:$src),
884 "sar{b} {$src, $dst|$dst, $src}">;
885 def SAR16mi : Ii8<0xC1, MRM7m, (ops i16mem:$dst, i8imm:$src),
886 "sar{w} {$src, $dst|$dst, $src}">, OpSize;
887 def SAR32mi : Ii8<0xC1, MRM7m, (ops i32mem:$dst, i8imm:$src),
888 "sar{l} {$src, $dst|$dst, $src}">;
Chris Lattnerf29ed092004-08-11 05:07:25 +0000889}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000890
Chris Lattner40ff6332005-01-19 07:50:03 +0000891// Rotate instructions
892// FIXME: provide shorter instructions when imm8 == 1
893def ROL8rCL : I<0xD2, MRM0r, (ops R8 :$dst, R8 :$src),
894 "rol{b} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
895def ROL16rCL : I<0xD3, MRM0r, (ops R16:$dst, R16:$src),
896 "rol{w} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>, OpSize;
897def ROL32rCL : I<0xD3, MRM0r, (ops R32:$dst, R32:$src),
898 "rol{l} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
899
900def ROL8ri : Ii8<0xC0, MRM0r, (ops R8 :$dst, R8 :$src1, i8imm:$src2),
901 "rol{b} {$src2, $dst|$dst, $src2}">;
902def ROL16ri : Ii8<0xC1, MRM0r, (ops R16:$dst, R16:$src1, i8imm:$src2),
903 "rol{w} {$src2, $dst|$dst, $src2}">, OpSize;
904def ROL32ri : Ii8<0xC1, MRM0r, (ops R32:$dst, R32:$src1, i8imm:$src2),
905 "rol{l} {$src2, $dst|$dst, $src2}">;
906
907let isTwoAddress = 0 in {
908 def ROL8mCL : I<0xD2, MRM0m, (ops i8mem :$dst),
909 "rol{b} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
910 def ROL16mCL : I<0xD3, MRM0m, (ops i16mem:$dst),
911 "rol{w} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>, OpSize;
912 def ROL32mCL : I<0xD3, MRM0m, (ops i32mem:$dst),
913 "rol{l} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
914 def ROL8mi : Ii8<0xC0, MRM0m, (ops i8mem :$dst, i8imm:$src),
915 "rol{b} {$src, $dst|$dst, $src}">;
916 def ROL16mi : Ii8<0xC1, MRM0m, (ops i16mem:$dst, i8imm:$src),
917 "rol{w} {$src, $dst|$dst, $src}">, OpSize;
918 def ROL32mi : Ii8<0xC1, MRM0m, (ops i32mem:$dst, i8imm:$src),
919 "rol{l} {$src, $dst|$dst, $src}">;
920}
921
922def ROR8rCL : I<0xD2, MRM1r, (ops R8 :$dst, R8 :$src),
923 "ror{b} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
924def ROR16rCL : I<0xD3, MRM1r, (ops R16:$dst, R16:$src),
925 "ror{w} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>, OpSize;
926def ROR32rCL : I<0xD3, MRM1r, (ops R32:$dst, R32:$src),
927 "ror{l} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
928
929def ROR8ri : Ii8<0xC0, MRM1r, (ops R8 :$dst, R8 :$src1, i8imm:$src2),
930 "ror{b} {$src2, $dst|$dst, $src2}">;
931def ROR16ri : Ii8<0xC1, MRM1r, (ops R16:$dst, R16:$src1, i8imm:$src2),
932 "ror{w} {$src2, $dst|$dst, $src2}">, OpSize;
933def ROR32ri : Ii8<0xC1, MRM1r, (ops R32:$dst, R32:$src1, i8imm:$src2),
934 "ror{l} {$src2, $dst|$dst, $src2}">;
935let isTwoAddress = 0 in {
936 def ROR8mCL : I<0xD2, MRM1m, (ops i8mem :$dst),
937 "ror{b} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
938 def ROR16mCL : I<0xD3, MRM1m, (ops i16mem:$dst),
939 "ror{w} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>, OpSize;
940 def ROR32mCL : I<0xD3, MRM1m, (ops i32mem:$dst),
941 "ror{l} {%cl, $dst|$dst, %CL}">, Imp<[CL],[]>;
942 def ROR8mi : Ii8<0xC0, MRM1m, (ops i8mem :$dst, i8imm:$src),
943 "ror{b} {$src, $dst|$dst, $src}">;
944 def ROR16mi : Ii8<0xC1, MRM1m, (ops i16mem:$dst, i8imm:$src),
945 "ror{w} {$src, $dst|$dst, $src}">, OpSize;
946 def ROR32mi : Ii8<0xC1, MRM1m, (ops i32mem:$dst, i8imm:$src),
947 "ror{l} {$src, $dst|$dst, $src}">;
948}
949
950
951
952// Double shift instructions (generalizations of rotate)
953
Chris Lattner57a02302004-08-11 04:31:00 +0000954def SHLD32rrCL : I<0xA5, MRMDestReg, (ops R32:$dst, R32:$src1, R32:$src2),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000955 "shld{l} {%cl, $src2, $dst|$dst, $src2, %CL}">,
Chris Lattner3a173df2004-10-03 20:35:00 +0000956 Imp<[CL],[]>, TB;
Chris Lattner57a02302004-08-11 04:31:00 +0000957def SHRD32rrCL : I<0xAD, MRMDestReg, (ops R32:$dst, R32:$src1, R32:$src2),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000958 "shrd{l} {%cl, $src2, $dst|$dst, $src2, %CL}">,
Chris Lattner3a173df2004-10-03 20:35:00 +0000959 Imp<[CL],[]>, TB;
Chris Lattner0df53d22005-01-19 07:31:24 +0000960def SHLD16rrCL : I<0xA5, MRMDestReg, (ops R16:$dst, R16:$src1, R16:$src2),
961 "shld{w} {%cl, $src2, $dst|$dst, $src2, %CL}">,
962 Imp<[CL],[]>, TB, OpSize;
963def SHRD16rrCL : I<0xAD, MRMDestReg, (ops R16:$dst, R16:$src1, R16:$src2),
964 "shrd{w} {%cl, $src2, $dst|$dst, $src2, %CL}">,
965 Imp<[CL],[]>, TB, OpSize;
Chris Lattner41e431b2005-01-19 07:11:01 +0000966
967let isCommutable = 1 in { // These instructions commute to each other.
Chris Lattner3a173df2004-10-03 20:35:00 +0000968def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
969 (ops R32:$dst, R32:$src1, R32:$src2, i8imm:$src3),
970 "shld{l} {$src3, $src2, $dst|$dst, $src2, $src3}">, TB;
971def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
972 (ops R32:$dst, R32:$src1, R32:$src2, i8imm:$src3),
973 "shrd{l} {$src3, $src2, $dst|$dst, $src2, $src3}">, TB;
Chris Lattner0df53d22005-01-19 07:31:24 +0000974def SHLD16rri8 : Ii8<0xA4, MRMDestReg,
975 (ops R16:$dst, R16:$src1, R16:$src2, i8imm:$src3),
976 "shld{w} {$src3, $src2, $dst|$dst, $src2, $src3}">,
977 TB, OpSize;
978def SHRD16rri8 : Ii8<0xAC, MRMDestReg,
979 (ops R16:$dst, R16:$src1, R16:$src2, i8imm:$src3),
980 "shrd{w} {$src3, $src2, $dst|$dst, $src2, $src3}">,
981 TB, OpSize;
Chris Lattner41e431b2005-01-19 07:11:01 +0000982}
Chris Lattner0e967d42004-08-01 08:13:11 +0000983
Chris Lattner57a02302004-08-11 04:31:00 +0000984let isTwoAddress = 0 in {
985 def SHLD32mrCL : I<0xA5, MRMDestMem, (ops i32mem:$dst, R32:$src2),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000986 "shld{l} {%cl, $src2, $dst|$dst, $src2, %CL}">,
Chris Lattner3a173df2004-10-03 20:35:00 +0000987 Imp<[CL],[]>, TB;
Chris Lattner57a02302004-08-11 04:31:00 +0000988 def SHRD32mrCL : I<0xAD, MRMDestMem, (ops i32mem:$dst, R32:$src2),
Chris Lattner707c6fe2004-10-04 01:38:10 +0000989 "shrd{l} {%cl, $src2, $dst|$dst, $src2, %CL}">,
Chris Lattner3a173df2004-10-03 20:35:00 +0000990 Imp<[CL],[]>, TB;
991 def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
992 (ops i32mem:$dst, R32:$src2, i8imm:$src3),
993 "shld{l} {$src3, $src2, $dst|$dst, $src2, $src3}">, TB;
994 def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
995 (ops i32mem:$dst, R32:$src2, i8imm:$src3),
996 "shrd{l} {$src3, $src2, $dst|$dst, $src2, $src3}">, TB;
Chris Lattner0df53d22005-01-19 07:31:24 +0000997
998 def SHLD16mrCL : I<0xA5, MRMDestMem, (ops i16mem:$dst, R16:$src2),
999 "shld{w} {%cl, $src2, $dst|$dst, $src2, %CL}">,
1000 Imp<[CL],[]>, TB, OpSize;
1001 def SHRD16mrCL : I<0xAD, MRMDestMem, (ops i16mem:$dst, R16:$src2),
1002 "shrd{w} {%cl, $src2, $dst|$dst, $src2, %CL}">,
1003 Imp<[CL],[]>, TB, OpSize;
1004 def SHLD16mri8 : Ii8<0xA4, MRMDestMem,
1005 (ops i16mem:$dst, R16:$src2, i8imm:$src3),
1006 "shld{w} {$src3, $src2, $dst|$dst, $src2, $src3}">,
1007 TB, OpSize;
1008 def SHRD16mri8 : Ii8<0xAC, MRMDestMem,
1009 (ops i16mem:$dst, R16:$src2, i8imm:$src3),
1010 "shrd{w} {$src3, $src2, $dst|$dst, $src2, $src3}">,
1011 TB, OpSize;
Chris Lattner57a02302004-08-11 04:31:00 +00001012}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001013
1014
Chris Lattnercc65bee2005-01-02 02:35:46 +00001015// Arithmetic.
1016let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y
Chris Lattner3a173df2004-10-03 20:35:00 +00001017def ADD8rr : I<0x00, MRMDestReg, (ops R8 :$dst, R8 :$src1, R8 :$src2),
1018 "add{b} {$src2, $dst|$dst, $src2}">;
Chris Lattnercc65bee2005-01-02 02:35:46 +00001019let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Chris Lattner3a173df2004-10-03 20:35:00 +00001020def ADD16rr : I<0x01, MRMDestReg, (ops R16:$dst, R16:$src1, R16:$src2),
1021 "add{w} {$src2, $dst|$dst, $src2}">, OpSize;
1022def ADD32rr : I<0x01, MRMDestReg, (ops R32:$dst, R32:$src1, R32:$src2),
1023 "add{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnercc65bee2005-01-02 02:35:46 +00001024} // end isConvertibleToThreeAddress
1025} // end isCommutable
Chris Lattner3a173df2004-10-03 20:35:00 +00001026def ADD8rm : I<0x02, MRMSrcMem, (ops R8 :$dst, R8 :$src1, i8mem :$src2),
1027 "add{b} {$src2, $dst|$dst, $src2}">;
1028def ADD16rm : I<0x03, MRMSrcMem, (ops R16:$dst, R16:$src1, i16mem:$src2),
1029 "add{w} {$src2, $dst|$dst, $src2}">, OpSize;
1030def ADD32rm : I<0x03, MRMSrcMem, (ops R32:$dst, R32:$src1, i32mem:$src2),
1031 "add{l} {$src2, $dst|$dst, $src2}">;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001032
Chris Lattner3a173df2004-10-03 20:35:00 +00001033def ADD8ri : Ii8<0x80, MRM0r, (ops R8:$dst, R8:$src1, i8imm:$src2),
1034 "add{b} {$src2, $dst|$dst, $src2}">;
Chris Lattnercc65bee2005-01-02 02:35:46 +00001035
1036let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Chris Lattner3a173df2004-10-03 20:35:00 +00001037def ADD16ri : Ii16<0x81, MRM0r, (ops R16:$dst, R16:$src1, i16imm:$src2),
1038 "add{w} {$src2, $dst|$dst, $src2}">, OpSize;
1039def ADD32ri : Ii32<0x81, MRM0r, (ops R32:$dst, R32:$src1, i32imm:$src2),
1040 "add{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnercc65bee2005-01-02 02:35:46 +00001041}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001042
Chris Lattner3a173df2004-10-03 20:35:00 +00001043def ADD16ri8 : Ii8<0x83, MRM0r, (ops R16:$dst, R16:$src1, i8imm:$src2),
1044 "add{w} {$src2, $dst|$dst, $src2}">, OpSize;
1045def ADD32ri8 : Ii8<0x83, MRM0r, (ops R32:$dst, R32:$src1, i8imm:$src2),
1046 "add{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +00001047
1048let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +00001049 def ADD8mr : I<0x00, MRMDestMem, (ops i8mem :$dst, R8 :$src2),
1050 "add{b} {$src2, $dst|$dst, $src2}">;
1051 def ADD16mr : I<0x01, MRMDestMem, (ops i16mem:$dst, R16:$src2),
1052 "add{w} {$src2, $dst|$dst, $src2}">, OpSize;
1053 def ADD32mr : I<0x01, MRMDestMem, (ops i32mem:$dst, R32:$src2),
1054 "add{l} {$src2, $dst|$dst, $src2}">;
1055 def ADD8mi : Ii8<0x80, MRM0m, (ops i8mem :$dst, i8imm :$src2),
1056 "add{b} {$src2, $dst|$dst, $src2}">;
1057 def ADD16mi : Ii16<0x81, MRM0m, (ops i16mem:$dst, i16imm:$src2),
1058 "add{w} {$src2, $dst|$dst, $src2}">, OpSize;
1059 def ADD32mi : Ii32<0x81, MRM0m, (ops i32mem:$dst, i32imm:$src2),
1060 "add{l} {$src2, $dst|$dst, $src2}">;
1061 def ADD16mi8 : Ii8<0x83, MRM0m, (ops i16mem:$dst, i8imm :$src2),
1062 "add{w} {$src2, $dst|$dst, $src2}">, OpSize;
1063 def ADD32mi8 : Ii8<0x83, MRM0m, (ops i32mem:$dst, i8imm :$src2),
1064 "add{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +00001065}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001066
Chris Lattner10197ff2005-01-03 01:27:59 +00001067let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y
Chris Lattner3a173df2004-10-03 20:35:00 +00001068def ADC32rr : I<0x11, MRMDestReg, (ops R32:$dst, R32:$src1, R32:$src2),
1069 "adc{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner10197ff2005-01-03 01:27:59 +00001070}
Chris Lattner3a173df2004-10-03 20:35:00 +00001071def ADC32rm : I<0x13, MRMSrcMem , (ops R32:$dst, R32:$src1, i32mem:$src2),
1072 "adc{l} {$src2, $dst|$dst, $src2}">;
1073def ADC32ri : Ii32<0x81, MRM2r, (ops R32:$dst, R32:$src1, i32imm:$src2),
1074 "adc{l} {$src2, $dst|$dst, $src2}">;
1075def ADC32ri8 : Ii8<0x83, MRM2r, (ops R32:$dst, R32:$src1, i8imm:$src2),
1076 "adc{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +00001077
1078let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +00001079 def ADC32mr : I<0x11, MRMDestMem, (ops i32mem:$dst, R32:$src2),
1080 "adc{l} {$src2, $dst|$dst, $src2}">;
1081 def ADC32mi : Ii32<0x81, MRM2m, (ops i32mem:$dst, i32imm:$src2),
1082 "adc{l} {$src2, $dst|$dst, $src2}">;
1083 def ADC32mi8 : Ii8<0x83, MRM2m, (ops i32mem:$dst, i8imm :$src2),
1084 "adc{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +00001085}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001086
Chris Lattner3a173df2004-10-03 20:35:00 +00001087def SUB8rr : I<0x28, MRMDestReg, (ops R8 :$dst, R8 :$src1, R8 :$src2),
1088 "sub{b} {$src2, $dst|$dst, $src2}">;
1089def SUB16rr : I<0x29, MRMDestReg, (ops R16:$dst, R16:$src1, R16:$src2),
1090 "sub{w} {$src2, $dst|$dst, $src2}">, OpSize;
1091def SUB32rr : I<0x29, MRMDestReg, (ops R32:$dst, R32:$src1, R32:$src2),
1092 "sub{l} {$src2, $dst|$dst, $src2}">;
1093def SUB8rm : I<0x2A, MRMSrcMem, (ops R8 :$dst, R8 :$src1, i8mem :$src2),
1094 "sub{b} {$src2, $dst|$dst, $src2}">;
1095def SUB16rm : I<0x2B, MRMSrcMem, (ops R16:$dst, R16:$src1, i16mem:$src2),
1096 "sub{w} {$src2, $dst|$dst, $src2}">, OpSize;
1097def SUB32rm : I<0x2B, MRMSrcMem, (ops R32:$dst, R32:$src1, i32mem:$src2),
1098 "sub{l} {$src2, $dst|$dst, $src2}">;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001099
Chris Lattner36b68902004-08-10 21:21:30 +00001100def SUB8ri : Ii8 <0x80, MRM5r, (ops R8:$dst, R8:$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001101 "sub{b} {$src2, $dst|$dst, $src2}">;
Chris Lattner36b68902004-08-10 21:21:30 +00001102def SUB16ri : Ii16<0x81, MRM5r, (ops R16:$dst, R16:$src1, i16imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001103 "sub{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner36b68902004-08-10 21:21:30 +00001104def SUB32ri : Ii32<0x81, MRM5r, (ops R32:$dst, R32:$src1, i32imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001105 "sub{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner36b68902004-08-10 21:21:30 +00001106def SUB16ri8 : Ii8<0x83, MRM5r, (ops R16:$dst, R16:$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001107 "sub{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner36b68902004-08-10 21:21:30 +00001108def SUB32ri8 : Ii8<0x83, MRM5r, (ops R32:$dst, R32:$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001109 "sub{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +00001110let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +00001111 def SUB8mr : I<0x28, MRMDestMem, (ops i8mem :$dst, R8 :$src2),
1112 "sub{b} {$src2, $dst|$dst, $src2}">;
1113 def SUB16mr : I<0x29, MRMDestMem, (ops i16mem:$dst, R16:$src2),
1114 "sub{w} {$src2, $dst|$dst, $src2}">, OpSize;
1115 def SUB32mr : I<0x29, MRMDestMem, (ops i32mem:$dst, R32:$src2),
1116 "sub{l} {$src2, $dst|$dst, $src2}">;
1117 def SUB8mi : Ii8<0x80, MRM5m, (ops i8mem :$dst, i8imm:$src2),
1118 "sub{b} {$src2, $dst|$dst, $src2}">;
1119 def SUB16mi : Ii16<0x81, MRM5m, (ops i16mem:$dst, i16imm:$src2),
1120 "sub{w} {$src2, $dst|$dst, $src2}">, OpSize;
1121 def SUB32mi : Ii32<0x81, MRM5m, (ops i32mem:$dst, i32imm:$src2),
1122 "sub{l} {$src2, $dst|$dst, $src2}">;
1123 def SUB16mi8 : Ii8<0x83, MRM5m, (ops i16mem:$dst, i8imm :$src2),
1124 "sub{w} {$src2, $dst|$dst, $src2}">, OpSize;
1125 def SUB32mi8 : Ii8<0x83, MRM5m, (ops i32mem:$dst, i8imm :$src2),
1126 "sub{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +00001127}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001128
Chris Lattner3a173df2004-10-03 20:35:00 +00001129def SBB32rr : I<0x19, MRMDestReg, (ops R32:$dst, R32:$src1, R32:$src2),
Chris Lattnerd93d3b02004-10-06 04:01:02 +00001130 "sbb{l} {$src2, $dst|$dst, $src2}">;
1131
Chris Lattner57a02302004-08-11 04:31:00 +00001132let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +00001133 def SBB32mr : I<0x19, MRMDestMem, (ops i32mem:$dst, R32:$src2),
1134 "sbb{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnerd93d3b02004-10-06 04:01:02 +00001135 def SBB8mi : Ii32<0x80, MRM3m, (ops i8mem:$dst, i8imm:$src2),
1136 "sbb{b} {$src2, $dst|$dst, $src2}">;
1137 def SBB16mi : Ii32<0x81, MRM3m, (ops i16mem:$dst, i16imm:$src2),
1138 "sbb{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +00001139 def SBB32mi : Ii32<0x81, MRM3m, (ops i32mem:$dst, i32imm:$src2),
1140 "sbb{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnerd93d3b02004-10-06 04:01:02 +00001141 def SBB16mi8 : Ii8<0x83, MRM3m, (ops i16mem:$dst, i8imm :$src2),
1142 "sbb{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +00001143 def SBB32mi8 : Ii8<0x83, MRM3m, (ops i32mem:$dst, i8imm :$src2),
1144 "sbb{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +00001145}
Chris Lattnerd93d3b02004-10-06 04:01:02 +00001146def SBB8ri : Ii8<0x80, MRM3r, (ops R8:$dst, R8:$src1, i8imm:$src2),
1147 "sbb{b} {$src2, $dst|$dst, $src2}">;
1148def SBB16ri : Ii16<0x81, MRM3r, (ops R16:$dst, R16:$src1, i16imm:$src2),
1149 "sbb{w} {$src2, $dst|$dst, $src2}">, OpSize;
1150
Chris Lattner57a02302004-08-11 04:31:00 +00001151def SBB32rm : I<0x1B, MRMSrcMem, (ops R32:$dst, R32:$src1, i32mem:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001152 "sbb{l} {$src2, $dst|$dst, $src2}">;
Chris Lattner36b68902004-08-10 21:21:30 +00001153def SBB32ri : Ii32<0x81, MRM3r, (ops R32:$dst, R32:$src1, i32imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001154 "sbb{l} {$src2, $dst|$dst, $src2}">;
Chris Lattnerd93d3b02004-10-06 04:01:02 +00001155
Chris Lattner09c750f2004-10-06 14:31:50 +00001156def SBB16ri8 : Ii8<0x83, MRM3r, (ops R16:$dst, R16:$src1, i8imm:$src2),
1157 "sbb{w} {$src2, $dst|$dst, $src2}">, OpSize;
Chris Lattner36b68902004-08-10 21:21:30 +00001158def SBB32ri8 : Ii8<0x83, MRM3r, (ops R32:$dst, R32:$src1, i8imm:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001159 "sbb{l} {$src2, $dst|$dst, $src2}">;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001160
Chris Lattner10197ff2005-01-03 01:27:59 +00001161let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
Chris Lattner3a173df2004-10-03 20:35:00 +00001162def IMUL16rr : I<0xAF, MRMSrcReg, (ops R16:$dst, R16:$src1, R16:$src2),
1163 "imul{w} {$src2, $dst|$dst, $src2}">, TB, OpSize;
1164def IMUL32rr : I<0xAF, MRMSrcReg, (ops R32:$dst, R32:$src1, R32:$src2),
1165 "imul{l} {$src2, $dst|$dst, $src2}">, TB;
Chris Lattner10197ff2005-01-03 01:27:59 +00001166}
Chris Lattner3a173df2004-10-03 20:35:00 +00001167def IMUL16rm : I<0xAF, MRMSrcMem, (ops R16:$dst, R16:$src1, i16mem:$src2),
1168 "imul{w} {$src2, $dst|$dst, $src2}">, TB, OpSize;
1169def IMUL32rm : I<0xAF, MRMSrcMem, (ops R32:$dst, R32:$src1, i32mem:$src2),
1170 "imul{l} {$src2, $dst|$dst, $src2}">, TB;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001171
1172} // end Two Address instructions
1173
Chris Lattnerf5d3a832004-08-11 05:31:07 +00001174// Suprisingly enough, these are not two address instructions!
Chris Lattner3a173df2004-10-03 20:35:00 +00001175def IMUL16rri : Ii16<0x69, MRMSrcReg, // R16 = R16*I16
1176 (ops R16:$dst, R16:$src1, i16imm:$src2),
1177 "imul{w} {$src2, $src1, $dst|$dst, $src1, $src2}">,
1178 OpSize;
1179def IMUL32rri : Ii32<0x69, MRMSrcReg, // R32 = R32*I32
1180 (ops R32:$dst, R32:$src1, i32imm:$src2),
1181 "imul{l} {$src2, $src1, $dst|$dst, $src1, $src2}">;
1182def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // R16 = R16*I8
1183 (ops R16:$dst, R16:$src1, i8imm:$src2),
1184 "imul{w} {$src2, $src1, $dst|$dst, $src1, $src2}">, OpSize;
1185def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // R32 = R32*I8
1186 (ops R32:$dst, R32:$src1, i8imm:$src2),
1187 "imul{l} {$src2, $src1, $dst|$dst, $src1, $src2}">;
Chris Lattnerf5d3a832004-08-11 05:31:07 +00001188
Chris Lattner3a173df2004-10-03 20:35:00 +00001189def IMUL16rmi : Ii16<0x69, MRMSrcMem, // R16 = [mem16]*I16
1190 (ops R32:$dst, i16mem:$src1, i16imm:$src2),
1191 "imul{w} {$src2, $src1, $dst|$dst, $src1, $src2}">, OpSize;
1192def IMUL32rmi : Ii32<0x69, MRMSrcMem, // R32 = [mem32]*I32
1193 (ops R32:$dst, i32mem:$src1, i32imm:$src2),
1194 "imul{l} {$src2, $src1, $dst|$dst, $src1, $src2}">;
1195def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // R16 = [mem16]*I8
1196 (ops R32:$dst, i16mem:$src1, i8imm :$src2),
1197 "imul{w} {$src2, $src1, $dst|$dst, $src1, $src2}">, OpSize;
1198def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // R32 = [mem32]*I8
1199 (ops R32:$dst, i32mem:$src1, i8imm: $src2),
1200 "imul{l} {$src2, $src1, $dst|$dst, $src1, $src2}">;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001201
1202//===----------------------------------------------------------------------===//
1203// Test instructions are just like AND, except they don't generate a result.
Chris Lattner3a173df2004-10-03 20:35:00 +00001204//
Chris Lattnercc65bee2005-01-02 02:35:46 +00001205let isCommutable = 1 in { // TEST X, Y --> TEST Y, X
Chris Lattner36b68902004-08-10 21:21:30 +00001206def TEST8rr : I<0x84, MRMDestReg, (ops R8:$src1, R8:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001207 "test{b} {$src2, $src1|$src1, $src2}">;
Chris Lattner36b68902004-08-10 21:21:30 +00001208def TEST16rr : I<0x85, MRMDestReg, (ops R16:$src1, R16:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001209 "test{w} {$src2, $src1|$src1, $src2}">, OpSize;
Chris Lattner36b68902004-08-10 21:21:30 +00001210def TEST32rr : I<0x85, MRMDestReg, (ops R32:$src1, R32:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001211 "test{l} {$src2, $src1|$src1, $src2}">;
Chris Lattnercc65bee2005-01-02 02:35:46 +00001212}
Chris Lattner57a02302004-08-11 04:31:00 +00001213def TEST8mr : I<0x84, MRMDestMem, (ops i8mem :$src1, R8 :$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001214 "test{b} {$src2, $src1|$src1, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +00001215def TEST16mr : I<0x85, MRMDestMem, (ops i16mem:$src1, R16:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001216 "test{w} {$src2, $src1|$src1, $src2}">, OpSize;
Chris Lattner57a02302004-08-11 04:31:00 +00001217def TEST32mr : I<0x85, MRMDestMem, (ops i32mem:$src1, R32:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001218 "test{l} {$src2, $src1|$src1, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +00001219def TEST8rm : I<0x84, MRMSrcMem, (ops R8 :$src1, i8mem :$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001220 "test{b} {$src2, $src1|$src1, $src2}">;
Chris Lattner57a02302004-08-11 04:31:00 +00001221def TEST16rm : I<0x85, MRMSrcMem, (ops R16:$src1, i16mem:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001222 "test{w} {$src2, $src1|$src1, $src2}">, OpSize;
Chris Lattner57a02302004-08-11 04:31:00 +00001223def TEST32rm : I<0x85, MRMSrcMem, (ops R32:$src1, i32mem:$src2),
Chris Lattner3a173df2004-10-03 20:35:00 +00001224 "test{l} {$src2, $src1|$src1, $src2}">;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001225
Chris Lattner707c6fe2004-10-04 01:38:10 +00001226def TEST8ri : Ii8 <0xF6, MRM0r, // flags = R8 & imm8
1227 (ops R8:$src1, i8imm:$src2),
1228 "test{b} {$src2, $src1|$src1, $src2}">;
1229def TEST16ri : Ii16<0xF7, MRM0r, // flags = R16 & imm16
1230 (ops R16:$src1, i16imm:$src2),
1231 "test{w} {$src2, $src1|$src1, $src2}">, OpSize;
1232def TEST32ri : Ii32<0xF7, MRM0r, // flags = R32 & imm32
1233 (ops R32:$src1, i32imm:$src2),
1234 "test{l} {$src2, $src1|$src1, $src2}">;
1235def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8
1236 (ops i32mem:$src1, i8imm:$src2),
1237 "test{b} {$src2, $src1|$src1, $src2}">;
1238def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16
1239 (ops i16mem:$src1, i16imm:$src2),
1240 "test{w} {$src2, $src1|$src1, $src2}">, OpSize;
1241def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32
1242 (ops i32mem:$src1, i32imm:$src2),
1243 "test{l} {$src2, $src1|$src1, $src2}">;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001244
1245
1246
1247// Condition code ops, incl. set if equal/not equal/...
Chris Lattner30bf2d82004-08-10 20:17:41 +00001248def SAHF : I<0x9E, RawFrm, (ops), "sahf">, Imp<[AH],[]>; // flags = AH
1249def LAHF : I<0x9F, RawFrm, (ops), "lahf">, Imp<[],[AH]>; // AH = flags
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001250
Chris Lattner3a173df2004-10-03 20:35:00 +00001251def SETBr : I<0x92, MRM0r,
1252 (ops R8 :$dst), "setb $dst">, TB; // R8 = < unsign
1253def SETBm : I<0x92, MRM0m,
1254 (ops i8mem:$dst), "setb $dst">, TB; // [mem8] = < unsign
1255def SETAEr : I<0x93, MRM0r,
1256 (ops R8 :$dst), "setae $dst">, TB; // R8 = >= unsign
1257def SETAEm : I<0x93, MRM0m,
1258 (ops i8mem:$dst), "setae $dst">, TB; // [mem8] = >= unsign
1259def SETEr : I<0x94, MRM0r,
1260 (ops R8 :$dst), "sete $dst">, TB; // R8 = ==
1261def SETEm : I<0x94, MRM0m,
1262 (ops i8mem:$dst), "sete $dst">, TB; // [mem8] = ==
1263def SETNEr : I<0x95, MRM0r,
1264 (ops R8 :$dst), "setne $dst">, TB; // R8 = !=
1265def SETNEm : I<0x95, MRM0m,
1266 (ops i8mem:$dst), "setne $dst">, TB; // [mem8] = !=
1267def SETBEr : I<0x96, MRM0r,
1268 (ops R8 :$dst), "setbe $dst">, TB; // R8 = <= unsign
1269def SETBEm : I<0x96, MRM0m,
1270 (ops i8mem:$dst), "setbe $dst">, TB; // [mem8] = <= unsign
1271def SETAr : I<0x97, MRM0r,
1272 (ops R8 :$dst), "seta $dst">, TB; // R8 = > signed
1273def SETAm : I<0x97, MRM0m,
1274 (ops i8mem:$dst), "seta $dst">, TB; // [mem8] = > signed
1275def SETSr : I<0x98, MRM0r,
1276 (ops R8 :$dst), "sets $dst">, TB; // R8 = <sign bit>
1277def SETSm : I<0x98, MRM0m,
1278 (ops i8mem:$dst), "sets $dst">, TB; // [mem8] = <sign bit>
1279def SETNSr : I<0x99, MRM0r,
1280 (ops R8 :$dst), "setns $dst">, TB; // R8 = !<sign bit>
1281def SETNSm : I<0x99, MRM0m,
1282 (ops i8mem:$dst), "setns $dst">, TB; // [mem8] = !<sign bit>
1283def SETPr : I<0x9A, MRM0r,
1284 (ops R8 :$dst), "setp $dst">, TB; // R8 = parity
1285def SETPm : I<0x9A, MRM0m,
1286 (ops i8mem:$dst), "setp $dst">, TB; // [mem8] = parity
Chris Lattnercc65bee2005-01-02 02:35:46 +00001287def SETNPr : I<0x9B, MRM0r,
1288 (ops R8 :$dst), "setnp $dst">, TB; // R8 = not parity
1289def SETNPm : I<0x9B, MRM0m,
1290 (ops i8mem:$dst), "setnp $dst">, TB; // [mem8] = not parity
Chris Lattner3a173df2004-10-03 20:35:00 +00001291def SETLr : I<0x9C, MRM0r,
1292 (ops R8 :$dst), "setl $dst">, TB; // R8 = < signed
1293def SETLm : I<0x9C, MRM0m,
1294 (ops i8mem:$dst), "setl $dst">, TB; // [mem8] = < signed
1295def SETGEr : I<0x9D, MRM0r,
1296 (ops R8 :$dst), "setge $dst">, TB; // R8 = >= signed
1297def SETGEm : I<0x9D, MRM0m,
1298 (ops i8mem:$dst), "setge $dst">, TB; // [mem8] = >= signed
1299def SETLEr : I<0x9E, MRM0r,
1300 (ops R8 :$dst), "setle $dst">, TB; // R8 = <= signed
1301def SETLEm : I<0x9E, MRM0m,
1302 (ops i8mem:$dst), "setle $dst">, TB; // [mem8] = <= signed
1303def SETGr : I<0x9F, MRM0r,
1304 (ops R8 :$dst), "setg $dst">, TB; // R8 = < signed
1305def SETGm : I<0x9F, MRM0m,
1306 (ops i8mem:$dst), "setg $dst">, TB; // [mem8] = < signed
Chris Lattner1cca5e32003-08-03 21:54:21 +00001307
1308// Integer comparisons
Chris Lattner3a173df2004-10-03 20:35:00 +00001309def CMP8rr : I<0x38, MRMDestReg,
1310 (ops R8 :$src1, R8 :$src2),
1311 "cmp{b} {$src2, $src1|$src1, $src2}">;
1312def CMP16rr : I<0x39, MRMDestReg,
1313 (ops R16:$src1, R16:$src2),
1314 "cmp{w} {$src2, $src1|$src1, $src2}">, OpSize;
1315def CMP32rr : I<0x39, MRMDestReg,
1316 (ops R32:$src1, R32:$src2),
1317 "cmp{l} {$src2, $src1|$src1, $src2}">;
1318def CMP8mr : I<0x38, MRMDestMem,
1319 (ops i8mem :$src1, R8 :$src2),
1320 "cmp{b} {$src2, $src1|$src1, $src2}">;
1321def CMP16mr : I<0x39, MRMDestMem,
1322 (ops i16mem:$src1, R16:$src2),
1323 "cmp{w} {$src2, $src1|$src1, $src2}">, OpSize;
1324def CMP32mr : I<0x39, MRMDestMem,
1325 (ops i32mem:$src1, R32:$src2),
1326 "cmp{l} {$src2, $src1|$src1, $src2}">;
1327def CMP8rm : I<0x3A, MRMSrcMem,
1328 (ops R8 :$src1, i8mem :$src2),
1329 "cmp{b} {$src2, $src1|$src1, $src2}">;
1330def CMP16rm : I<0x3B, MRMSrcMem,
1331 (ops R16:$src1, i16mem:$src2),
1332 "cmp{w} {$src2, $src1|$src1, $src2}">, OpSize;
1333def CMP32rm : I<0x3B, MRMSrcMem,
1334 (ops R32:$src1, i32mem:$src2),
1335 "cmp{l} {$src2, $src1|$src1, $src2}">;
1336def CMP8ri : Ii8<0x80, MRM7r,
1337 (ops R16:$src1, i8imm:$src2),
1338 "cmp{b} {$src2, $src1|$src1, $src2}">;
1339def CMP16ri : Ii16<0x81, MRM7r,
1340 (ops R16:$src1, i16imm:$src2),
1341 "cmp{w} {$src2, $src1|$src1, $src2}">, OpSize;
1342def CMP32ri : Ii32<0x81, MRM7r,
1343 (ops R32:$src1, i32imm:$src2),
1344 "cmp{l} {$src2, $src1|$src1, $src2}">;
1345def CMP8mi : Ii8 <0x80, MRM7m,
1346 (ops i8mem :$src1, i8imm :$src2),
1347 "cmp{b} {$src2, $src1|$src1, $src2}">;
1348def CMP16mi : Ii16<0x81, MRM7m,
1349 (ops i16mem:$src1, i16imm:$src2),
1350 "cmp{w} {$src2, $src1|$src1, $src2}">, OpSize;
1351def CMP32mi : Ii32<0x81, MRM7m,
1352 (ops i32mem:$src1, i32imm:$src2),
1353 "cmp{l} {$src2, $src1|$src1, $src2}">;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001354
1355// Sign/Zero extenders
Chris Lattner3a173df2004-10-03 20:35:00 +00001356def MOVSX16rr8 : I<0xBE, MRMSrcReg, (ops R16:$dst, R8 :$src),
1357 "movs{bw|x} {$src, $dst|$dst, $src}">, TB, OpSize;
1358def MOVSX16rm8 : I<0xBE, MRMSrcMem, (ops R16:$dst, i8mem :$src),
1359 "movs{bw|x} {$src, $dst|$dst, $src}">, TB, OpSize;
1360def MOVSX32rr8 : I<0xBE, MRMSrcReg, (ops R32:$dst, R8 :$src),
1361 "movs{bl|x} {$src, $dst|$dst, $src}">, TB;
1362def MOVSX32rm8 : I<0xBE, MRMSrcMem, (ops R32:$dst, i8mem :$src),
1363 "movs{bl|x} {$src, $dst|$dst, $src}">, TB;
1364def MOVSX32rr16: I<0xBF, MRMSrcReg, (ops R32:$dst, R16:$src),
1365 "movs{wl|x} {$src, $dst|$dst, $src}">, TB;
1366def MOVSX32rm16: I<0xBF, MRMSrcMem, (ops R32:$dst, i16mem:$src),
1367 "movs{wl|x} {$src, $dst|$dst, $src}">, TB;
Alkis Evlogimenosa7be9822004-02-17 09:14:23 +00001368
Chris Lattner3a173df2004-10-03 20:35:00 +00001369def MOVZX16rr8 : I<0xB6, MRMSrcReg, (ops R16:$dst, R8 :$src),
1370 "movz{bw|x} {$src, $dst|$dst, $src}">, TB, OpSize;
1371def MOVZX16rm8 : I<0xB6, MRMSrcMem, (ops R16:$dst, i8mem :$src),
1372 "movz{bw|x} {$src, $dst|$dst, $src}">, TB, OpSize;
1373def MOVZX32rr8 : I<0xB6, MRMSrcReg, (ops R32:$dst, R8 :$src),
1374 "movz{bl|x} {$src, $dst|$dst, $src}">, TB;
1375def MOVZX32rm8 : I<0xB6, MRMSrcMem, (ops R32:$dst, i8mem :$src),
1376 "movz{bl|x} {$src, $dst|$dst, $src}">, TB;
1377def MOVZX32rr16: I<0xB7, MRMSrcReg, (ops R32:$dst, R16:$src),
1378 "movz{wl|x} {$src, $dst|$dst, $src}">, TB;
1379def MOVZX32rm16: I<0xB7, MRMSrcMem, (ops R32:$dst, i16mem:$src),
1380 "movz{wl|x} {$src, $dst|$dst, $src}">, TB;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001381
1382
1383//===----------------------------------------------------------------------===//
1384// Floating point support
1385//===----------------------------------------------------------------------===//
1386
1387// FIXME: These need to indicate mod/ref sets for FP regs... & FP 'TOP'
1388
Chris Lattner9795b3a2004-08-11 06:50:10 +00001389// Floating point instruction template
Chris Lattner0f38e6c2004-08-11 05:54:16 +00001390class FPI<bits<8> o, Format F, FPFormat fp, dag ops, string asm>
Chris Lattnerc96bb812004-08-11 07:12:04 +00001391 : X86Inst<o, F, NoImm, ops, asm> {
Chris Lattner9795b3a2004-08-11 06:50:10 +00001392 let FPForm = fp; let FPFormBits = FPForm.Value;
1393}
Chris Lattner1cca5e32003-08-03 21:54:21 +00001394
Chris Lattner9f8fd6d2004-02-02 19:31:38 +00001395// Pseudo instructions for floating point. We use these pseudo instructions
1396// because they can be expanded by the fp spackifier into one of many different
1397// forms of instructions for doing these operations. Until the stackifier runs,
1398// we prefer to be abstract.
Chris Lattner3a173df2004-10-03 20:35:00 +00001399def FpMOV : FPI<0, Pseudo, SpecialFP,
1400 (ops RFP, RFP), "">; // f1 = fmov f2
1401def FpADD : FPI<0, Pseudo, TwoArgFP ,
1402 (ops RFP, RFP, RFP), "">; // f1 = fadd f2, f3
1403def FpSUB : FPI<0, Pseudo, TwoArgFP ,
1404 (ops RFP, RFP, RFP), "">; // f1 = fsub f2, f3
1405def FpMUL : FPI<0, Pseudo, TwoArgFP ,
1406 (ops RFP, RFP, RFP), "">; // f1 = fmul f2, f3
1407def FpDIV : FPI<0, Pseudo, TwoArgFP ,
1408 (ops RFP, RFP, RFP), "">; // f1 = fdiv f2, f3
Chris Lattner1cca5e32003-08-03 21:54:21 +00001409
Alkis Evlogimenos93c1ab22004-09-08 18:29:31 +00001410def FpGETRESULT : FPI<0, Pseudo, SpecialFP, (ops RFP), "">,
1411 Imp<[ST0], []>; // FPR = ST(0)
Alkis Evlogimenos978f6292004-09-08 16:54:54 +00001412
Alkis Evlogimenos93c1ab22004-09-08 18:29:31 +00001413def FpSETRESULT : FPI<0, Pseudo, SpecialFP, (ops RFP), "">,
1414 Imp<[], [ST0]>; // ST(0) = FPR
Chris Lattner1cca5e32003-08-03 21:54:21 +00001415
Chris Lattner3a173df2004-10-03 20:35:00 +00001416// FADD reg, mem: Before stackification, these are represented by:
1417// R1 = FADD* R2, [mem]
1418def FADD32m : FPI<0xD8, MRM0m, OneArgFPRW, // ST(0) = ST(0) + [mem32real]
Chris Lattner60c715c2004-10-04 00:43:31 +00001419 (ops f32mem:$src), "fadd{s} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001420def FADD64m : FPI<0xDC, MRM0m, OneArgFPRW, // ST(0) = ST(0) + [mem64real]
Chris Lattner60c715c2004-10-04 00:43:31 +00001421 (ops f64mem:$src), "fadd{l} $src">;
1422//def FIADD16m : FPI<0xDE, MRM0m, OneArgFPRW>; // ST(0) = ST(0) + [mem16int]
1423//def FIADD32m : FPI<0xDA, MRM0m, OneArgFPRW>; // ST(0) = ST(0) + [mem32int]
Chris Lattner490e86f2004-04-11 20:24:15 +00001424
Chris Lattner3a173df2004-10-03 20:35:00 +00001425// FMUL reg, mem: Before stackification, these are represented by:
1426// R1 = FMUL* R2, [mem]
1427def FMUL32m : FPI<0xD8, MRM1m, OneArgFPRW, // ST(0) = ST(0) * [mem32real]
Chris Lattner60c715c2004-10-04 00:43:31 +00001428 (ops f32mem:$src), "fmul{s} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001429def FMUL64m : FPI<0xDC, MRM1m, OneArgFPRW, // ST(0) = ST(0) * [mem64real]
Chris Lattner60c715c2004-10-04 00:43:31 +00001430 (ops f64mem:$src), "fmul{l} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001431// ST(0) = ST(0) * [mem16int]
1432//def FIMUL16m : FPI16m<"fimul", 0xDE, MRM1m, OneArgFPRW>;
1433// ST(0) = ST(0) * [mem32int]
1434//def FIMUL32m : FPI32m<"fimul", 0xDA, MRM1m, OneArgFPRW>;
Chris Lattner490e86f2004-04-11 20:24:15 +00001435
Chris Lattner3a173df2004-10-03 20:35:00 +00001436// FSUB reg, mem: Before stackification, these are represented by:
1437// R1 = FSUB* R2, [mem]
1438def FSUB32m : FPI<0xD8, MRM4m, OneArgFPRW, // ST(0) = ST(0) - [mem32real]
Chris Lattner60c715c2004-10-04 00:43:31 +00001439 (ops f32mem:$src), "fsub{s} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001440def FSUB64m : FPI<0xDC, MRM4m, OneArgFPRW, // ST(0) = ST(0) - [mem64real]
Chris Lattner60c715c2004-10-04 00:43:31 +00001441 (ops f64mem:$src), "fsub{l} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001442// ST(0) = ST(0) - [mem16int]
1443//def FISUB16m : FPI16m<"fisub", 0xDE, MRM4m, OneArgFPRW>;
1444// ST(0) = ST(0) - [mem32int]
1445//def FISUB32m : FPI32m<"fisub", 0xDA, MRM4m, OneArgFPRW>;
Chris Lattner490e86f2004-04-11 20:24:15 +00001446
Chris Lattner3a173df2004-10-03 20:35:00 +00001447// FSUBR reg, mem: Before stackification, these are represented by:
1448// R1 = FSUBR* R2, [mem]
Chris Lattner490e86f2004-04-11 20:24:15 +00001449
Chris Lattner3a173df2004-10-03 20:35:00 +00001450// Note that the order of operands does not reflect the operation being
1451// performed.
1452def FSUBR32m : FPI<0xD8, MRM5m, OneArgFPRW, // ST(0) = [mem32real] - ST(0)
Chris Lattner60c715c2004-10-04 00:43:31 +00001453 (ops f32mem:$src), "fsubr{s} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001454def FSUBR64m : FPI<0xDC, MRM5m, OneArgFPRW, // ST(0) = [mem64real] - ST(0)
Chris Lattner60c715c2004-10-04 00:43:31 +00001455 (ops f64mem:$src), "fsubr{l} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001456// ST(0) = [mem16int] - ST(0)
1457//def FISUBR16m : FPI16m<"fisubr", 0xDE, MRM5m, OneArgFPRW>;
1458// ST(0) = [mem32int] - ST(0)
1459//def FISUBR32m : FPI32m<"fisubr", 0xDA, MRM5m, OneArgFPRW>;
Chris Lattner490e86f2004-04-11 20:24:15 +00001460
Chris Lattner3a173df2004-10-03 20:35:00 +00001461// FDIV reg, mem: Before stackification, these are represented by:
1462// R1 = FDIV* R2, [mem]
1463def FDIV32m : FPI<0xD8, MRM6m, OneArgFPRW, // ST(0) = ST(0) / [mem32real]
Chris Lattner60c715c2004-10-04 00:43:31 +00001464 (ops f32mem:$src), "fdiv{s} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001465def FDIV64m : FPI<0xDC, MRM6m, OneArgFPRW, // ST(0) = ST(0) / [mem64real]
Chris Lattner60c715c2004-10-04 00:43:31 +00001466 (ops f64mem:$src), "fdiv{l} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001467// ST(0) = ST(0) / [mem16int]
1468//def FIDIV16m : FPI16m<"fidiv", 0xDE, MRM6m, OneArgFPRW>;
1469// ST(0) = ST(0) / [mem32int]
1470//def FIDIV32m : FPI32m<"fidiv", 0xDA, MRM6m, OneArgFPRW>;
1471
1472// FDIVR reg, mem: Before stackification, these are represented by:
1473// R1 = FDIVR* R2, [mem]
1474// Note that the order of operands does not reflect the operation being
1475// performed.
1476def FDIVR32m : FPI<0xD8, MRM7m, OneArgFPRW, // ST(0) = [mem32real] / ST(0)
Chris Lattner60c715c2004-10-04 00:43:31 +00001477 (ops f32mem:$src), "fdivr{s} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001478def FDIVR64m : FPI<0xDC, MRM7m, OneArgFPRW, // ST(0) = [mem64real] / ST(0)
Chris Lattner60c715c2004-10-04 00:43:31 +00001479 (ops f64mem:$src), "fdivr{l} $src">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001480// ST(0) = [mem16int] / ST(0)
1481//def FIDIVR16m : FPI16m<"fidivr", 0xDE, MRM7m, OneArgFPRW>;
1482// ST(0) = [mem32int] / ST(0)
1483//def FIDIVR32m : FPI32m<"fidivr", 0xDA, MRM7m, OneArgFPRW>;
Chris Lattner490e86f2004-04-11 20:24:15 +00001484
Chris Lattner1c54a852004-03-31 22:02:13 +00001485
1486// Floating point cmovs...
Chris Lattner0e967d42004-08-01 08:13:11 +00001487let isTwoAddress = 1, Uses = [ST0], Defs = [ST0] in {
Chris Lattner0f38e6c2004-08-11 05:54:16 +00001488 def FCMOVB : FPI<0xC0, AddRegFrm, CondMovFP,
Chris Lattner3a173df2004-10-03 20:35:00 +00001489 (ops RST:$op), "fcmovb {$op, %ST(0)|%ST(0), $op}">, DA;
Chris Lattner0f38e6c2004-08-11 05:54:16 +00001490 def FCMOVBE : FPI<0xD0, AddRegFrm, CondMovFP,
Chris Lattner3a173df2004-10-03 20:35:00 +00001491 (ops RST:$op), "fcmovbe {$op, %ST(0)|%ST(0), $op}">, DA;
Chris Lattner0f38e6c2004-08-11 05:54:16 +00001492 def FCMOVE : FPI<0xC8, AddRegFrm, CondMovFP,
Chris Lattner3a173df2004-10-03 20:35:00 +00001493 (ops RST:$op), "fcmove {$op, %ST(0)|%ST(0), $op}">, DA;
Chris Lattner57fbfb52005-01-10 22:09:33 +00001494 def FCMOVP : FPI<0xD8, AddRegFrm, CondMovFP,
1495 (ops RST:$op), "fcmovu {$op, %ST(0)|%ST(0), $op}">, DA;
Chris Lattner0f38e6c2004-08-11 05:54:16 +00001496 def FCMOVAE : FPI<0xC0, AddRegFrm, CondMovFP,
Chris Lattner3a173df2004-10-03 20:35:00 +00001497 (ops RST:$op), "fcmovae {$op, %ST(0)|%ST(0), $op}">, DB;
Chris Lattner0f38e6c2004-08-11 05:54:16 +00001498 def FCMOVA : FPI<0xD0, AddRegFrm, CondMovFP,
Chris Lattner3a173df2004-10-03 20:35:00 +00001499 (ops RST:$op), "fcmova {$op, %ST(0)|%ST(0), $op}">, DB;
Chris Lattner0f38e6c2004-08-11 05:54:16 +00001500 def FCMOVNE : FPI<0xC8, AddRegFrm, CondMovFP,
Chris Lattner3a173df2004-10-03 20:35:00 +00001501 (ops RST:$op), "fcmovne {$op, %ST(0)|%ST(0), $op}">, DB;
Chris Lattner57fbfb52005-01-10 22:09:33 +00001502 def FCMOVNP : FPI<0xD8, AddRegFrm, CondMovFP,
1503 (ops RST:$op), "fcmovnu {$op, %ST(0)|%ST(0), $op}">, DB;
Chris Lattner1c54a852004-03-31 22:02:13 +00001504}
1505
Chris Lattner1cca5e32003-08-03 21:54:21 +00001506// Floating point loads & stores...
Chris Lattner9795b3a2004-08-11 06:50:10 +00001507def FLDrr : FPI<0xC0, AddRegFrm, NotFP, (ops RST:$src), "fld $src">, D9;
Chris Lattner60c715c2004-10-04 00:43:31 +00001508def FLD32m : FPI<0xD9, MRM0m, ZeroArgFP, (ops f32mem:$src), "fld{s} $src">;
1509def FLD64m : FPI<0xDD, MRM0m, ZeroArgFP, (ops f64mem:$src), "fld{l} $src">;
1510def FLD80m : FPI<0xDB, MRM5m, ZeroArgFP, (ops f80mem:$src), "fld{t} $src">;
1511def FILD16m : FPI<0xDF, MRM0m, ZeroArgFP, (ops i16mem:$src), "fild{s} $src">;
1512def FILD32m : FPI<0xDB, MRM0m, ZeroArgFP, (ops i32mem:$src), "fild{l} $src">;
Chris Lattnerac6a4752004-10-04 05:20:16 +00001513def FILD64m : FPI<0xDF, MRM5m, ZeroArgFP, (ops i64mem:$src), "fild{ll} $src">;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001514
Chris Lattner9795b3a2004-08-11 06:50:10 +00001515def FSTrr : FPI<0xD0, AddRegFrm, NotFP, (ops RST:$op), "fst $op">, DD;
1516def FSTPrr : FPI<0xD8, AddRegFrm, NotFP, (ops RST:$op), "fstp $op">, DD;
Chris Lattner60c715c2004-10-04 00:43:31 +00001517def FST32m : FPI<0xD9, MRM2m, OneArgFP, (ops f32mem:$op), "fst{s} $op">;
1518def FST64m : FPI<0xDD, MRM2m, OneArgFP, (ops f64mem:$op), "fst{l} $op">;
1519def FSTP32m : FPI<0xD9, MRM3m, OneArgFP, (ops f32mem:$op), "fstp{s} $op">;
1520def FSTP64m : FPI<0xDD, MRM3m, OneArgFP, (ops f64mem:$op), "fstp{l} $op">;
1521def FSTP80m : FPI<0xDB, MRM7m, OneArgFP, (ops f80mem:$op), "fstp{t} $op">;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001522
Chris Lattner60c715c2004-10-04 00:43:31 +00001523def FIST16m : FPI<0xDF, MRM2m , OneArgFP, (ops i16mem:$op), "fist{s} $op">;
1524def FIST32m : FPI<0xDB, MRM2m , OneArgFP, (ops i32mem:$op), "fist{l} $op">;
1525def FISTP16m : FPI<0xDF, MRM3m , NotFP , (ops i16mem:$op), "fistp{s} $op">;
1526def FISTP32m : FPI<0xDB, MRM3m , NotFP , (ops i32mem:$op), "fistp{l} $op">;
1527def FISTP64m : FPI<0xDF, MRM7m , OneArgFP, (ops i64mem:$op), "fistp{ll} $op">;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001528
Chris Lattner3a173df2004-10-03 20:35:00 +00001529def FXCH : FPI<0xC8, AddRegFrm, NotFP,
1530 (ops RST:$op), "fxch $op">, D9; // fxch ST(i), ST(0)
Chris Lattner1cca5e32003-08-03 21:54:21 +00001531
1532// Floating point constant loads...
Chris Lattner0f38e6c2004-08-11 05:54:16 +00001533def FLD0 : FPI<0xEE, RawFrm, ZeroArgFP, (ops), "fldz">, D9;
1534def FLD1 : FPI<0xE8, RawFrm, ZeroArgFP, (ops), "fld1">, D9;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001535
Chris Lattner9f8fd6d2004-02-02 19:31:38 +00001536
Chris Lattner3b904eb2004-02-03 07:27:50 +00001537// Unary operations...
Chris Lattner5afc1242005-04-28 21:50:05 +00001538def FCHS : FPI<0xE0, RawFrm, OneArgFPRW, (ops), "fchs" >, D9; // f1 = fchs f2
1539def FABS : FPI<0xE1, RawFrm, OneArgFPRW, (ops), "fabs" >, D9; // f1 = fabs f2
1540def FSQRT : FPI<0xFA, RawFrm, OneArgFPRW, (ops), "fsqrt">, D9; // fsqrt ST(0)
1541def FSIN : FPI<0xFE, RawFrm, OneArgFPRW, (ops), "fsin" >, D9; // fsin ST(0)
1542def FCOS : FPI<0xFF, RawFrm, OneArgFPRW, (ops), "fcos" >, D9; // fcos ST(0)
1543def FTST : FPI<0xE4, RawFrm, OneArgFP , (ops), "ftst" >, D9; // ftst ST(0)
Chris Lattner3b904eb2004-02-03 07:27:50 +00001544
Chris Lattner1cca5e32003-08-03 21:54:21 +00001545// Binary arithmetic operations...
Chris Lattner3a173df2004-10-03 20:35:00 +00001546class FPST0rInst<bits<8> o, dag ops, string asm>
1547 : I<o, AddRegFrm, ops, asm>, D8 {
Chris Lattner1cca5e32003-08-03 21:54:21 +00001548 list<Register> Uses = [ST0];
1549 list<Register> Defs = [ST0];
1550}
Chris Lattner3a173df2004-10-03 20:35:00 +00001551class FPrST0Inst<bits<8> o, dag ops, string asm>
1552 : I<o, AddRegFrm, ops, asm>, DC {
Chris Lattner1cca5e32003-08-03 21:54:21 +00001553 list<Register> Uses = [ST0];
1554}
Chris Lattner3a173df2004-10-03 20:35:00 +00001555class FPrST0PInst<bits<8> o, dag ops, string asm>
1556 : I<o, AddRegFrm, ops, asm>, DE {
Chris Lattner1cca5e32003-08-03 21:54:21 +00001557 list<Register> Uses = [ST0];
1558}
1559
Chris Lattner3a173df2004-10-03 20:35:00 +00001560def FADDST0r : FPST0rInst <0xC0, (ops RST:$op),
1561 "fadd $op">;
1562def FADDrST0 : FPrST0Inst <0xC0, (ops RST:$op),
1563 "fadd {%ST(0), $op|$op, %ST(0)}">;
1564def FADDPrST0 : FPrST0PInst<0xC0, (ops RST:$op),
1565 "faddp $op">;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001566
Chris Lattner10f873b2004-10-04 07:08:46 +00001567// NOTE: GAS and apparently all other AT&T style assemblers have a broken notion
1568// of some of the 'reverse' forms of the fsub and fdiv instructions. As such,
Chris Lattnerda895d62005-02-27 06:18:25 +00001569// we have to put some 'r's in and take them out of weird places.
Chris Lattner3a173df2004-10-03 20:35:00 +00001570def FSUBRST0r : FPST0rInst <0xE8, (ops RST:$op),
1571 "fsubr $op">;
1572def FSUBrST0 : FPrST0Inst <0xE8, (ops RST:$op),
Chris Lattner10f873b2004-10-04 07:08:46 +00001573 "fsub{r} {%ST(0), $op|$op, %ST(0)}">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001574def FSUBPrST0 : FPrST0PInst<0xE8, (ops RST:$op),
Chris Lattner10f873b2004-10-04 07:08:46 +00001575 "fsub{r}p $op">;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001576
Chris Lattner3a173df2004-10-03 20:35:00 +00001577def FSUBST0r : FPST0rInst <0xE0, (ops RST:$op),
1578 "fsub $op">;
1579def FSUBRrST0 : FPrST0Inst <0xE0, (ops RST:$op),
Chris Lattner10f873b2004-10-04 07:08:46 +00001580 "fsub{|r} {%ST(0), $op|$op, %ST(0)}">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001581def FSUBRPrST0 : FPrST0PInst<0xE0, (ops RST:$op),
Chris Lattner10f873b2004-10-04 07:08:46 +00001582 "fsub{|r}p $op">;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001583
Chris Lattner3a173df2004-10-03 20:35:00 +00001584def FMULST0r : FPST0rInst <0xC8, (ops RST:$op),
1585 "fmul $op">;
1586def FMULrST0 : FPrST0Inst <0xC8, (ops RST:$op),
1587 "fmul {%ST(0), $op|$op, %ST(0)}">;
1588def FMULPrST0 : FPrST0PInst<0xC8, (ops RST:$op),
1589 "fmulp $op">;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001590
Chris Lattner3a173df2004-10-03 20:35:00 +00001591def FDIVRST0r : FPST0rInst <0xF8, (ops RST:$op),
1592 "fdivr $op">;
1593def FDIVrST0 : FPrST0Inst <0xF8, (ops RST:$op),
Chris Lattner10f873b2004-10-04 07:08:46 +00001594 "fdiv{r} {%ST(0), $op|$op, %ST(0)}">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001595def FDIVPrST0 : FPrST0PInst<0xF8, (ops RST:$op),
Chris Lattner10f873b2004-10-04 07:08:46 +00001596 "fdiv{r}p $op">;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001597
Chris Lattner3a173df2004-10-03 20:35:00 +00001598def FDIVST0r : FPST0rInst <0xF0, (ops RST:$op), // ST(0) = ST(0) / ST(i)
1599 "fdiv $op">;
1600def FDIVRrST0 : FPrST0Inst <0xF0, (ops RST:$op), // ST(i) = ST(0) / ST(i)
Chris Lattner10f873b2004-10-04 07:08:46 +00001601 "fdiv{|r} {%ST(0), $op|$op, %ST(0)}">;
Chris Lattner3a173df2004-10-03 20:35:00 +00001602def FDIVRPrST0 : FPrST0PInst<0xF0, (ops RST:$op), // ST(i) = ST(0) / ST(i), pop
Chris Lattner10f873b2004-10-04 07:08:46 +00001603 "fdiv{|r}p $op">;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001604
1605// Floating point compares
Chris Lattner3a173df2004-10-03 20:35:00 +00001606def FUCOMr : FPI<0xE0, AddRegFrm, CompareFP, // FPSW = cmp ST(0) with ST(i)
1607 (ops RST:$reg),
1608 "fucom $reg">, DD, Imp<[ST0],[]>;
1609def FUCOMPr : I<0xE8, AddRegFrm,
1610 (ops RST:$reg), // FPSW = cmp ST(0) with ST(i), pop
1611 "fucomp $reg">, DD, Imp<[ST0],[]>;
1612def FUCOMPPr : I<0xE9, RawFrm,
1613 (ops), // cmp ST(0) with ST(1), pop, pop
1614 "fucompp">, DA, Imp<[ST0],[]>;
Chris Lattner1cca5e32003-08-03 21:54:21 +00001615
Chris Lattner3a173df2004-10-03 20:35:00 +00001616def FUCOMIr : FPI<0xE8, AddRegFrm, CompareFP, // CC = cmp ST(0) with ST(i)
1617 (ops RST:$reg),
1618 "fucomi {$reg, %ST(0)|%ST(0), $reg}">, DB, Imp<[ST0],[]>;
1619def FUCOMIPr : I<0xE8, AddRegFrm, // CC = cmp ST(0) with ST(i), pop
1620 (ops RST:$reg),
1621 "fucomip {$reg, %ST(0)|%ST(0), $reg}">, DF, Imp<[ST0],[]>;
Chris Lattner0e967d42004-08-01 08:13:11 +00001622
Chris Lattnera1b5e162004-04-12 01:38:55 +00001623
Chris Lattnerc8f45872003-08-04 04:59:56 +00001624// Floating point flag ops
Chris Lattner3a173df2004-10-03 20:35:00 +00001625def FNSTSW8r : I<0xE0, RawFrm, // AX = fp flags
1626 (ops), "fnstsw">, DF, Imp<[],[AX]>;
Chris Lattner96563df2004-08-01 06:01:00 +00001627
Chris Lattner3a173df2004-10-03 20:35:00 +00001628def FNSTCW16m : I<0xD9, MRM7m, // [mem16] = X87 control world
1629 (ops i16mem:$dst), "fnstcw $dst">;
1630def FLDCW16m : I<0xD9, MRM5m, // X87 control world = [mem16]
1631 (ops i16mem:$dst), "fldcw $dst">;