blob: 2aed123368dadcc256fbf9dfce4b46865091b16f [file] [log] [blame]
Chris Lattner847da552010-07-20 18:25:19 +00001//===-- EDOperand.cpp - LLVM Enhanced Disassembler ------------------------===//
Sean Callananee5dfd42010-02-01 08:49:35 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the Enhanced Disassembly library's operand class. The
11// operand is responsible for allowing evaluation given a particular register
12// context.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner847da552010-07-20 18:25:19 +000016#include "EDOperand.h"
Sean Callananee5dfd42010-02-01 08:49:35 +000017#include "EDDisassembler.h"
18#include "EDInst.h"
Sean Callanan9899f702010-04-13 21:21:57 +000019#include "llvm/MC/EDInstInfo.h"
Sean Callananee5dfd42010-02-01 08:49:35 +000020#include "llvm/MC/MCInst.h"
Sean Callananee5dfd42010-02-01 08:49:35 +000021using namespace llvm;
22
23EDOperand::EDOperand(const EDDisassembler &disassembler,
24 const EDInst &inst,
25 unsigned int opIndex,
26 unsigned int &mcOpIndex) :
27 Disassembler(disassembler),
28 Inst(inst),
29 OpIndex(opIndex),
30 MCOpIndex(mcOpIndex) {
31 unsigned int numMCOperands = 0;
32
Sean Callanan8f993b82010-04-08 00:48:21 +000033 if (Disassembler.Key.Arch == Triple::x86 ||
34 Disassembler.Key.Arch == Triple::x86_64) {
35 uint8_t operandType = inst.ThisInstInfo->operandTypes[opIndex];
Sean Callananee5dfd42010-02-01 08:49:35 +000036
Sean Callanan8f993b82010-04-08 00:48:21 +000037 switch (operandType) {
38 default:
39 break;
40 case kOperandTypeImmediate:
Sean Callananee5dfd42010-02-01 08:49:35 +000041 numMCOperands = 1;
Sean Callanan8f993b82010-04-08 00:48:21 +000042 break;
43 case kOperandTypeRegister:
Sean Callananee5dfd42010-02-01 08:49:35 +000044 numMCOperands = 1;
Sean Callanan8f993b82010-04-08 00:48:21 +000045 break;
46 case kOperandTypeX86Memory:
47 numMCOperands = 5;
48 break;
49 case kOperandTypeX86EffectiveAddress:
Sean Callananee5dfd42010-02-01 08:49:35 +000050 numMCOperands = 4;
Sean Callanan8f993b82010-04-08 00:48:21 +000051 break;
52 case kOperandTypeX86PCRelative:
53 numMCOperands = 1;
54 break;
55 }
56 }
57 else if (Disassembler.Key.Arch == Triple::arm ||
58 Disassembler.Key.Arch == Triple::thumb) {
59 uint8_t operandType = inst.ThisInstInfo->operandTypes[opIndex];
60
61 switch (operandType) {
62 default:
63 case kOperandTypeARMRegisterList:
64 break;
65 case kOperandTypeImmediate:
66 case kOperandTypeRegister:
67 case kOperandTypeARMBranchTarget:
68 case kOperandTypeARMSoImm:
69 case kOperandTypeThumb2SoImm:
70 case kOperandTypeARMSoImm2Part:
71 case kOperandTypeARMPredicate:
72 case kOperandTypeThumbITMask:
73 case kOperandTypeThumb2AddrModeImm8Offset:
74 case kOperandTypeARMTBAddrMode:
75 case kOperandTypeThumb2AddrModeImm8s4Offset:
76 numMCOperands = 1;
77 break;
78 case kOperandTypeThumb2SoReg:
79 case kOperandTypeARMAddrMode2Offset:
80 case kOperandTypeARMAddrMode3Offset:
81 case kOperandTypeARMAddrMode4:
82 case kOperandTypeARMAddrMode5:
83 case kOperandTypeARMAddrModePC:
84 case kOperandTypeThumb2AddrModeImm8:
85 case kOperandTypeThumb2AddrModeImm12:
86 case kOperandTypeThumb2AddrModeImm8s4:
87 case kOperandTypeThumbAddrModeRR:
88 case kOperandTypeThumbAddrModeSP:
89 numMCOperands = 2;
90 break;
91 case kOperandTypeARMSoReg:
92 case kOperandTypeARMAddrMode2:
93 case kOperandTypeARMAddrMode3:
94 case kOperandTypeThumb2AddrModeSoReg:
95 case kOperandTypeThumbAddrModeS1:
96 case kOperandTypeThumbAddrModeS2:
97 case kOperandTypeThumbAddrModeS4:
98 case kOperandTypeARMAddrMode6Offset:
99 numMCOperands = 3;
100 break;
101 case kOperandTypeARMAddrMode6:
102 numMCOperands = 4;
103 break;
Sean Callananee5dfd42010-02-01 08:49:35 +0000104 }
105 }
106
107 mcOpIndex += numMCOperands;
108}
109
110EDOperand::~EDOperand() {
111}
112
113int EDOperand::evaluate(uint64_t &result,
114 EDRegisterReaderCallback callback,
115 void *arg) {
Sean Callanan8f993b82010-04-08 00:48:21 +0000116 uint8_t operandType = Inst.ThisInstInfo->operandTypes[OpIndex];
117
118 switch (Disassembler.Key.Arch) {
119 default:
120 return -1;
121 case Triple::x86:
122 case Triple::x86_64:
123 switch (operandType) {
124 default:
125 return -1;
126 case kOperandTypeImmediate:
Sean Callananee5dfd42010-02-01 08:49:35 +0000127 result = Inst.Inst->getOperand(MCOpIndex).getImm();
128 return 0;
Sean Callanan8f993b82010-04-08 00:48:21 +0000129 case kOperandTypeRegister:
130 {
Sean Callananee5dfd42010-02-01 08:49:35 +0000131 unsigned reg = Inst.Inst->getOperand(MCOpIndex).getReg();
132 return callback(&result, reg, arg);
133 }
Sean Callanan8f993b82010-04-08 00:48:21 +0000134 case kOperandTypeX86PCRelative:
135 {
136 int64_t displacement = Inst.Inst->getOperand(MCOpIndex).getImm();
Sean Callananee5dfd42010-02-01 08:49:35 +0000137
Sean Callanan8f993b82010-04-08 00:48:21 +0000138 uint64_t ripVal;
Sean Callananee5dfd42010-02-01 08:49:35 +0000139
Sean Callanan8f993b82010-04-08 00:48:21 +0000140 // TODO fix how we do this
Sean Callananee5dfd42010-02-01 08:49:35 +0000141
Sean Callanan8f993b82010-04-08 00:48:21 +0000142 if (callback(&ripVal, Disassembler.registerIDWithName("RIP"), arg))
143 return -1;
Sean Callananee5dfd42010-02-01 08:49:35 +0000144
Sean Callanan8f993b82010-04-08 00:48:21 +0000145 result = ripVal + displacement;
146 return 0;
Sean Callananee5dfd42010-02-01 08:49:35 +0000147 }
Sean Callanan8f993b82010-04-08 00:48:21 +0000148 case kOperandTypeX86Memory:
149 case kOperandTypeX86EffectiveAddress:
150 {
151 unsigned baseReg = Inst.Inst->getOperand(MCOpIndex).getReg();
152 uint64_t scaleAmount = Inst.Inst->getOperand(MCOpIndex+1).getImm();
153 unsigned indexReg = Inst.Inst->getOperand(MCOpIndex+2).getReg();
154 int64_t displacement = Inst.Inst->getOperand(MCOpIndex+3).getImm();
155 //unsigned segmentReg = Inst.Inst->getOperand(MCOpIndex+4).getReg();
156
157 uint64_t addr = 0;
158
159 if (baseReg) {
160 uint64_t baseVal;
161 if (callback(&baseVal, baseReg, arg))
162 return -1;
163 addr += baseVal;
164 }
165
166 if (indexReg) {
167 uint64_t indexVal;
168 if (callback(&indexVal, indexReg, arg))
169 return -1;
170 addr += (scaleAmount * indexVal);
171 }
172
173 addr += displacement;
174
175 result = addr;
176 return 0;
177 }
178 }
179 break;
180 case Triple::arm:
181 case Triple::thumb:
182 switch (operandType) {
183 default:
184 return -1;
185 case kOperandTypeImmediate:
186 result = Inst.Inst->getOperand(MCOpIndex).getImm();
187 return 0;
188 case kOperandTypeRegister:
189 {
190 unsigned reg = Inst.Inst->getOperand(MCOpIndex).getReg();
191 return callback(&result, reg, arg);
192 }
193 case kOperandTypeARMBranchTarget:
194 {
195 int64_t displacement = Inst.Inst->getOperand(MCOpIndex).getImm();
196
197 uint64_t pcVal;
198
199 if (callback(&pcVal, Disassembler.registerIDWithName("PC"), arg))
200 return -1;
201
202 result = pcVal + displacement;
203 return 0;
204 }
205 }
Sean Callananee5dfd42010-02-01 08:49:35 +0000206 }
207
208 return -1;
209}
210
Sean Callanan76706582010-02-04 01:43:08 +0000211int EDOperand::isRegister() {
Sean Callanan8f993b82010-04-08 00:48:21 +0000212 return(Inst.ThisInstInfo->operandFlags[OpIndex] == kOperandTypeRegister);
Sean Callanan76706582010-02-04 01:43:08 +0000213}
214
215unsigned EDOperand::regVal() {
216 return Inst.Inst->getOperand(MCOpIndex).getReg();
217}
218
219int EDOperand::isImmediate() {
Sean Callanan8f993b82010-04-08 00:48:21 +0000220 return(Inst.ThisInstInfo->operandFlags[OpIndex] == kOperandTypeImmediate);
Sean Callanan76706582010-02-04 01:43:08 +0000221}
222
223uint64_t EDOperand::immediateVal() {
224 return Inst.Inst->getOperand(MCOpIndex).getImm();
225}
226
227int EDOperand::isMemory() {
Sean Callanand8993a32010-04-23 01:56:36 +0000228 uint8_t operandType = Inst.ThisInstInfo->operandTypes[OpIndex];
229
230 switch (operandType) {
Sean Callanan8f993b82010-04-08 00:48:21 +0000231 default:
232 return 0;
233 case kOperandTypeX86Memory:
Sean Callanana0f914b2010-04-23 22:17:17 +0000234 case kOperandTypeX86PCRelative:
235 case kOperandTypeX86EffectiveAddress:
Sean Callanan8f993b82010-04-08 00:48:21 +0000236 case kOperandTypeARMSoReg:
237 case kOperandTypeARMSoImm:
238 case kOperandTypeARMAddrMode2:
239 case kOperandTypeARMAddrMode2Offset:
240 case kOperandTypeARMAddrMode3:
241 case kOperandTypeARMAddrMode3Offset:
242 case kOperandTypeARMAddrMode4:
243 case kOperandTypeARMAddrMode5:
244 case kOperandTypeARMAddrMode6:
245 case kOperandTypeARMAddrModePC:
Sean Callanana0f914b2010-04-23 22:17:17 +0000246 case kOperandTypeARMBranchTarget:
Sean Callanan8f993b82010-04-08 00:48:21 +0000247 case kOperandTypeThumbAddrModeS1:
248 case kOperandTypeThumbAddrModeS2:
249 case kOperandTypeThumbAddrModeS4:
250 case kOperandTypeThumbAddrModeRR:
251 case kOperandTypeThumbAddrModeSP:
252 case kOperandTypeThumb2SoImm:
253 case kOperandTypeThumb2AddrModeImm8:
254 case kOperandTypeThumb2AddrModeImm8Offset:
255 case kOperandTypeThumb2AddrModeImm12:
256 case kOperandTypeThumb2AddrModeSoReg:
257 case kOperandTypeThumb2AddrModeImm8s4:
258 return 1;
259 }
Sean Callanan76706582010-02-04 01:43:08 +0000260}
261
Sean Callananee5dfd42010-02-01 08:49:35 +0000262#ifdef __BLOCKS__
263struct RegisterReaderWrapper {
Chris Lattner847da552010-07-20 18:25:19 +0000264 EDOperand::EDRegisterBlock_t regBlock;
Sean Callananee5dfd42010-02-01 08:49:35 +0000265};
266
267int readerWrapperCallback(uint64_t *value,
268 unsigned regID,
269 void *arg) {
270 struct RegisterReaderWrapper *wrapper = (struct RegisterReaderWrapper *)arg;
271 return wrapper->regBlock(value, regID);
272}
273
274int EDOperand::evaluate(uint64_t &result,
275 EDRegisterBlock_t regBlock) {
276 struct RegisterReaderWrapper wrapper;
277 wrapper.regBlock = regBlock;
278 return evaluate(result,
279 readerWrapperCallback,
280 (void*)&wrapper);
281}
282#endif