blob: bca63dbf7b43cfdaf0bfa4bcd0449167bdfd0bcd [file] [log] [blame]
Chris Lattner1c809c52004-02-29 00:27:00 +00001//===-- InstSelectSimple.cpp - A simple instruction selector for SparcV8 --===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a simple peephole instruction selector for the V8 target
11//
12//===----------------------------------------------------------------------===//
13
14#include "SparcV8.h"
Brian Gaekebc1d27a2004-03-03 23:03:14 +000015#include "SparcV8InstrInfo.h"
Brian Gaeke74dfcf12004-09-02 02:37:43 +000016#include "llvm/Support/Debug.h"
Chris Lattner1c809c52004-02-29 00:27:00 +000017#include "llvm/Instructions.h"
Chris Lattner1c809c52004-02-29 00:27:00 +000018#include "llvm/Pass.h"
Brian Gaekebc1d27a2004-03-03 23:03:14 +000019#include "llvm/Constants.h"
Chris Lattner30483732004-06-20 07:49:54 +000020#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattner1c809c52004-02-29 00:27:00 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Brian Gaeke9df92822004-06-15 19:16:07 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Brian Gaekec93a7522004-06-18 05:19:16 +000023#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner1c809c52004-02-29 00:27:00 +000024#include "llvm/CodeGen/MachineFunction.h"
Brian Gaekebc1d27a2004-03-03 23:03:14 +000025#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner1c809c52004-02-29 00:27:00 +000026#include "llvm/Target/TargetMachine.h"
27#include "llvm/Support/GetElementPtrTypeIterator.h"
28#include "llvm/Support/InstVisitor.h"
29#include "llvm/Support/CFG.h"
30using namespace llvm;
31
32namespace {
33 struct V8ISel : public FunctionPass, public InstVisitor<V8ISel> {
34 TargetMachine &TM;
35 MachineFunction *F; // The function we are compiling into
36 MachineBasicBlock *BB; // The current MBB we are compiling
Brian Gaeked90282d2004-11-19 20:57:24 +000037 int VarArgsOffset; // Offset from fp for start of varargs area
Chris Lattner1c809c52004-02-29 00:27:00 +000038
39 std::map<Value*, unsigned> RegMap; // Mapping between Val's and SSA Regs
40
41 // MBBMap - Mapping between LLVM BB -> Machine BB
42 std::map<const BasicBlock*, MachineBasicBlock*> MBBMap;
43
44 V8ISel(TargetMachine &tm) : TM(tm), F(0), BB(0) {}
45
46 /// runOnFunction - Top level implementation of instruction selection for
47 /// the entire function.
48 ///
49 bool runOnFunction(Function &Fn);
50
51 virtual const char *getPassName() const {
52 return "SparcV8 Simple Instruction Selection";
53 }
54
Brian Gaeke532e60c2004-05-08 04:21:17 +000055 /// emitGEPOperation - Common code shared between visitGetElementPtrInst and
56 /// constant expression GEP support.
57 ///
58 void emitGEPOperation(MachineBasicBlock *BB, MachineBasicBlock::iterator IP,
59 Value *Src, User::op_iterator IdxBegin,
60 User::op_iterator IdxEnd, unsigned TargetReg);
61
Brian Gaeke00e514e2004-06-24 06:33:00 +000062 /// emitCastOperation - Common code shared between visitCastInst and
63 /// constant expression cast support.
64 ///
65 void emitCastOperation(MachineBasicBlock *BB,MachineBasicBlock::iterator IP,
66 Value *Src, const Type *DestTy, unsigned TargetReg);
67
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +000068 /// emitIntegerCast, emitFPToIntegerCast - Helper methods for
69 /// emitCastOperation.
70 ///
Brian Gaekea54df252004-11-19 18:48:10 +000071 unsigned emitIntegerCast (MachineBasicBlock *BB,
72 MachineBasicBlock::iterator IP,
73 const Type *oldTy, unsigned SrcReg,
74 const Type *newTy, unsigned DestReg);
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +000075 void emitFPToIntegerCast (MachineBasicBlock *BB,
76 MachineBasicBlock::iterator IP, const Type *oldTy,
77 unsigned SrcReg, const Type *newTy,
78 unsigned DestReg);
79
Chris Lattner1c809c52004-02-29 00:27:00 +000080 /// visitBasicBlock - This method is called when we are visiting a new basic
81 /// block. This simply creates a new MachineBasicBlock to emit code into
82 /// and adds it to the current MachineFunction. Subsequent visit* for
83 /// instructions will be invoked for all instructions in the basic block.
84 ///
85 void visitBasicBlock(BasicBlock &LLVM_BB) {
86 BB = MBBMap[&LLVM_BB];
87 }
88
Brian Gaeke5f91de22004-11-21 07:13:16 +000089 void emitOp64LibraryCall (MachineBasicBlock *MBB,
90 MachineBasicBlock::iterator IP,
91 unsigned DestReg, const char *FuncName,
92 unsigned Op0Reg, unsigned Op1Reg);
Brian Gaeke9ffcf9f2004-11-22 08:02:06 +000093 void emitShift64 (MachineBasicBlock *MBB, MachineBasicBlock::iterator IP,
94 Instruction &I, unsigned DestReg, unsigned Op0Reg,
95 unsigned Op1Reg);
Chris Lattner4be7ca52004-04-07 04:27:16 +000096 void visitBinaryOperator(Instruction &I);
Brian Gaeked6a10532004-06-15 21:09:46 +000097 void visitShiftInst (ShiftInst &SI) { visitBinaryOperator (SI); }
Misha Brukmanea091262004-06-30 21:47:40 +000098 void visitSetCondInst(SetCondInst &I);
Chris Lattner4be7ca52004-04-07 04:27:16 +000099 void visitCallInst(CallInst &I);
Brian Gaekef3334eb2004-04-07 17:29:37 +0000100 void visitReturnInst(ReturnInst &I);
Brian Gaeke532e60c2004-05-08 04:21:17 +0000101 void visitBranchInst(BranchInst &I);
Chris Lattnerd14d5b42004-10-17 02:42:42 +0000102 void visitUnreachableInst(UnreachableInst &I) {}
Brian Gaeke3d11e8a2004-04-13 18:27:46 +0000103 void visitCastInst(CastInst &I);
Brian Gaekeb6c409a2004-11-19 21:08:18 +0000104 void visitVANextInst(VANextInst &I);
105 void visitVAArgInst(VAArgInst &I);
Brian Gaekef3334eb2004-04-07 17:29:37 +0000106 void visitLoadInst(LoadInst &I);
107 void visitStoreInst(StoreInst &I);
Brian Gaeke532e60c2004-05-08 04:21:17 +0000108 void visitPHINode(PHINode &I) {} // PHI nodes handled by second pass
109 void visitGetElementPtrInst(GetElementPtrInst &I);
Brian Gaekec93a7522004-06-18 05:19:16 +0000110 void visitAllocaInst(AllocaInst &I);
Brian Gaeke532e60c2004-05-08 04:21:17 +0000111
Chris Lattner1c809c52004-02-29 00:27:00 +0000112 void visitInstruction(Instruction &I) {
113 std::cerr << "Unhandled instruction: " << I;
114 abort();
115 }
116
117 /// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
118 /// function, lowering any calls to unknown intrinsic functions into the
119 /// equivalent LLVM code.
120 void LowerUnknownIntrinsicFunctionCalls(Function &F);
Chris Lattner1c809c52004-02-29 00:27:00 +0000121 void visitIntrinsicCall(Intrinsic::ID ID, CallInst &CI);
122
Brian Gaeke562cb162004-04-07 17:04:09 +0000123 void LoadArgumentsToVirtualRegs(Function *F);
124
Brian Gaeke6c868a42004-06-17 22:34:08 +0000125 /// SelectPHINodes - Insert machine code to generate phis. This is tricky
126 /// because we have to generate our sources into the source basic blocks,
127 /// not the current one.
128 ///
129 void SelectPHINodes();
130
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000131 /// copyConstantToRegister - Output the instructions required to put the
132 /// specified constant into the specified register.
133 ///
134 void copyConstantToRegister(MachineBasicBlock *MBB,
135 MachineBasicBlock::iterator IP,
136 Constant *C, unsigned R);
137
138 /// makeAnotherReg - This method returns the next register number we haven't
139 /// yet used.
140 ///
141 /// Long values are handled somewhat specially. They are always allocated
142 /// as pairs of 32 bit integer values. The register number returned is the
143 /// lower 32 bits of the long value, and the regNum+1 is the upper 32 bits
144 /// of the long value.
145 ///
146 unsigned makeAnotherReg(const Type *Ty) {
147 assert(dynamic_cast<const SparcV8RegisterInfo*>(TM.getRegisterInfo()) &&
148 "Current target doesn't have SparcV8 reg info??");
149 const SparcV8RegisterInfo *MRI =
150 static_cast<const SparcV8RegisterInfo*>(TM.getRegisterInfo());
151 if (Ty == Type::LongTy || Ty == Type::ULongTy) {
152 const TargetRegisterClass *RC = MRI->getRegClassForType(Type::IntTy);
153 // Create the lower part
154 F->getSSARegMap()->createVirtualRegister(RC);
155 // Create the upper part.
156 return F->getSSARegMap()->createVirtualRegister(RC)-1;
157 }
158
159 // Add the mapping of regnumber => reg class to MachineFunction
160 const TargetRegisterClass *RC = MRI->getRegClassForType(Ty);
161 return F->getSSARegMap()->createVirtualRegister(RC);
162 }
163
164 unsigned getReg(Value &V) { return getReg (&V); } // allow refs.
165 unsigned getReg(Value *V) {
166 // Just append to the end of the current bb.
167 MachineBasicBlock::iterator It = BB->end();
168 return getReg(V, BB, It);
169 }
170 unsigned getReg(Value *V, MachineBasicBlock *MBB,
171 MachineBasicBlock::iterator IPt) {
172 unsigned &Reg = RegMap[V];
173 if (Reg == 0) {
174 Reg = makeAnotherReg(V->getType());
175 RegMap[V] = Reg;
176 }
177 // If this operand is a constant, emit the code to copy the constant into
178 // the register here...
179 //
180 if (Constant *C = dyn_cast<Constant>(V)) {
181 copyConstantToRegister(MBB, IPt, C, Reg);
182 RegMap.erase(V); // Assign a new name to this constant if ref'd again
183 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
184 // Move the address of the global into the register
Brian Gaekecf471982004-03-09 04:49:13 +0000185 unsigned TmpReg = makeAnotherReg(V->getType());
186 BuildMI (*MBB, IPt, V8::SETHIi, 1, TmpReg).addGlobalAddress (GV);
187 BuildMI (*MBB, IPt, V8::ORri, 2, Reg).addReg (TmpReg)
188 .addGlobalAddress (GV);
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000189 RegMap.erase(V); // Assign a new name to this address if ref'd again
190 }
191
192 return Reg;
193 }
194
Chris Lattner1c809c52004-02-29 00:27:00 +0000195 };
196}
197
198FunctionPass *llvm::createSparcV8SimpleInstructionSelector(TargetMachine &TM) {
199 return new V8ISel(TM);
200}
201
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000202enum TypeClass {
Brian Gaekef57e3642004-03-16 22:37:11 +0000203 cByte, cShort, cInt, cLong, cFloat, cDouble
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000204};
205
206static TypeClass getClass (const Type *T) {
Chris Lattnerf70c22b2004-06-17 18:19:28 +0000207 switch (T->getTypeID()) {
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000208 case Type::UByteTyID: case Type::SByteTyID: return cByte;
209 case Type::UShortTyID: case Type::ShortTyID: return cShort;
Brian Gaeke562cb162004-04-07 17:04:09 +0000210 case Type::PointerTyID:
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000211 case Type::UIntTyID: case Type::IntTyID: return cInt;
Brian Gaekef57e3642004-03-16 22:37:11 +0000212 case Type::ULongTyID: case Type::LongTyID: return cLong;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000213 case Type::FloatTyID: return cFloat;
214 case Type::DoubleTyID: return cDouble;
215 default:
216 assert (0 && "Type of unknown class passed to getClass?");
217 return cByte;
218 }
219}
Brian Gaeke50094ed2004-10-10 19:57:18 +0000220
Chris Lattner0d538bb2004-04-07 04:36:53 +0000221static TypeClass getClassB(const Type *T) {
222 if (T == Type::BoolTy) return cByte;
223 return getClass(T);
224}
225
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000226/// copyConstantToRegister - Output the instructions required to put the
227/// specified constant into the specified register.
228///
229void V8ISel::copyConstantToRegister(MachineBasicBlock *MBB,
230 MachineBasicBlock::iterator IP,
231 Constant *C, unsigned R) {
Brian Gaeke9df92822004-06-15 19:16:07 +0000232 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
233 switch (CE->getOpcode()) {
234 case Instruction::GetElementPtr:
235 emitGEPOperation(MBB, IP, CE->getOperand(0),
236 CE->op_begin()+1, CE->op_end(), R);
237 return;
Brian Gaeke00e514e2004-06-24 06:33:00 +0000238 case Instruction::Cast:
239 emitCastOperation(MBB, IP, CE->getOperand(0), CE->getType(), R);
240 return;
Brian Gaeke9df92822004-06-15 19:16:07 +0000241 default:
242 std::cerr << "Copying this constant expr not yet handled: " << *CE;
243 abort();
244 }
Chris Lattnerd14d5b42004-10-17 02:42:42 +0000245 } else if (isa<UndefValue>(C)) {
246 BuildMI(*MBB, IP, V8::IMPLICIT_DEF, 0, R);
247 if (getClassB (C->getType ()) == cLong)
248 BuildMI(*MBB, IP, V8::IMPLICIT_DEF, 0, R+1);
249 return;
Brian Gaeke9df92822004-06-15 19:16:07 +0000250 }
251
Brian Gaekee302a7e2004-05-07 21:39:30 +0000252 if (C->getType()->isIntegral ()) {
253 uint64_t Val;
Brian Gaeke9df92822004-06-15 19:16:07 +0000254 unsigned Class = getClassB (C->getType ());
255 if (Class == cLong) {
256 unsigned TmpReg = makeAnotherReg (Type::IntTy);
257 unsigned TmpReg2 = makeAnotherReg (Type::IntTy);
258 // Copy the value into the register pair.
259 // R = top(more-significant) half, R+1 = bottom(less-significant) half
260 uint64_t Val = cast<ConstantInt>(C)->getRawValue();
Brian Gaeke1df468e2004-09-29 03:34:41 +0000261 copyConstantToRegister(MBB, IP, ConstantUInt::get(Type::UIntTy,
262 Val >> 32), R);
263 copyConstantToRegister(MBB, IP, ConstantUInt::get(Type::UIntTy,
264 Val & 0xffffffffU), R+1);
Brian Gaeke9df92822004-06-15 19:16:07 +0000265 return;
266 }
267
268 assert(Class <= cInt && "Type not handled yet!");
269
Brian Gaekee302a7e2004-05-07 21:39:30 +0000270 if (C->getType() == Type::BoolTy) {
271 Val = (C == ConstantBool::True);
272 } else {
Brian Gaeke13dc4332004-06-24 09:17:47 +0000273 ConstantInt *CI = cast<ConstantInt> (C);
Brian Gaekee302a7e2004-05-07 21:39:30 +0000274 Val = CI->getRawValue ();
275 }
Brian Gaeke9df92822004-06-15 19:16:07 +0000276 switch (Class) {
Brian Gaeke13dc4332004-06-24 09:17:47 +0000277 case cByte: Val = (int8_t) Val; break;
278 case cShort: Val = (int16_t) Val; break;
279 case cInt: Val = (int32_t) Val; break;
Brian Gaekee8061732004-03-04 00:56:25 +0000280 default:
Brian Gaeke2d4fa8f2004-04-07 04:00:49 +0000281 std::cerr << "Offending constant: " << *C << "\n";
Brian Gaeke775158d2004-03-04 04:37:45 +0000282 assert (0 && "Can't copy this kind of constant into register yet");
Brian Gaekee8061732004-03-04 00:56:25 +0000283 return;
284 }
Brian Gaeke13dc4332004-06-24 09:17:47 +0000285 if (Val == 0) {
286 BuildMI (*MBB, IP, V8::ORrr, 2, R).addReg (V8::G0).addReg(V8::G0);
287 } else if (((int64_t)Val >= -4096) && ((int64_t)Val <= 4095)) {
288 BuildMI (*MBB, IP, V8::ORri, 2, R).addReg (V8::G0).addSImm(Val);
289 } else {
290 unsigned TmpReg = makeAnotherReg (C->getType ());
291 BuildMI (*MBB, IP, V8::SETHIi, 1, TmpReg)
292 .addSImm (((uint32_t) Val) >> 10);
293 BuildMI (*MBB, IP, V8::ORri, 2, R).addReg (TmpReg)
294 .addSImm (((uint32_t) Val) & 0x03ff);
295 return;
296 }
Brian Gaekec93a7522004-06-18 05:19:16 +0000297 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
298 // We need to spill the constant to memory...
299 MachineConstantPool *CP = F->getConstantPool();
300 unsigned CPI = CP->getConstantPoolIndex(CFP);
301 const Type *Ty = CFP->getType();
Brian Gaeke1df468e2004-09-29 03:34:41 +0000302 unsigned TmpReg = makeAnotherReg (Type::UIntTy);
303 unsigned AddrReg = makeAnotherReg (Type::UIntTy);
Brian Gaekec93a7522004-06-18 05:19:16 +0000304
305 assert(Ty == Type::FloatTy || Ty == Type::DoubleTy && "Unknown FP type!");
Brian Gaeke44733032004-06-24 07:36:48 +0000306 unsigned LoadOpcode = Ty == Type::FloatTy ? V8::LDFri : V8::LDDFri;
Brian Gaeke1df468e2004-09-29 03:34:41 +0000307 BuildMI (*MBB, IP, V8::SETHIi, 1, TmpReg).addConstantPoolIndex (CPI);
Brian Gaeke50094ed2004-10-10 19:57:18 +0000308 BuildMI (*MBB, IP, V8::ORri, 2, AddrReg).addReg (TmpReg)
309 .addConstantPoolIndex (CPI);
Brian Gaeke1df468e2004-09-29 03:34:41 +0000310 BuildMI (*MBB, IP, LoadOpcode, 2, R).addReg (AddrReg).addSImm (0);
Brian Gaeke9df92822004-06-15 19:16:07 +0000311 } else if (isa<ConstantPointerNull>(C)) {
312 // Copy zero (null pointer) to the register.
Brian Gaekec7fd0f42004-06-24 08:55:09 +0000313 BuildMI (*MBB, IP, V8::ORri, 2, R).addReg (V8::G0).addSImm (0);
Chris Lattner73302482004-07-18 07:26:17 +0000314 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
Brian Gaeke9df92822004-06-15 19:16:07 +0000315 // Copy it with a SETHI/OR pair; the JIT + asmwriter should recognize
316 // that SETHI %reg,global == SETHI %reg,%hi(global) and
317 // OR %reg,global,%reg == OR %reg,%lo(global),%reg.
318 unsigned TmpReg = makeAnotherReg (C->getType ());
Chris Lattner73302482004-07-18 07:26:17 +0000319 BuildMI (*MBB, IP, V8::SETHIi, 1, TmpReg).addGlobalAddress(GV);
320 BuildMI (*MBB, IP, V8::ORri, 2, R).addReg(TmpReg).addGlobalAddress(GV);
Brian Gaeke9df92822004-06-15 19:16:07 +0000321 } else {
322 std::cerr << "Offending constant: " << *C << "\n";
323 assert (0 && "Can't copy this kind of constant into register yet");
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000324 }
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000325}
Chris Lattner1c809c52004-02-29 00:27:00 +0000326
Brian Gaeke812c4882004-07-16 10:31:25 +0000327void V8ISel::LoadArgumentsToVirtualRegs (Function *LF) {
Brian Gaeke562cb162004-04-07 17:04:09 +0000328 static const unsigned IncomingArgRegs[] = { V8::I0, V8::I1, V8::I2,
329 V8::I3, V8::I4, V8::I5 };
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000330
Brian Gaeke812c4882004-07-16 10:31:25 +0000331 // Add IMPLICIT_DEFs of input regs.
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000332 unsigned ArgNo = 0;
Brian Gaeke1df468e2004-09-29 03:34:41 +0000333 for (Function::aiterator I = LF->abegin(), E = LF->aend();
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000334 I != E && ArgNo < 6; ++I, ++ArgNo) {
Brian Gaeke812c4882004-07-16 10:31:25 +0000335 switch (getClassB(I->getType())) {
336 case cByte:
337 case cShort:
338 case cInt:
339 case cFloat:
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000340 BuildMI(BB, V8::IMPLICIT_DEF, 0, IncomingArgRegs[ArgNo]);
Brian Gaeke812c4882004-07-16 10:31:25 +0000341 break;
Brian Gaeke1df468e2004-09-29 03:34:41 +0000342 case cDouble:
343 case cLong:
344 // Double and Long use register pairs.
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000345 BuildMI(BB, V8::IMPLICIT_DEF, 0, IncomingArgRegs[ArgNo]);
346 ++ArgNo;
347 if (ArgNo < 6)
348 BuildMI(BB, V8::IMPLICIT_DEF, 0, IncomingArgRegs[ArgNo]);
Brian Gaeke1df468e2004-09-29 03:34:41 +0000349 break;
Brian Gaeke812c4882004-07-16 10:31:25 +0000350 default:
Brian Gaeke1df468e2004-09-29 03:34:41 +0000351 assert (0 && "type not handled");
Brian Gaeke812c4882004-07-16 10:31:25 +0000352 return;
353 }
Brian Gaeke812c4882004-07-16 10:31:25 +0000354 }
355
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000356 const unsigned *IAREnd = &IncomingArgRegs[6];
357 const unsigned *IAR = &IncomingArgRegs[0];
358 unsigned ArgOffset = 68;
Brian Gaeke4e459c42004-11-19 20:31:08 +0000359
360 // Store registers onto stack if this is a varargs function.
361 // FIXME: This doesn't really pertain to "loading arguments into
362 // virtual registers", so it's not clear that it really belongs here.
363 // FIXME: We could avoid storing any args onto the stack that don't
364 // need to be in memory, because they come before the ellipsis in the
365 // parameter list (and thus could never be accessed through va_arg).
366 if (LF->getFunctionType ()->isVarArg ()) {
367 for (unsigned i = 0; i < 6; ++i) {
368 int FI = F->getFrameInfo()->CreateFixedObject(4, ArgOffset);
369 assert (IAR != IAREnd
370 && "About to dereference past end of IncomingArgRegs");
371 BuildMI (BB, V8::ST, 3).addFrameIndex (FI).addSImm (0).addReg (*IAR++);
372 ArgOffset += 4;
373 }
374 // Reset the pointers now that we're done.
375 ArgOffset = 68;
376 IAR = &IncomingArgRegs[0];
377 }
378
379 // Copy args out of their incoming hard regs or stack slots into virtual regs.
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000380 for (Function::aiterator I = LF->abegin(), E = LF->aend(); I != E; ++I) {
381 Argument &A = *I;
382 unsigned ArgReg = getReg (A);
383 if (getClassB (A.getType ()) < cLong) {
384 // Get it out of the incoming arg register
385 if (ArgOffset < 92) {
386 assert (IAR != IAREnd
387 && "About to dereference past end of IncomingArgRegs");
388 BuildMI (BB, V8::ORrr, 2, ArgReg).addReg (V8::G0).addReg (*IAR++);
389 } else {
390 int FI = F->getFrameInfo()->CreateFixedObject(4, ArgOffset);
391 BuildMI (BB, V8::LD, 3, ArgReg).addFrameIndex (FI).addSImm (0);
392 }
393 ArgOffset += 4;
394 } else if (getClassB (A.getType ()) == cFloat) {
395 if (ArgOffset < 92) {
Brian Gaeke1df468e2004-09-29 03:34:41 +0000396 // Single-fp args are passed in integer registers; go through
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000397 // memory to get them out of integer registers and back into fp. (Bleh!)
Brian Gaeke1df468e2004-09-29 03:34:41 +0000398 unsigned FltAlign = TM.getTargetData().getFloatAlignment();
399 int FI = F->getFrameInfo()->CreateStackObject(4, FltAlign);
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000400 assert (IAR != IAREnd
401 && "About to dereference past end of IncomingArgRegs");
402 BuildMI (BB, V8::ST, 3).addFrameIndex (FI).addSImm (0).addReg (*IAR++);
403 BuildMI (BB, V8::LDFri, 2, ArgReg).addFrameIndex (FI).addSImm (0);
404 } else {
405 int FI = F->getFrameInfo()->CreateFixedObject(4, ArgOffset);
406 BuildMI (BB, V8::LDFri, 3, ArgReg).addFrameIndex (FI).addSImm (0);
Brian Gaeke1df468e2004-09-29 03:34:41 +0000407 }
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000408 ArgOffset += 4;
409 } else if (getClassB (A.getType ()) == cDouble) {
410 // Double-fp args are passed in pairs of integer registers; go through
411 // memory to get them out of integer registers and back into fp. (Bleh!)
412 // We'd like to 'ldd' these right out of the incoming-args area,
413 // but it might not be 8-byte aligned (e.g., call x(int x, double d)).
414 unsigned DblAlign = TM.getTargetData().getDoubleAlignment();
415 int FI = F->getFrameInfo()->CreateStackObject(8, DblAlign);
416 if (ArgOffset < 92 && IAR != IAREnd) {
417 BuildMI (BB, V8::ST, 3).addFrameIndex (FI).addSImm (0).addReg (*IAR++);
418 } else {
419 unsigned TempReg = makeAnotherReg (Type::IntTy);
420 BuildMI (BB, V8::LD, 2, TempReg).addFrameIndex (FI).addSImm (0);
421 BuildMI (BB, V8::ST, 3).addFrameIndex (FI).addSImm (0).addReg (TempReg);
Brian Gaeke6672f862004-09-30 19:44:32 +0000422 }
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000423 ArgOffset += 4;
424 if (ArgOffset < 92 && IAR != IAREnd) {
425 BuildMI (BB, V8::ST, 3).addFrameIndex (FI).addSImm (4).addReg (*IAR++);
426 } else {
427 unsigned TempReg = makeAnotherReg (Type::IntTy);
428 BuildMI (BB, V8::LD, 2, TempReg).addFrameIndex (FI).addSImm (4);
429 BuildMI (BB, V8::ST, 3).addFrameIndex (FI).addSImm (4).addReg (TempReg);
Brian Gaeke1df468e2004-09-29 03:34:41 +0000430 }
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000431 ArgOffset += 4;
432 BuildMI (BB, V8::LDDFri, 2, ArgReg).addFrameIndex (FI).addSImm (0);
433 } else if (getClassB (A.getType ()) == cLong) {
434 // do the first half...
435 if (ArgOffset < 92) {
436 assert (IAR != IAREnd
437 && "About to dereference past end of IncomingArgRegs");
438 BuildMI (BB, V8::ORrr, 2, ArgReg).addReg (V8::G0).addReg (*IAR++);
439 } else {
440 int FI = F->getFrameInfo()->CreateFixedObject(4, ArgOffset);
441 BuildMI (BB, V8::LD, 2, ArgReg).addFrameIndex (FI).addSImm (0);
442 }
443 ArgOffset += 4;
444 // ...then do the second half
445 if (ArgOffset < 92) {
446 assert (IAR != IAREnd
447 && "About to dereference past end of IncomingArgRegs");
448 BuildMI (BB, V8::ORrr, 2, ArgReg+1).addReg (V8::G0).addReg (*IAR++);
449 } else {
450 int FI = F->getFrameInfo()->CreateFixedObject(4, ArgOffset);
451 BuildMI (BB, V8::LD, 2, ArgReg+1).addFrameIndex (FI).addSImm (0);
452 }
453 ArgOffset += 4;
Brian Gaeke1df468e2004-09-29 03:34:41 +0000454 } else {
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000455 assert (0 && "Unknown class?!");
Brian Gaeke812c4882004-07-16 10:31:25 +0000456 }
Brian Gaeke562cb162004-04-07 17:04:09 +0000457 }
Brian Gaeked90282d2004-11-19 20:57:24 +0000458
459 // If the function takes variable number of arguments, remember the fp
460 // offset for the start of the first vararg value... this is used to expand
461 // llvm.va_start.
462 if (LF->getFunctionType ()->isVarArg ())
463 VarArgsOffset = ArgOffset;
Brian Gaeke562cb162004-04-07 17:04:09 +0000464}
465
Brian Gaeke6c868a42004-06-17 22:34:08 +0000466void V8ISel::SelectPHINodes() {
467 const TargetInstrInfo &TII = *TM.getInstrInfo();
468 const Function &LF = *F->getFunction(); // The LLVM function...
469 for (Function::const_iterator I = LF.begin(), E = LF.end(); I != E; ++I) {
470 const BasicBlock *BB = I;
471 MachineBasicBlock &MBB = *MBBMap[I];
472
473 // Loop over all of the PHI nodes in the LLVM basic block...
474 MachineBasicBlock::iterator PHIInsertPoint = MBB.begin();
475 for (BasicBlock::const_iterator I = BB->begin();
476 PHINode *PN = const_cast<PHINode*>(dyn_cast<PHINode>(I)); ++I) {
477
478 // Create a new machine instr PHI node, and insert it.
479 unsigned PHIReg = getReg(*PN);
480 MachineInstr *PhiMI = BuildMI(MBB, PHIInsertPoint,
481 V8::PHI, PN->getNumOperands(), PHIReg);
482
483 MachineInstr *LongPhiMI = 0;
484 if (PN->getType() == Type::LongTy || PN->getType() == Type::ULongTy)
485 LongPhiMI = BuildMI(MBB, PHIInsertPoint,
486 V8::PHI, PN->getNumOperands(), PHIReg+1);
487
488 // PHIValues - Map of blocks to incoming virtual registers. We use this
489 // so that we only initialize one incoming value for a particular block,
490 // even if the block has multiple entries in the PHI node.
491 //
492 std::map<MachineBasicBlock*, unsigned> PHIValues;
493
494 for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i) {
495 MachineBasicBlock *PredMBB = 0;
496 for (MachineBasicBlock::pred_iterator PI = MBB.pred_begin (),
497 PE = MBB.pred_end (); PI != PE; ++PI)
498 if (PN->getIncomingBlock(i) == (*PI)->getBasicBlock()) {
499 PredMBB = *PI;
500 break;
501 }
502 assert (PredMBB && "Couldn't find incoming machine-cfg edge for phi");
503
504 unsigned ValReg;
505 std::map<MachineBasicBlock*, unsigned>::iterator EntryIt =
506 PHIValues.lower_bound(PredMBB);
507
508 if (EntryIt != PHIValues.end() && EntryIt->first == PredMBB) {
509 // We already inserted an initialization of the register for this
510 // predecessor. Recycle it.
511 ValReg = EntryIt->second;
512
513 } else {
514 // Get the incoming value into a virtual register.
515 //
516 Value *Val = PN->getIncomingValue(i);
517
518 // If this is a constant or GlobalValue, we may have to insert code
519 // into the basic block to compute it into a virtual register.
520 if ((isa<Constant>(Val) && !isa<ConstantExpr>(Val)) ||
521 isa<GlobalValue>(Val)) {
522 // Simple constants get emitted at the end of the basic block,
523 // before any terminator instructions. We "know" that the code to
524 // move a constant into a register will never clobber any flags.
525 ValReg = getReg(Val, PredMBB, PredMBB->getFirstTerminator());
526 } else {
527 // Because we don't want to clobber any values which might be in
528 // physical registers with the computation of this constant (which
529 // might be arbitrarily complex if it is a constant expression),
530 // just insert the computation at the top of the basic block.
531 MachineBasicBlock::iterator PI = PredMBB->begin();
532
533 // Skip over any PHI nodes though!
534 while (PI != PredMBB->end() && PI->getOpcode() == V8::PHI)
535 ++PI;
536
537 ValReg = getReg(Val, PredMBB, PI);
538 }
539
540 // Remember that we inserted a value for this PHI for this predecessor
541 PHIValues.insert(EntryIt, std::make_pair(PredMBB, ValReg));
542 }
543
544 PhiMI->addRegOperand(ValReg);
545 PhiMI->addMachineBasicBlockOperand(PredMBB);
546 if (LongPhiMI) {
547 LongPhiMI->addRegOperand(ValReg+1);
548 LongPhiMI->addMachineBasicBlockOperand(PredMBB);
549 }
550 }
551
552 // Now that we emitted all of the incoming values for the PHI node, make
553 // sure to reposition the InsertPoint after the PHI that we just added.
554 // This is needed because we might have inserted a constant into this
555 // block, right after the PHI's which is before the old insert point!
556 PHIInsertPoint = LongPhiMI ? LongPhiMI : PhiMI;
557 ++PHIInsertPoint;
558 }
559 }
560}
561
Chris Lattner1c809c52004-02-29 00:27:00 +0000562bool V8ISel::runOnFunction(Function &Fn) {
563 // First pass over the function, lower any unknown intrinsic functions
564 // with the IntrinsicLowering class.
565 LowerUnknownIntrinsicFunctionCalls(Fn);
566
567 F = &MachineFunction::construct(&Fn, TM);
568
569 // Create all of the machine basic blocks for the function...
570 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
571 F->getBasicBlockList().push_back(MBBMap[I] = new MachineBasicBlock(I));
572
573 BB = &F->front();
574
575 // Set up a frame object for the return address. This is used by the
576 // llvm.returnaddress & llvm.frameaddress intrinisics.
577 //ReturnAddressIndex = F->getFrameInfo()->CreateFixedObject(4, -4);
578
579 // Copy incoming arguments off of the stack and out of fixed registers.
Brian Gaeke562cb162004-04-07 17:04:09 +0000580 LoadArgumentsToVirtualRegs(&Fn);
Chris Lattner1c809c52004-02-29 00:27:00 +0000581
582 // Instruction select everything except PHI nodes
583 visit(Fn);
584
585 // Select the PHI nodes
Brian Gaeke6c868a42004-06-17 22:34:08 +0000586 SelectPHINodes();
Chris Lattner1c809c52004-02-29 00:27:00 +0000587
588 RegMap.clear();
589 MBBMap.clear();
590 F = 0;
591 // We always build a machine code representation for the function
592 return true;
593}
594
Brian Gaeke3d11e8a2004-04-13 18:27:46 +0000595void V8ISel::visitCastInst(CastInst &I) {
Brian Gaeke00e514e2004-06-24 06:33:00 +0000596 Value *Op = I.getOperand(0);
597 unsigned DestReg = getReg(I);
598 MachineBasicBlock::iterator MI = BB->end();
599 emitCastOperation(BB, MI, Op, I.getType(), DestReg);
600}
601
Brian Gaekea54df252004-11-19 18:48:10 +0000602unsigned V8ISel::emitIntegerCast (MachineBasicBlock *BB,
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000603 MachineBasicBlock::iterator IP, const Type *oldTy,
604 unsigned SrcReg, const Type *newTy,
605 unsigned DestReg) {
606 if (oldTy == newTy) {
607 // No-op cast - just emit a copy; assume the reg. allocator will zap it.
608 BuildMI (*BB, IP, V8::ORrr, 2, DestReg).addReg (V8::G0).addReg(SrcReg);
Brian Gaekea54df252004-11-19 18:48:10 +0000609 return SrcReg;
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000610 }
611 // Emit left-shift, then right-shift to sign- or zero-extend.
612 unsigned TmpReg = makeAnotherReg (newTy);
613 unsigned shiftWidth = 32 - (8 * TM.getTargetData ().getTypeSize (newTy));
614 BuildMI (*BB, IP, V8::SLLri, 2, TmpReg).addZImm (shiftWidth).addReg(SrcReg);
615 if (newTy->isSigned ()) { // sign-extend with SRA
616 BuildMI(*BB, IP, V8::SRAri, 2, DestReg).addZImm (shiftWidth).addReg(TmpReg);
617 } else { // zero-extend with SRL
618 BuildMI(*BB, IP, V8::SRLri, 2, DestReg).addZImm (shiftWidth).addReg(TmpReg);
619 }
Brian Gaekea54df252004-11-19 18:48:10 +0000620 // Return the temp reg. in case this is one half of a cast to long.
621 return TmpReg;
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000622}
623
624void V8ISel::emitFPToIntegerCast (MachineBasicBlock *BB,
625 MachineBasicBlock::iterator IP,
626 const Type *oldTy, unsigned SrcReg,
627 const Type *newTy, unsigned DestReg) {
628 unsigned FPCastOpcode, FPStoreOpcode, FPSize, FPAlign;
629 unsigned oldTyClass = getClassB(oldTy);
630 if (oldTyClass == cFloat) {
631 FPCastOpcode = V8::FSTOI; FPStoreOpcode = V8::STFri; FPSize = 4;
632 FPAlign = TM.getTargetData().getFloatAlignment();
633 } else { // it's a double
634 FPCastOpcode = V8::FDTOI; FPStoreOpcode = V8::STDFri; FPSize = 8;
635 FPAlign = TM.getTargetData().getDoubleAlignment();
636 }
637 unsigned TempReg = makeAnotherReg (oldTy);
638 BuildMI (*BB, IP, FPCastOpcode, 1, TempReg).addReg (SrcReg);
639 int FI = F->getFrameInfo()->CreateStackObject(FPSize, FPAlign);
640 BuildMI (*BB, IP, FPStoreOpcode, 3).addFrameIndex (FI).addSImm (0)
641 .addReg (TempReg);
642 unsigned TempReg2 = makeAnotherReg (newTy);
643 BuildMI (*BB, IP, V8::LD, 3, TempReg2).addFrameIndex (FI).addSImm (0);
644 emitIntegerCast (BB, IP, Type::IntTy, TempReg2, newTy, DestReg);
645}
646
Brian Gaeke00e514e2004-06-24 06:33:00 +0000647/// emitCastOperation - Common code shared between visitCastInst and constant
648/// expression cast support.
649///
650void V8ISel::emitCastOperation(MachineBasicBlock *BB,
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000651 MachineBasicBlock::iterator IP, Value *Src,
652 const Type *DestTy, unsigned DestReg) {
Brian Gaeke00e514e2004-06-24 06:33:00 +0000653 const Type *SrcTy = Src->getType();
654 unsigned SrcClass = getClassB(SrcTy);
655 unsigned DestClass = getClassB(DestTy);
656 unsigned SrcReg = getReg(Src, BB, IP);
657
658 const Type *oldTy = SrcTy;
659 const Type *newTy = DestTy;
660 unsigned oldTyClass = SrcClass;
661 unsigned newTyClass = DestClass;
Brian Gaeke3d11e8a2004-04-13 18:27:46 +0000662
Brian Gaeke429022b2004-05-08 06:36:14 +0000663 if (oldTyClass < cLong && newTyClass < cLong) {
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000664 emitIntegerCast (BB, IP, oldTy, SrcReg, newTy, DestReg);
665 } else switch (newTyClass) {
666 case cByte:
667 case cShort:
668 case cInt:
Brian Gaeke495a0972004-06-24 21:22:08 +0000669 switch (oldTyClass) {
Brian Gaekea54df252004-11-19 18:48:10 +0000670 case cLong:
671 // Treat it like a cast from the lower half of the value.
672 emitIntegerCast (BB, IP, Type::IntTy, SrcReg+1, newTy, DestReg);
673 break;
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000674 case cFloat:
675 case cDouble:
676 emitFPToIntegerCast (BB, IP, oldTy, SrcReg, newTy, DestReg);
677 break;
678 default: goto not_yet;
679 }
680 return;
681
682 case cFloat:
683 switch (oldTyClass) {
684 case cLong: goto not_yet;
Brian Gaeke495a0972004-06-24 21:22:08 +0000685 case cFloat:
686 BuildMI (*BB, IP, V8::FMOVS, 1, DestReg).addReg (SrcReg);
687 break;
688 case cDouble:
689 BuildMI (*BB, IP, V8::FDTOS, 1, DestReg).addReg (SrcReg);
690 break;
Brian Gaekeec3227f2004-06-27 22:47:33 +0000691 default: {
692 unsigned FltAlign = TM.getTargetData().getFloatAlignment();
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000693 // cast integer type to float. Store it to a stack slot and then load
Brian Gaeke495a0972004-06-24 21:22:08 +0000694 // it using ldf into a floating point register. then do fitos.
Brian Gaekeec3227f2004-06-27 22:47:33 +0000695 unsigned TmpReg = makeAnotherReg (newTy);
696 int FI = F->getFrameInfo()->CreateStackObject(4, FltAlign);
697 BuildMI (*BB, IP, V8::ST, 3).addFrameIndex (FI).addSImm (0)
698 .addReg (SrcReg);
699 BuildMI (*BB, IP, V8::LDFri, 2, TmpReg).addFrameIndex (FI).addSImm (0);
700 BuildMI (*BB, IP, V8::FITOS, 1, DestReg).addReg(TmpReg);
Brian Gaeke495a0972004-06-24 21:22:08 +0000701 break;
702 }
Brian Gaekeec3227f2004-06-27 22:47:33 +0000703 }
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000704 return;
705
706 case cDouble:
Brian Gaeke495a0972004-06-24 21:22:08 +0000707 switch (oldTyClass) {
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000708 case cLong: goto not_yet;
Brian Gaeke495a0972004-06-24 21:22:08 +0000709 case cFloat:
710 BuildMI (*BB, IP, V8::FSTOD, 1, DestReg).addReg (SrcReg);
711 break;
Brian Gaeke1df468e2004-09-29 03:34:41 +0000712 case cDouble: // use double move pseudo-instr
713 BuildMI (*BB, IP, V8::FpMOVD, 1, DestReg).addReg (SrcReg);
Brian Gaeke495a0972004-06-24 21:22:08 +0000714 break;
Brian Gaekeec3227f2004-06-27 22:47:33 +0000715 default: {
716 unsigned DoubleAlignment = TM.getTargetData().getDoubleAlignment();
717 unsigned TmpReg = makeAnotherReg (newTy);
718 int FI = F->getFrameInfo()->CreateStackObject(8, DoubleAlignment);
719 BuildMI (*BB, IP, V8::ST, 3).addFrameIndex (FI).addSImm (0)
720 .addReg (SrcReg);
721 BuildMI (*BB, IP, V8::LDDFri, 2, TmpReg).addFrameIndex (FI).addSImm (0);
722 BuildMI (*BB, IP, V8::FITOD, 1, DestReg).addReg(TmpReg);
723 break;
724 }
725 }
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000726 return;
727
728 case cLong:
729 switch (oldTyClass) {
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000730 case cByte:
731 case cShort:
Brian Gaekea54df252004-11-19 18:48:10 +0000732 case cInt: {
733 // Cast to (u)int in the bottom half, and sign(zero) extend in the top
734 // half.
735 const Type *OldHalfTy = oldTy->isSigned() ? Type::IntTy : Type::UIntTy;
736 const Type *NewHalfTy = newTy->isSigned() ? Type::IntTy : Type::UIntTy;
737 unsigned TempReg = emitIntegerCast (BB, IP, OldHalfTy, SrcReg,
738 NewHalfTy, DestReg+1);
739 if (newTy->isSigned ()) {
740 BuildMI (*BB, IP, V8::SRAri, 2, DestReg).addReg (TempReg)
741 .addZImm (31);
742 } else {
743 BuildMI (*BB, IP, V8::ORrr, 2, DestReg).addReg (V8::G0)
744 .addReg (V8::G0);
745 }
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000746 break;
Brian Gaekea54df252004-11-19 18:48:10 +0000747 }
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000748 case cLong:
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000749 // Just copy both halves.
Brian Gaeke2a9f5392004-07-08 07:52:13 +0000750 BuildMI (*BB, IP, V8::ORrr, 2, DestReg).addReg (V8::G0).addReg (SrcReg);
751 BuildMI (*BB, IP, V8::ORrr, 2, DestReg+1).addReg (V8::G0)
752 .addReg (SrcReg+1);
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000753 break;
754 default: goto not_yet;
Brian Gaeke2a9f5392004-07-08 07:52:13 +0000755 }
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000756 return;
757
758 default: goto not_yet;
Brian Gaekee302a7e2004-05-07 21:39:30 +0000759 }
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000760 return;
761not_yet:
762 std::cerr << "Sorry, cast still unsupported: SrcTy = " << *SrcTy
763 << ", DestTy = " << *DestTy << "\n";
764 abort ();
Brian Gaeke3d11e8a2004-04-13 18:27:46 +0000765}
766
Brian Gaekef3334eb2004-04-07 17:29:37 +0000767void V8ISel::visitLoadInst(LoadInst &I) {
768 unsigned DestReg = getReg (I);
769 unsigned PtrReg = getReg (I.getOperand (0));
Brian Gaeke532e60c2004-05-08 04:21:17 +0000770 switch (getClassB (I.getType ())) {
Brian Gaekef3334eb2004-04-07 17:29:37 +0000771 case cByte:
772 if (I.getType ()->isSigned ())
Brian Gaeke44733032004-06-24 07:36:48 +0000773 BuildMI (BB, V8::LDSB, 2, DestReg).addReg (PtrReg).addSImm(0);
Brian Gaekef3334eb2004-04-07 17:29:37 +0000774 else
Brian Gaeke44733032004-06-24 07:36:48 +0000775 BuildMI (BB, V8::LDUB, 2, DestReg).addReg (PtrReg).addSImm(0);
Brian Gaekef3334eb2004-04-07 17:29:37 +0000776 return;
777 case cShort:
778 if (I.getType ()->isSigned ())
Brian Gaeke44733032004-06-24 07:36:48 +0000779 BuildMI (BB, V8::LDSH, 2, DestReg).addReg (PtrReg).addSImm(0);
Brian Gaekef3334eb2004-04-07 17:29:37 +0000780 else
Brian Gaeke44733032004-06-24 07:36:48 +0000781 BuildMI (BB, V8::LDUH, 2, DestReg).addReg (PtrReg).addSImm(0);
Brian Gaekef3334eb2004-04-07 17:29:37 +0000782 return;
783 case cInt:
Brian Gaeke44733032004-06-24 07:36:48 +0000784 BuildMI (BB, V8::LD, 2, DestReg).addReg (PtrReg).addSImm(0);
Brian Gaekef3334eb2004-04-07 17:29:37 +0000785 return;
786 case cLong:
Brian Gaeke44733032004-06-24 07:36:48 +0000787 BuildMI (BB, V8::LD, 2, DestReg).addReg (PtrReg).addSImm(0);
788 BuildMI (BB, V8::LD, 2, DestReg+1).addReg (PtrReg).addSImm(4);
789 return;
790 case cFloat:
791 BuildMI (BB, V8::LDFri, 2, DestReg).addReg (PtrReg).addSImm(0);
792 return;
793 case cDouble:
794 BuildMI (BB, V8::LDDFri, 2, DestReg).addReg (PtrReg).addSImm(0);
Brian Gaekef3334eb2004-04-07 17:29:37 +0000795 return;
796 default:
797 std::cerr << "Load instruction not handled: " << I;
798 abort ();
799 return;
800 }
801}
802
803void V8ISel::visitStoreInst(StoreInst &I) {
Brian Gaeke532e60c2004-05-08 04:21:17 +0000804 Value *SrcVal = I.getOperand (0);
805 unsigned SrcReg = getReg (SrcVal);
Brian Gaekef3334eb2004-04-07 17:29:37 +0000806 unsigned PtrReg = getReg (I.getOperand (1));
Brian Gaeke532e60c2004-05-08 04:21:17 +0000807 switch (getClassB (SrcVal->getType ())) {
808 case cByte:
Brian Gaeke44733032004-06-24 07:36:48 +0000809 BuildMI (BB, V8::STB, 3).addReg (PtrReg).addSImm (0).addReg (SrcReg);
Brian Gaeke532e60c2004-05-08 04:21:17 +0000810 return;
811 case cShort:
Brian Gaeke44733032004-06-24 07:36:48 +0000812 BuildMI (BB, V8::STH, 3).addReg (PtrReg).addSImm (0).addReg (SrcReg);
Brian Gaeke532e60c2004-05-08 04:21:17 +0000813 return;
814 case cInt:
Brian Gaeke44733032004-06-24 07:36:48 +0000815 BuildMI (BB, V8::ST, 3).addReg (PtrReg).addSImm (0).addReg (SrcReg);
Brian Gaeke532e60c2004-05-08 04:21:17 +0000816 return;
817 case cLong:
Brian Gaeke44733032004-06-24 07:36:48 +0000818 BuildMI (BB, V8::ST, 3).addReg (PtrReg).addSImm (0).addReg (SrcReg);
819 BuildMI (BB, V8::ST, 3).addReg (PtrReg).addSImm (4).addReg (SrcReg+1);
820 return;
821 case cFloat:
822 BuildMI (BB, V8::STFri, 3).addReg (PtrReg).addSImm (0).addReg (SrcReg);
823 return;
824 case cDouble:
825 BuildMI (BB, V8::STDFri, 3).addReg (PtrReg).addSImm (0).addReg (SrcReg);
Brian Gaeke532e60c2004-05-08 04:21:17 +0000826 return;
827 default:
828 std::cerr << "Store instruction not handled: " << I;
829 abort ();
830 return;
831 }
Brian Gaekef3334eb2004-04-07 17:29:37 +0000832}
833
Brian Gaekef7e44ef2004-04-02 20:53:33 +0000834void V8ISel::visitCallInst(CallInst &I) {
Brian Gaeke9d67ea02004-06-18 06:27:48 +0000835 MachineInstr *TheCall;
836 // Is it an intrinsic function call?
837 if (Function *F = I.getCalledFunction()) {
838 if (Intrinsic::ID ID = (Intrinsic::ID)F->getIntrinsicID()) {
839 visitIntrinsicCall(ID, I); // Special intrinsics are not handled here
840 return;
841 }
842 }
843
Brian Gaeke50094ed2004-10-10 19:57:18 +0000844 // How much extra call stack will we need?
Brian Gaeke79fe8332004-11-21 03:35:22 +0000845 int extraStack = 0;
846 for (unsigned i = 0; i < I.getNumOperands (); ++i) {
Brian Gaeke50094ed2004-10-10 19:57:18 +0000847 switch (getClassB (I.getOperand (i)->getType ())) {
848 case cLong: extraStack += 8; break;
849 case cFloat: extraStack += 4; break;
850 case cDouble: extraStack += 8; break;
851 default: extraStack += 4; break;
852 }
853 }
Brian Gaeke79fe8332004-11-21 03:35:22 +0000854 extraStack -= 24;
855 if (extraStack < 0) {
856 extraStack = 0;
857 } else {
858 // Round up extra stack size to the nearest doubleword.
859 extraStack = (extraStack + 7) & ~7;
860 }
Brian Gaeke50094ed2004-10-10 19:57:18 +0000861
Brian Gaeke9d67ea02004-06-18 06:27:48 +0000862 // Deal with args
Brian Gaeke562cb162004-04-07 17:04:09 +0000863 static const unsigned OutgoingArgRegs[] = { V8::O0, V8::O1, V8::O2, V8::O3,
Brian Gaeked54c38b2004-04-07 16:41:22 +0000864 V8::O4, V8::O5 };
Brian Gaeke24b90c32004-11-14 03:22:07 +0000865 const unsigned *OAREnd = &OutgoingArgRegs[6];
Brian Gaeke6931fd62004-11-04 00:27:04 +0000866 const unsigned *OAR = &OutgoingArgRegs[0];
Brian Gaeke24b90c32004-11-14 03:22:07 +0000867 unsigned ArgOffset = 68;
Brian Gaekeda9b3662004-11-14 06:32:08 +0000868 if (extraStack) BuildMI (BB, V8::ADJCALLSTACKDOWN, 1).addImm (extraStack);
Brian Gaeke50094ed2004-10-10 19:57:18 +0000869 for (unsigned i = 1; i < I.getNumOperands (); ++i) {
870 unsigned ArgReg = getReg (I.getOperand (i));
Brian Gaeke24b90c32004-11-14 03:22:07 +0000871 if (getClassB (I.getOperand (i)->getType ()) < cLong) {
872 // Schlep it over into the incoming arg register
873 if (ArgOffset < 92) {
874 assert (OAR != OAREnd && "About to dereference past end of OutgoingArgRegs");
875 BuildMI (BB, V8::ORrr, 2, *OAR++).addReg (V8::G0).addReg (ArgReg);
Brian Gaeke812c4882004-07-16 10:31:25 +0000876 } else {
Brian Gaeke24b90c32004-11-14 03:22:07 +0000877 BuildMI (BB, V8::ST, 3).addReg (V8::SP).addSImm (ArgOffset).addReg (ArgReg);
Brian Gaeke812c4882004-07-16 10:31:25 +0000878 }
Brian Gaeke24b90c32004-11-14 03:22:07 +0000879 ArgOffset += 4;
880 } else if (getClassB (I.getOperand (i)->getType ()) == cFloat) {
881 if (ArgOffset < 92) {
882 // Single-fp args are passed in integer registers; go through
883 // memory to get them out of FP registers. (Bleh!)
884 unsigned FltAlign = TM.getTargetData().getFloatAlignment();
885 int FI = F->getFrameInfo()->CreateStackObject(4, FltAlign);
886 BuildMI (BB, V8::STFri, 3).addFrameIndex (FI).addSImm (0).addReg (ArgReg);
887 assert (OAR != OAREnd && "About to dereference past end of OutgoingArgRegs");
888 BuildMI (BB, V8::LD, 2, *OAR++).addFrameIndex (FI).addSImm (0);
889 } else {
890 BuildMI (BB, V8::STFri, 3).addReg (V8::SP).addSImm (ArgOffset).addReg (ArgReg);
891 }
892 ArgOffset += 4;
893 } else if (getClassB (I.getOperand (i)->getType ()) == cDouble) {
894 // Double-fp args are passed in pairs of integer registers; go through
895 // memory to get them out of FP registers. (Bleh!)
896 // We'd like to 'std' these right onto the outgoing-args area, but it might
897 // not be 8-byte aligned (e.g., call x(int x, double d)). sigh.
898 unsigned DblAlign = TM.getTargetData().getDoubleAlignment();
899 int FI = F->getFrameInfo()->CreateStackObject(8, DblAlign);
900 BuildMI (BB, V8::STDFri, 3).addFrameIndex (FI).addSImm (0).addReg (ArgReg);
901 if (ArgOffset < 92 && OAR != OAREnd) {
902 assert (OAR != OAREnd && "About to dereference past end of OutgoingArgRegs");
903 BuildMI (BB, V8::LD, 2, *OAR++).addFrameIndex (FI).addSImm (0);
904 } else {
905 unsigned TempReg = makeAnotherReg (Type::IntTy);
906 BuildMI (BB, V8::LD, 2, TempReg).addFrameIndex (FI).addSImm (0);
907 BuildMI (BB, V8::ST, 3).addReg (V8::SP).addSImm (ArgOffset).addReg (TempReg);
908 }
909 ArgOffset += 4;
910 if (ArgOffset < 92 && OAR != OAREnd) {
911 assert (OAR != OAREnd && "About to dereference past end of OutgoingArgRegs");
912 BuildMI (BB, V8::LD, 2, *OAR++).addFrameIndex (FI).addSImm (4);
913 } else {
914 unsigned TempReg = makeAnotherReg (Type::IntTy);
915 BuildMI (BB, V8::LD, 2, TempReg).addFrameIndex (FI).addSImm (4);
916 BuildMI (BB, V8::ST, 3).addReg (V8::SP).addSImm (ArgOffset).addReg (TempReg);
917 }
918 ArgOffset += 4;
919 } else if (getClassB (I.getOperand (i)->getType ()) == cLong) {
920 // do the first half...
921 if (ArgOffset < 92) {
922 assert (OAR != OAREnd && "About to dereference past end of OutgoingArgRegs");
923 BuildMI (BB, V8::ORrr, 2, *OAR++).addReg (V8::G0).addReg (ArgReg);
924 } else {
925 BuildMI (BB, V8::ST, 3).addReg (V8::SP).addSImm (ArgOffset).addReg (ArgReg);
926 }
927 ArgOffset += 4;
928 // ...then do the second half
929 if (ArgOffset < 92) {
930 assert (OAR != OAREnd && "About to dereference past end of OutgoingArgRegs");
931 BuildMI (BB, V8::ORrr, 2, *OAR++).addReg (V8::G0).addReg (ArgReg+1);
932 } else {
933 BuildMI (BB, V8::ST, 3).addReg (V8::SP).addSImm (ArgOffset).addReg (ArgReg+1);
934 }
935 ArgOffset += 4;
Brian Gaeke50094ed2004-10-10 19:57:18 +0000936 } else {
Brian Gaeke24b90c32004-11-14 03:22:07 +0000937 assert (0 && "Unknown class?!");
Brian Gaeked54c38b2004-04-07 16:41:22 +0000938 }
Brian Gaeke50094ed2004-10-10 19:57:18 +0000939 }
Brian Gaeked54c38b2004-04-07 16:41:22 +0000940
Brian Gaeke9d67ea02004-06-18 06:27:48 +0000941 // Emit call instruction
942 if (Function *F = I.getCalledFunction ()) {
943 BuildMI (BB, V8::CALL, 1).addGlobalAddress (F, true);
944 } else { // Emit an indirect call...
945 unsigned Reg = getReg (I.getCalledValue ());
946 BuildMI (BB, V8::JMPLrr, 3, V8::O7).addReg (Reg).addReg (V8::G0);
947 }
948
Brian Gaeke50094ed2004-10-10 19:57:18 +0000949 if (extraStack) BuildMI (BB, V8::ADJCALLSTACKUP, 1).addImm (extraStack);
950
Brian Gaeke9d67ea02004-06-18 06:27:48 +0000951 // Deal w/ return value: schlep it over into the destination register
Brian Gaekee14e3382004-06-15 20:06:32 +0000952 if (I.getType () == Type::VoidTy)
Brian Gaekeea8494b2004-04-06 22:09:23 +0000953 return;
Brian Gaekee14e3382004-06-15 20:06:32 +0000954 unsigned DestReg = getReg (I);
Brian Gaeke299b39d2004-10-10 20:34:17 +0000955 switch (getClassB (I.getType ())) {
Brian Gaekeea8494b2004-04-06 22:09:23 +0000956 case cByte:
957 case cShort:
958 case cInt:
Brian Gaekeea8494b2004-04-06 22:09:23 +0000959 BuildMI (BB, V8::ORrr, 2, DestReg).addReg(V8::G0).addReg(V8::O0);
960 break;
Brian Gaeke9d67ea02004-06-18 06:27:48 +0000961 case cFloat:
962 BuildMI (BB, V8::FMOVS, 2, DestReg).addReg(V8::F0);
963 break;
Brian Gaeke1df468e2004-09-29 03:34:41 +0000964 case cDouble:
965 BuildMI (BB, V8::FpMOVD, 2, DestReg).addReg(V8::D0);
966 break;
967 case cLong:
968 BuildMI (BB, V8::ORrr, 2, DestReg).addReg(V8::G0).addReg(V8::O0);
969 BuildMI (BB, V8::ORrr, 2, DestReg+1).addReg(V8::G0).addReg(V8::O1);
970 break;
Brian Gaekeea8494b2004-04-06 22:09:23 +0000971 default:
Brian Gaeke532e60c2004-05-08 04:21:17 +0000972 std::cerr << "Return type of call instruction not handled: " << I;
973 abort ();
Brian Gaekeea8494b2004-04-06 22:09:23 +0000974 }
Brian Gaekef7e44ef2004-04-02 20:53:33 +0000975}
Chris Lattner1c809c52004-02-29 00:27:00 +0000976
977void V8ISel::visitReturnInst(ReturnInst &I) {
Brian Gaeke08f64c32004-03-06 05:32:28 +0000978 if (I.getNumOperands () == 1) {
979 unsigned RetValReg = getReg (I.getOperand (0));
Brian Gaeke299b39d2004-10-10 20:34:17 +0000980 switch (getClassB (I.getOperand (0)->getType ())) {
Brian Gaeke08f64c32004-03-06 05:32:28 +0000981 case cByte:
982 case cShort:
983 case cInt:
984 // Schlep it over into i0 (where it will become o0 after restore).
985 BuildMI (BB, V8::ORrr, 2, V8::I0).addReg(V8::G0).addReg(RetValReg);
986 break;
Brian Gaekef9a75462004-07-08 07:22:27 +0000987 case cFloat:
Brian Gaeke1df468e2004-09-29 03:34:41 +0000988 BuildMI (BB, V8::FMOVS, 1, V8::F0).addReg(RetValReg);
Brian Gaekef9a75462004-07-08 07:22:27 +0000989 break;
Brian Gaeke1df468e2004-09-29 03:34:41 +0000990 case cDouble:
991 BuildMI (BB, V8::FpMOVD, 1, V8::D0).addReg(RetValReg);
Brian Gaeke812c4882004-07-16 10:31:25 +0000992 break;
Brian Gaeke2a9f5392004-07-08 07:52:13 +0000993 case cLong:
994 BuildMI (BB, V8::ORrr, 2, V8::I0).addReg(V8::G0).addReg(RetValReg);
995 BuildMI (BB, V8::ORrr, 2, V8::I1).addReg(V8::G0).addReg(RetValReg+1);
996 break;
Brian Gaeke08f64c32004-03-06 05:32:28 +0000997 default:
Brian Gaeke532e60c2004-05-08 04:21:17 +0000998 std::cerr << "Return instruction of this type not handled: " << I;
999 abort ();
Brian Gaeke08f64c32004-03-06 05:32:28 +00001000 }
Chris Lattner1c809c52004-02-29 00:27:00 +00001001 }
Chris Lattner0d538bb2004-04-07 04:36:53 +00001002
Brian Gaeke08f64c32004-03-06 05:32:28 +00001003 // Just emit a 'retl' instruction to return.
1004 BuildMI(BB, V8::RETL, 0);
1005 return;
Chris Lattner1c809c52004-02-29 00:27:00 +00001006}
1007
Brian Gaeke532e60c2004-05-08 04:21:17 +00001008static inline BasicBlock *getBlockAfter(BasicBlock *BB) {
1009 Function::iterator I = BB; ++I; // Get iterator to next block
1010 return I != BB->getParent()->end() ? &*I : 0;
1011}
1012
1013/// visitBranchInst - Handles conditional and unconditional branches.
1014///
1015void V8ISel::visitBranchInst(BranchInst &I) {
Brian Gaeke532e60c2004-05-08 04:21:17 +00001016 BasicBlock *takenSucc = I.getSuccessor (0);
Brian Gaeke6c868a42004-06-17 22:34:08 +00001017 MachineBasicBlock *takenSuccMBB = MBBMap[takenSucc];
1018 BB->addSuccessor (takenSuccMBB);
1019 if (I.isConditional()) { // conditional branch
1020 BasicBlock *notTakenSucc = I.getSuccessor (1);
1021 MachineBasicBlock *notTakenSuccMBB = MBBMap[notTakenSucc];
1022 BB->addSuccessor (notTakenSuccMBB);
Brian Gaeke532e60c2004-05-08 04:21:17 +00001023
Brian Gaeke6c868a42004-06-17 22:34:08 +00001024 // CondReg=(<condition>);
1025 // If (CondReg==0) goto notTakenSuccMBB;
1026 unsigned CondReg = getReg (I.getCondition ());
1027 BuildMI (BB, V8::CMPri, 2).addSImm (0).addReg (CondReg);
1028 BuildMI (BB, V8::BE, 1).addMBB (notTakenSuccMBB);
Brian Gaeke532e60c2004-05-08 04:21:17 +00001029 }
Brian Gaeke6c868a42004-06-17 22:34:08 +00001030 // goto takenSuccMBB;
1031 BuildMI (BB, V8::BA, 1).addMBB (takenSuccMBB);
Brian Gaeke532e60c2004-05-08 04:21:17 +00001032}
1033
1034/// emitGEPOperation - Common code shared between visitGetElementPtrInst and
1035/// constant expression GEP support.
1036///
Brian Gaeke9f564822004-05-08 05:27:20 +00001037void V8ISel::emitGEPOperation (MachineBasicBlock *MBB,
Brian Gaeke532e60c2004-05-08 04:21:17 +00001038 MachineBasicBlock::iterator IP,
1039 Value *Src, User::op_iterator IdxBegin,
1040 User::op_iterator IdxEnd, unsigned TargetReg) {
Brian Gaeke9f564822004-05-08 05:27:20 +00001041 const TargetData &TD = TM.getTargetData ();
1042 const Type *Ty = Src->getType ();
Brian Gaekec7fd0f42004-06-24 08:55:09 +00001043 unsigned basePtrReg = getReg (Src, MBB, IP);
Brian Gaeke9f564822004-05-08 05:27:20 +00001044
1045 // GEPs have zero or more indices; we must perform a struct access
1046 // or array access for each one.
1047 for (GetElementPtrInst::op_iterator oi = IdxBegin, oe = IdxEnd; oi != oe;
1048 ++oi) {
1049 Value *idx = *oi;
1050 unsigned nextBasePtrReg = makeAnotherReg (Type::UIntTy);
1051 if (const StructType *StTy = dyn_cast<StructType> (Ty)) {
1052 // It's a struct access. idx is the index into the structure,
1053 // which names the field. Use the TargetData structure to
1054 // pick out what the layout of the structure is in memory.
1055 // Use the (constant) structure index's value to find the
1056 // right byte offset from the StructLayout class's list of
1057 // structure member offsets.
1058 unsigned fieldIndex = cast<ConstantUInt> (idx)->getValue ();
1059 unsigned memberOffset =
1060 TD.getStructLayout (StTy)->MemberOffsets[fieldIndex];
1061 // Emit an ADD to add memberOffset to the basePtr.
1062 BuildMI (*MBB, IP, V8::ADDri, 2,
1063 nextBasePtrReg).addReg (basePtrReg).addZImm (memberOffset);
1064 // The next type is the member of the structure selected by the
1065 // index.
1066 Ty = StTy->getElementType (fieldIndex);
1067 } else if (const SequentialType *SqTy = dyn_cast<SequentialType> (Ty)) {
1068 // It's an array or pointer access: [ArraySize x ElementType].
1069 // We want to add basePtrReg to (idxReg * sizeof ElementType). First, we
1070 // must find the size of the pointed-to type (Not coincidentally, the next
1071 // type is the type of the elements in the array).
1072 Ty = SqTy->getElementType ();
1073 unsigned elementSize = TD.getTypeSize (Ty);
1074 unsigned idxReg = getReg (idx, MBB, IP);
1075 unsigned OffsetReg = makeAnotherReg (Type::IntTy);
1076 unsigned elementSizeReg = makeAnotherReg (Type::UIntTy);
Brian Gaekec7fd0f42004-06-24 08:55:09 +00001077 copyConstantToRegister (MBB, IP,
1078 ConstantUInt::get(Type::UIntTy, elementSize), elementSizeReg);
Brian Gaeke9f564822004-05-08 05:27:20 +00001079 // Emit a SMUL to multiply the register holding the index by
1080 // elementSize, putting the result in OffsetReg.
1081 BuildMI (*MBB, IP, V8::SMULrr, 2,
1082 OffsetReg).addReg (elementSizeReg).addReg (idxReg);
1083 // Emit an ADD to add OffsetReg to the basePtr.
1084 BuildMI (*MBB, IP, V8::ADDrr, 2,
1085 nextBasePtrReg).addReg (basePtrReg).addReg (OffsetReg);
1086 }
1087 basePtrReg = nextBasePtrReg;
1088 }
1089 // After we have processed all the indices, the result is left in
1090 // basePtrReg. Move it to the register where we were expected to
1091 // put the answer.
1092 BuildMI (BB, V8::ORrr, 1, TargetReg).addReg (V8::G0).addReg (basePtrReg);
Brian Gaeke532e60c2004-05-08 04:21:17 +00001093}
1094
1095void V8ISel::visitGetElementPtrInst (GetElementPtrInst &I) {
1096 unsigned outputReg = getReg (I);
1097 emitGEPOperation (BB, BB->end (), I.getOperand (0),
1098 I.op_begin ()+1, I.op_end (), outputReg);
1099}
1100
Brian Gaeke5f91de22004-11-21 07:13:16 +00001101void V8ISel::emitOp64LibraryCall (MachineBasicBlock *MBB,
1102 MachineBasicBlock::iterator IP,
1103 unsigned DestReg,
1104 const char *FuncName,
1105 unsigned Op0Reg, unsigned Op1Reg) {
1106 BuildMI (*MBB, IP, V8::ORrr, 2, V8::O0).addReg (V8::G0).addReg (Op0Reg);
1107 BuildMI (*MBB, IP, V8::ORrr, 2, V8::O1).addReg (V8::G0).addReg (Op0Reg+1);
1108 BuildMI (*MBB, IP, V8::ORrr, 2, V8::O2).addReg (V8::G0).addReg (Op1Reg);
1109 BuildMI (*MBB, IP, V8::ORrr, 2, V8::O3).addReg (V8::G0).addReg (Op1Reg+1);
1110 BuildMI (*MBB, IP, V8::CALL, 1).addExternalSymbol (FuncName, true);
1111 BuildMI (*MBB, IP, V8::ORrr, 2, DestReg).addReg (V8::G0).addReg (V8::O0);
1112 BuildMI (*MBB, IP, V8::ORrr, 2, DestReg+1).addReg (V8::G0).addReg (V8::O1);
1113}
Brian Gaeked6a10532004-06-15 21:09:46 +00001114
Brian Gaeke9ffcf9f2004-11-22 08:02:06 +00001115void V8ISel::emitShift64 (MachineBasicBlock *MBB,
1116 MachineBasicBlock::iterator IP, Instruction &I,
Brian Gaekefbe558c2004-11-23 08:14:09 +00001117 unsigned DestReg, unsigned SrcReg,
1118 unsigned ShiftAmtReg) {
Brian Gaeke9ffcf9f2004-11-22 08:02:06 +00001119 bool isSigned = I.getType()->isSigned();
1120
1121 switch (I.getOpcode ()) {
Brian Gaeke88108b82004-11-23 21:10:50 +00001122 case Instruction::Shr: {
1123 unsigned CarryReg = makeAnotherReg (Type::IntTy),
1124 ThirtyTwo = makeAnotherReg (Type::IntTy),
1125 HalfShiftReg = makeAnotherReg (Type::IntTy),
1126 NegHalfShiftReg = makeAnotherReg (Type::IntTy),
1127 TempReg = makeAnotherReg (Type::IntTy);
1128 unsigned OneShiftOutReg = makeAnotherReg (Type::ULongTy),
1129 TwoShiftsOutReg = makeAnotherReg (Type::ULongTy);
1130
1131 MachineBasicBlock *thisMBB = BB;
1132 const BasicBlock *LLVM_BB = BB->getBasicBlock ();
1133 MachineBasicBlock *shiftMBB = new MachineBasicBlock (LLVM_BB);
1134 F->getBasicBlockList ().push_back (shiftMBB);
1135 MachineBasicBlock *oneShiftMBB = new MachineBasicBlock (LLVM_BB);
1136 F->getBasicBlockList ().push_back (oneShiftMBB);
1137 MachineBasicBlock *twoShiftsMBB = new MachineBasicBlock (LLVM_BB);
1138 F->getBasicBlockList ().push_back (twoShiftsMBB);
1139 MachineBasicBlock *continueMBB = new MachineBasicBlock (LLVM_BB);
1140 F->getBasicBlockList ().push_back (continueMBB);
1141
1142 // .lshr_begin:
1143 // ...
1144 // subcc %g0, ShiftAmtReg, %g0 ! Is ShAmt == 0?
1145 // be .lshr_continue ! Then don't shift.
1146 // ba .lshr_shift ! else shift.
1147
1148 BuildMI (BB, V8::SUBCCrr, 2, V8::G0).addReg (V8::G0)
1149 .addReg (ShiftAmtReg);
1150 BuildMI (BB, V8::BE, 1).addMBB (continueMBB);
1151 BuildMI (BB, V8::BA, 1).addMBB (shiftMBB);
1152
1153 // Update machine-CFG edges
1154 BB->addSuccessor (continueMBB);
1155 BB->addSuccessor (shiftMBB);
1156
1157 // .lshr_shift: ! [preds: begin]
1158 // or %g0, 32, ThirtyTwo
1159 // subcc ThirtyTwo, ShiftAmtReg, HalfShiftReg ! Calculate 32 - shamt
1160 // bg .lshr_two_shifts ! If >0, b two_shifts
1161 // ba .lshr_one_shift ! else one_shift.
1162
1163 BB = shiftMBB;
1164
1165 BuildMI (BB, V8::ORri, 2, ThirtyTwo).addReg (V8::G0).addSImm (32);
1166 BuildMI (BB, V8::SUBCCrr, 2, HalfShiftReg).addReg (ThirtyTwo)
1167 .addReg (ShiftAmtReg);
1168 BuildMI (BB, V8::BG, 1).addMBB (twoShiftsMBB);
1169 BuildMI (BB, V8::BA, 1).addMBB (oneShiftMBB);
1170
1171 // Update machine-CFG edges
1172 BB->addSuccessor (twoShiftsMBB);
1173 BB->addSuccessor (oneShiftMBB);
1174
1175 // .lshr_two_shifts: ! [preds: shift]
1176 // sll SrcReg, HalfShiftReg, CarryReg ! Save the borrows
1177 // ! <SHIFT> in following is sra if signed, srl if unsigned
1178 // <SHIFT> SrcReg, ShiftAmtReg, TwoShiftsOutReg ! Shift top half
1179 // srl SrcReg+1, ShiftAmtReg, TempReg ! Shift bottom half
1180 // or TempReg, CarryReg, TwoShiftsOutReg+1 ! Restore the borrows
1181 // ba .lshr_continue
1182 unsigned ShiftOpcode = (isSigned ? V8::SRArr : V8::SRLrr);
1183
1184 BB = twoShiftsMBB;
1185
1186 BuildMI (BB, V8::SLLrr, 2, CarryReg).addReg (SrcReg)
1187 .addReg (HalfShiftReg);
1188 BuildMI (BB, ShiftOpcode, 2, TwoShiftsOutReg).addReg (SrcReg)
1189 .addReg (ShiftAmtReg);
1190 BuildMI (BB, V8::SRLrr, 2, TempReg).addReg (SrcReg+1)
1191 .addReg (ShiftAmtReg);
1192 BuildMI (BB, V8::ORrr, 2, TwoShiftsOutReg+1).addReg (TempReg)
1193 .addReg (CarryReg);
1194 BuildMI (BB, V8::BA, 1).addMBB (continueMBB);
1195
1196 // Update machine-CFG edges
1197 BB->addSuccessor (continueMBB);
1198
1199 // .lshr_one_shift: ! [preds: shift]
1200 // ! if unsigned:
1201 // or %g0, %g0, OneShiftOutReg ! Zero top half
1202 // ! or, if signed:
1203 // sra SrcReg, 31, OneShiftOutReg ! Sign-ext top half
1204 // sub %g0, HalfShiftReg, NegHalfShiftReg ! Make ShiftAmt >0
1205 // <SHIFT> SrcReg, NegHalfShiftReg, OneShiftOutReg+1 ! Shift bottom half
1206 // ba .lshr_continue
1207
1208 BB = oneShiftMBB;
1209
1210 if (isSigned)
1211 BuildMI (BB, V8::SRAri, 2, OneShiftOutReg).addReg (SrcReg).addZImm (31);
1212 else
1213 BuildMI (BB, V8::ORrr, 2, OneShiftOutReg).addReg (V8::G0)
1214 .addReg (V8::G0);
1215 BuildMI (BB, V8::SUBrr, 2, NegHalfShiftReg).addReg (V8::G0)
1216 .addReg (HalfShiftReg);
1217 BuildMI (BB, ShiftOpcode, 2, OneShiftOutReg+1).addReg (SrcReg)
1218 .addReg (NegHalfShiftReg);
1219 BuildMI (BB, V8::BA, 1).addMBB (continueMBB);
1220
1221 // Update machine-CFG edges
1222 BB->addSuccessor (continueMBB);
1223
1224 // .lshr_continue: ! [preds: begin, do_one_shift, do_two_shifts]
1225 // phi (SrcReg, begin), (TwoShiftsOutReg, two_shifts),
1226 // (OneShiftOutReg, one_shift), DestReg ! Phi top half...
1227 // phi (SrcReg+1, begin), (TwoShiftsOutReg+1, two_shifts),
1228 // (OneShiftOutReg+1, one_shift), DestReg+1 ! And phi bottom half.
1229
1230 BB = continueMBB;
1231 BuildMI (BB, V8::PHI, 6, DestReg).addReg (SrcReg).addMBB (thisMBB)
1232 .addReg (TwoShiftsOutReg).addMBB (twoShiftsMBB)
1233 .addReg (OneShiftOutReg).addMBB (oneShiftMBB);
1234 BuildMI (BB, V8::PHI, 6, DestReg+1).addReg (SrcReg+1).addMBB (thisMBB)
1235 .addReg (TwoShiftsOutReg+1).addMBB (twoShiftsMBB)
1236 .addReg (OneShiftOutReg+1).addMBB (oneShiftMBB);
1237 return;
1238 }
Brian Gaeke9ffcf9f2004-11-22 08:02:06 +00001239 case Instruction::Shl:
Brian Gaeke9ffcf9f2004-11-22 08:02:06 +00001240 default:
1241 std::cerr << "Sorry, 64-bit shifts are not yet supported:\n" << I;
1242 abort ();
1243 }
1244}
1245
Chris Lattner4be7ca52004-04-07 04:27:16 +00001246void V8ISel::visitBinaryOperator (Instruction &I) {
Brian Gaekebc1d27a2004-03-03 23:03:14 +00001247 unsigned DestReg = getReg (I);
1248 unsigned Op0Reg = getReg (I.getOperand (0));
1249 unsigned Op1Reg = getReg (I.getOperand (1));
1250
Brian Gaekeec3227f2004-06-27 22:47:33 +00001251 unsigned Class = getClassB (I.getType());
Chris Lattner22ede702004-04-07 04:06:46 +00001252 unsigned OpCase = ~0;
1253
Brian Gaekeec3227f2004-06-27 22:47:33 +00001254 if (Class > cLong) {
1255 switch (I.getOpcode ()) {
1256 case Instruction::Add: OpCase = 0; break;
1257 case Instruction::Sub: OpCase = 1; break;
1258 case Instruction::Mul: OpCase = 2; break;
1259 case Instruction::Div: OpCase = 3; break;
1260 default: visitInstruction (I); return;
1261 }
1262 static unsigned Opcodes[] = { V8::FADDS, V8::FADDD,
1263 V8::FSUBS, V8::FSUBD,
1264 V8::FMULS, V8::FMULD,
1265 V8::FDIVS, V8::FDIVD };
1266 BuildMI (BB, Opcodes[2*OpCase + (Class - cFloat)], 2, DestReg)
1267 .addReg (Op0Reg).addReg (Op1Reg);
1268 return;
1269 }
1270
1271 unsigned ResultReg = DestReg;
Brian Gaeke1df468e2004-09-29 03:34:41 +00001272 if (Class != cInt && Class != cLong)
Brian Gaekeec3227f2004-06-27 22:47:33 +00001273 ResultReg = makeAnotherReg (I.getType ());
1274
Brian Gaeke1df468e2004-09-29 03:34:41 +00001275 if (Class == cLong) {
Brian Gaeke5f91de22004-11-21 07:13:16 +00001276 const char *FuncName;
Brian Gaeke1df468e2004-09-29 03:34:41 +00001277 DEBUG (std::cerr << "Class = cLong\n");
1278 DEBUG (std::cerr << "Op0Reg = " << Op0Reg << ", " << Op0Reg+1 << "\n");
1279 DEBUG (std::cerr << "Op1Reg = " << Op1Reg << ", " << Op1Reg+1 << "\n");
1280 DEBUG (std::cerr << "ResultReg = " << ResultReg << ", " << ResultReg+1 << "\n");
1281 DEBUG (std::cerr << "DestReg = " << DestReg << ", " << DestReg+1 << "\n");
Brian Gaeke5f91de22004-11-21 07:13:16 +00001282 switch (I.getOpcode ()) {
1283 case Instruction::Add:
1284 BuildMI (BB, V8::ADDCCrr, 2, ResultReg+1).addReg (Op0Reg+1)
1285 .addReg (Op1Reg+1);
1286 BuildMI (BB, V8::ADDXrr, 2, ResultReg).addReg (Op0Reg).addReg (Op1Reg);
1287 return;
1288 case Instruction::Sub:
1289 BuildMI (BB, V8::SUBCCrr, 2, ResultReg+1).addReg (Op0Reg+1)
1290 .addReg (Op1Reg+1);
1291 BuildMI (BB, V8::SUBXrr, 2, ResultReg).addReg (Op0Reg).addReg (Op1Reg);
1292 return;
1293 case Instruction::Mul:
1294 FuncName = I.getType ()->isSigned () ? "__mul64" : "__umul64";
1295 emitOp64LibraryCall (BB, BB->end (), DestReg, FuncName, Op0Reg, Op1Reg);
1296 return;
1297 case Instruction::Div:
1298 FuncName = I.getType ()->isSigned () ? "__div64" : "__udiv64";
1299 emitOp64LibraryCall (BB, BB->end (), DestReg, FuncName, Op0Reg, Op1Reg);
1300 return;
1301 case Instruction::Rem:
1302 FuncName = I.getType ()->isSigned () ? "__rem64" : "__urem64";
1303 emitOp64LibraryCall (BB, BB->end (), DestReg, FuncName, Op0Reg, Op1Reg);
1304 return;
Brian Gaeke9ffcf9f2004-11-22 08:02:06 +00001305 case Instruction::Shl:
1306 case Instruction::Shr:
1307 emitShift64 (BB, BB->end (), I, DestReg, Op0Reg, Op1Reg);
1308 return;
Brian Gaeke5f91de22004-11-21 07:13:16 +00001309 }
Brian Gaeke1df468e2004-09-29 03:34:41 +00001310 }
1311
1312 // FIXME: support long, ulong.
Brian Gaekebc1d27a2004-03-03 23:03:14 +00001313 switch (I.getOpcode ()) {
Chris Lattner22ede702004-04-07 04:06:46 +00001314 case Instruction::Add: OpCase = 0; break;
1315 case Instruction::Sub: OpCase = 1; break;
1316 case Instruction::Mul: OpCase = 2; break;
1317 case Instruction::And: OpCase = 3; break;
1318 case Instruction::Or: OpCase = 4; break;
1319 case Instruction::Xor: OpCase = 5; break;
Chris Lattner4be7ca52004-04-07 04:27:16 +00001320 case Instruction::Shl: OpCase = 6; break;
1321 case Instruction::Shr: OpCase = 7+I.getType()->isSigned(); break;
Chris Lattner22ede702004-04-07 04:06:46 +00001322
1323 case Instruction::Div:
1324 case Instruction::Rem: {
1325 unsigned Dest = ResultReg;
1326 if (I.getOpcode() == Instruction::Rem)
1327 Dest = makeAnotherReg(I.getType());
1328
1329 // FIXME: this is probably only right for 32 bit operands.
1330 if (I.getType ()->isSigned()) {
1331 unsigned Tmp = makeAnotherReg (I.getType ());
1332 // Sign extend into the Y register
1333 BuildMI (BB, V8::SRAri, 2, Tmp).addReg (Op0Reg).addZImm (31);
1334 BuildMI (BB, V8::WRrr, 2, V8::Y).addReg (Tmp).addReg (V8::G0);
1335 BuildMI (BB, V8::SDIVrr, 2, Dest).addReg (Op0Reg).addReg (Op1Reg);
1336 } else {
1337 // Zero extend into the Y register, ie, just set it to zero
1338 BuildMI (BB, V8::WRrr, 2, V8::Y).addReg (V8::G0).addReg (V8::G0);
1339 BuildMI (BB, V8::UDIVrr, 2, Dest).addReg (Op0Reg).addReg (Op1Reg);
Brian Gaeke2d4fa8f2004-04-07 04:00:49 +00001340 }
Chris Lattner22ede702004-04-07 04:06:46 +00001341
1342 if (I.getOpcode() == Instruction::Rem) {
1343 unsigned Tmp = makeAnotherReg (I.getType ());
1344 BuildMI (BB, V8::SMULrr, 2, Tmp).addReg(Dest).addReg(Op1Reg);
1345 BuildMI (BB, V8::SUBrr, 2, ResultReg).addReg(Op0Reg).addReg(Tmp);
Brian Gaekef57e3642004-03-16 22:37:11 +00001346 }
Chris Lattner22ede702004-04-07 04:06:46 +00001347 break;
1348 }
1349 default:
1350 visitInstruction (I);
1351 return;
1352 }
1353
Brian Gaekec7fd0f42004-06-24 08:55:09 +00001354 static const unsigned Opcodes[] = {
1355 V8::ADDrr, V8::SUBrr, V8::SMULrr, V8::ANDrr, V8::ORrr, V8::XORrr,
1356 V8::SLLrr, V8::SRLrr, V8::SRArr
1357 };
Chris Lattner22ede702004-04-07 04:06:46 +00001358 if (OpCase != ~0U) {
Chris Lattner22ede702004-04-07 04:06:46 +00001359 BuildMI (BB, Opcodes[OpCase], 2, ResultReg).addReg (Op0Reg).addReg (Op1Reg);
Brian Gaekebc1d27a2004-03-03 23:03:14 +00001360 }
1361
Brian Gaekeccdd70a2004-07-08 08:08:10 +00001362 switch (getClassB (I.getType ())) {
Brian Gaekebc1d27a2004-03-03 23:03:14 +00001363 case cByte:
Brian Gaeke08f64c32004-03-06 05:32:28 +00001364 if (I.getType ()->isSigned ()) { // add byte
1365 BuildMI (BB, V8::ANDri, 2, DestReg).addReg (ResultReg).addZImm (0xff);
1366 } else { // add ubyte
1367 unsigned TmpReg = makeAnotherReg (I.getType ());
1368 BuildMI (BB, V8::SLLri, 2, TmpReg).addReg (ResultReg).addZImm (24);
1369 BuildMI (BB, V8::SRAri, 2, DestReg).addReg (TmpReg).addZImm (24);
1370 }
Brian Gaekebc1d27a2004-03-03 23:03:14 +00001371 break;
1372 case cShort:
Brian Gaeke08f64c32004-03-06 05:32:28 +00001373 if (I.getType ()->isSigned ()) { // add short
1374 unsigned TmpReg = makeAnotherReg (I.getType ());
1375 BuildMI (BB, V8::SLLri, 2, TmpReg).addReg (ResultReg).addZImm (16);
1376 BuildMI (BB, V8::SRAri, 2, DestReg).addReg (TmpReg).addZImm (16);
1377 } else { // add ushort
1378 unsigned TmpReg = makeAnotherReg (I.getType ());
Brian Gaeke6d339f92004-03-16 22:45:42 +00001379 BuildMI (BB, V8::SLLri, 2, TmpReg).addReg (ResultReg).addZImm (16);
1380 BuildMI (BB, V8::SRLri, 2, DestReg).addReg (TmpReg).addZImm (16);
Brian Gaeke08f64c32004-03-06 05:32:28 +00001381 }
Brian Gaekebc1d27a2004-03-03 23:03:14 +00001382 break;
1383 case cInt:
Brian Gaekeccdd70a2004-07-08 08:08:10 +00001384 // Nothing to do here.
Brian Gaekebc1d27a2004-03-03 23:03:14 +00001385 break;
Brian Gaekec7fd0f42004-06-24 08:55:09 +00001386 case cLong:
Brian Gaeke5f91de22004-11-21 07:13:16 +00001387 // Only support and, or, xor here - others taken care of above.
Brian Gaekec7fd0f42004-06-24 08:55:09 +00001388 if (OpCase < 3 || OpCase > 5) {
1389 visitInstruction (I);
1390 return;
1391 }
1392 // Do the other half of the value:
Brian Gaekeec3227f2004-06-27 22:47:33 +00001393 BuildMI (BB, Opcodes[OpCase], 2, ResultReg+1).addReg (Op0Reg+1)
1394 .addReg (Op1Reg+1);
Brian Gaekec7fd0f42004-06-24 08:55:09 +00001395 break;
Brian Gaekebc1d27a2004-03-03 23:03:14 +00001396 default:
Brian Gaeke08f64c32004-03-06 05:32:28 +00001397 visitInstruction (I);
Brian Gaekebc1d27a2004-03-03 23:03:14 +00001398 }
1399}
1400
Misha Brukmanea091262004-06-30 21:47:40 +00001401void V8ISel::visitSetCondInst(SetCondInst &I) {
Chris Lattner4d0cda42004-04-07 05:04:51 +00001402 unsigned Op0Reg = getReg (I.getOperand (0));
1403 unsigned Op1Reg = getReg (I.getOperand (1));
1404 unsigned DestReg = getReg (I);
Brian Gaeke429022b2004-05-08 06:36:14 +00001405 const Type *Ty = I.getOperand (0)->getType ();
Chris Lattner4d0cda42004-04-07 05:04:51 +00001406
1407 // Compare the two values.
Brian Gaeke3a085892004-07-08 09:08:35 +00001408 if (getClass (Ty) < cLong) {
1409 BuildMI(BB, V8::SUBCCrr, 2, V8::G0).addReg(Op0Reg).addReg(Op1Reg);
Brian Gaeke5f91de22004-11-21 07:13:16 +00001410 } else if (getClass (Ty) == cLong) {
Brian Gaekec7b4f102004-11-21 08:11:28 +00001411 switch (I.getOpcode()) {
1412 default: assert(0 && "Unknown setcc instruction!");
1413 case Instruction::SetEQ:
1414 case Instruction::SetNE: {
1415 unsigned TempReg0 = makeAnotherReg (Type::IntTy),
1416 TempReg1 = makeAnotherReg (Type::IntTy),
1417 TempReg2 = makeAnotherReg (Type::IntTy),
1418 TempReg3 = makeAnotherReg (Type::IntTy);
1419 MachineOpCode Opcode;
1420 int Immed;
1421 // These guys are special - no branches needed!
1422 BuildMI (BB, V8::XORrr, 2, TempReg0).addReg (Op0Reg+1).addReg (Op1Reg+1);
1423 BuildMI (BB, V8::XORrr, 2, TempReg1).addReg (Op0Reg).addReg (Op1Reg);
1424 BuildMI (BB, V8::SUBCCrr, 2, V8::G0).addReg (V8::G0).addReg (TempReg1);
1425 Opcode = I.getOpcode() == Instruction::SetEQ ? V8::SUBXri : V8::ADDXri;
1426 Immed = I.getOpcode() == Instruction::SetEQ ? -1 : 0;
1427 BuildMI (BB, Opcode, 2, TempReg2).addReg (V8::G0).addSImm (Immed);
1428 BuildMI (BB, V8::SUBCCrr, 2, V8::G0).addReg (V8::G0).addReg (TempReg0);
1429 BuildMI (BB, Opcode, 2, TempReg3).addReg (V8::G0).addSImm (Immed);
1430 Opcode = I.getOpcode() == Instruction::SetEQ ? V8::ANDrr : V8::ORrr;
1431 BuildMI (BB, Opcode, 2, DestReg).addReg (TempReg2).addReg (TempReg3);
1432 return;
1433 }
1434 case Instruction::SetLT:
1435 case Instruction::SetGE:
1436 BuildMI (BB, V8::SUBCCrr, 2, V8::G0).addReg (Op0Reg+1).addReg (Op1Reg+1);
1437 BuildMI (BB, V8::SUBXCCrr, 2, V8::G0).addReg (Op0Reg).addReg (Op1Reg);
1438 break;
1439 case Instruction::SetGT:
1440 case Instruction::SetLE:
1441 BuildMI (BB, V8::SUBCCri, 2, V8::G0).addReg (V8::G0).addSImm (1);
1442 BuildMI (BB, V8::SUBXCCrr, 2, V8::G0).addReg (Op0Reg+1).addReg (Op1Reg+1);
1443 BuildMI (BB, V8::SUBXCCrr, 2, V8::G0).addReg (Op0Reg).addReg (Op1Reg);
1444 break;
1445 }
Brian Gaeke3a085892004-07-08 09:08:35 +00001446 } else if (getClass (Ty) == cFloat) {
1447 BuildMI(BB, V8::FCMPS, 2).addReg(Op0Reg).addReg(Op1Reg);
1448 } else if (getClass (Ty) == cDouble) {
1449 BuildMI(BB, V8::FCMPD, 2).addReg(Op0Reg).addReg(Op1Reg);
1450 }
Chris Lattner4d0cda42004-04-07 05:04:51 +00001451
Brian Gaeke429022b2004-05-08 06:36:14 +00001452 unsigned BranchIdx;
Chris Lattner4d0cda42004-04-07 05:04:51 +00001453 switch (I.getOpcode()) {
1454 default: assert(0 && "Unknown setcc instruction!");
Brian Gaeke429022b2004-05-08 06:36:14 +00001455 case Instruction::SetEQ: BranchIdx = 0; break;
1456 case Instruction::SetNE: BranchIdx = 1; break;
1457 case Instruction::SetLT: BranchIdx = 2; break;
1458 case Instruction::SetGT: BranchIdx = 3; break;
1459 case Instruction::SetLE: BranchIdx = 4; break;
1460 case Instruction::SetGE: BranchIdx = 5; break;
Chris Lattner4d0cda42004-04-07 05:04:51 +00001461 }
Brian Gaekec7b4f102004-11-21 08:11:28 +00001462
Brian Gaeke3a085892004-07-08 09:08:35 +00001463 unsigned Column = 0;
Brian Gaekeb3e00172004-11-17 22:06:56 +00001464 if (Ty->isSigned() && !Ty->isFloatingPoint()) Column = 1;
1465 if (Ty->isFloatingPoint()) Column = 2;
Brian Gaeke3a085892004-07-08 09:08:35 +00001466 static unsigned OpcodeTab[3*6] = {
1467 // LLVM SparcV8
1468 // unsigned signed fp
1469 V8::BE, V8::BE, V8::FBE, // seteq = be be fbe
1470 V8::BNE, V8::BNE, V8::FBNE, // setne = bne bne fbne
1471 V8::BCS, V8::BL, V8::FBL, // setlt = bcs bl fbl
1472 V8::BGU, V8::BG, V8::FBG, // setgt = bgu bg fbg
1473 V8::BLEU, V8::BLE, V8::FBLE, // setle = bleu ble fble
1474 V8::BCC, V8::BGE, V8::FBGE // setge = bcc bge fbge
Brian Gaeke429022b2004-05-08 06:36:14 +00001475 };
Brian Gaeke3a085892004-07-08 09:08:35 +00001476 unsigned Opcode = OpcodeTab[3*BranchIdx + Column];
Brian Gaeke6c868a42004-06-17 22:34:08 +00001477
1478 MachineBasicBlock *thisMBB = BB;
1479 const BasicBlock *LLVM_BB = BB->getBasicBlock ();
1480 // thisMBB:
1481 // ...
1482 // subcc %reg0, %reg1, %g0
1483 // bCC copy1MBB
1484 // ba copy0MBB
1485
1486 // FIXME: we wouldn't need copy0MBB (we could fold it into thisMBB)
1487 // if we could insert other, non-terminator instructions after the
1488 // bCC. But MBB->getFirstTerminator() can't understand this.
1489 MachineBasicBlock *copy1MBB = new MachineBasicBlock (LLVM_BB);
1490 F->getBasicBlockList ().push_back (copy1MBB);
1491 BuildMI (BB, Opcode, 1).addMBB (copy1MBB);
1492 MachineBasicBlock *copy0MBB = new MachineBasicBlock (LLVM_BB);
1493 F->getBasicBlockList ().push_back (copy0MBB);
1494 BuildMI (BB, V8::BA, 1).addMBB (copy0MBB);
1495 // Update machine-CFG edges
1496 BB->addSuccessor (copy1MBB);
1497 BB->addSuccessor (copy0MBB);
1498
1499 // copy0MBB:
1500 // %FalseValue = or %G0, 0
1501 // ba sinkMBB
1502 BB = copy0MBB;
1503 unsigned FalseValue = makeAnotherReg (I.getType ());
1504 BuildMI (BB, V8::ORri, 2, FalseValue).addReg (V8::G0).addZImm (0);
1505 MachineBasicBlock *sinkMBB = new MachineBasicBlock (LLVM_BB);
1506 F->getBasicBlockList ().push_back (sinkMBB);
1507 BuildMI (BB, V8::BA, 1).addMBB (sinkMBB);
1508 // Update machine-CFG edges
1509 BB->addSuccessor (sinkMBB);
1510
1511 DEBUG (std::cerr << "thisMBB is at " << (void*)thisMBB << "\n");
1512 DEBUG (std::cerr << "copy1MBB is at " << (void*)copy1MBB << "\n");
1513 DEBUG (std::cerr << "copy0MBB is at " << (void*)copy0MBB << "\n");
1514 DEBUG (std::cerr << "sinkMBB is at " << (void*)sinkMBB << "\n");
1515
1516 // copy1MBB:
1517 // %TrueValue = or %G0, 1
1518 // ba sinkMBB
1519 BB = copy1MBB;
1520 unsigned TrueValue = makeAnotherReg (I.getType ());
1521 BuildMI (BB, V8::ORri, 2, TrueValue).addReg (V8::G0).addZImm (1);
1522 BuildMI (BB, V8::BA, 1).addMBB (sinkMBB);
1523 // Update machine-CFG edges
1524 BB->addSuccessor (sinkMBB);
1525
1526 // sinkMBB:
1527 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, copy1MBB ]
1528 // ...
1529 BB = sinkMBB;
1530 BuildMI (BB, V8::PHI, 4, DestReg).addReg (FalseValue)
1531 .addMBB (copy0MBB).addReg (TrueValue).addMBB (copy1MBB);
Chris Lattner4d0cda42004-04-07 05:04:51 +00001532}
1533
Brian Gaekec93a7522004-06-18 05:19:16 +00001534void V8ISel::visitAllocaInst(AllocaInst &I) {
1535 // Find the data size of the alloca inst's getAllocatedType.
1536 const Type *Ty = I.getAllocatedType();
1537 unsigned TySize = TM.getTargetData().getTypeSize(Ty);
Chris Lattner4d0cda42004-04-07 05:04:51 +00001538
Brian Gaekec93a7522004-06-18 05:19:16 +00001539 unsigned ArraySizeReg = getReg (I.getArraySize ());
1540 unsigned TySizeReg = getReg (ConstantUInt::get (Type::UIntTy, TySize));
1541 unsigned TmpReg1 = makeAnotherReg (Type::UIntTy);
1542 unsigned TmpReg2 = makeAnotherReg (Type::UIntTy);
1543 unsigned StackAdjReg = makeAnotherReg (Type::UIntTy);
Brian Gaekec93a7522004-06-18 05:19:16 +00001544
Brian Gaeke79fe8332004-11-21 03:35:22 +00001545 // StackAdjReg = (ArraySize * TySize) rounded up to nearest
1546 // doubleword boundary.
Brian Gaekec93a7522004-06-18 05:19:16 +00001547 BuildMI (BB, V8::UMULrr, 2, TmpReg1).addReg (ArraySizeReg).addReg (TySizeReg);
Brian Gaekecfaf2242004-06-18 08:45:52 +00001548
Brian Gaekec93a7522004-06-18 05:19:16 +00001549 // Round up TmpReg1 to nearest doubleword boundary:
1550 BuildMI (BB, V8::ADDri, 2, TmpReg2).addReg (TmpReg1).addSImm (7);
1551 BuildMI (BB, V8::ANDri, 2, StackAdjReg).addReg (TmpReg2).addSImm (-8);
Brian Gaekecfaf2242004-06-18 08:45:52 +00001552
1553 // Subtract size from stack pointer, thereby allocating some space.
Brian Gaekec93a7522004-06-18 05:19:16 +00001554 BuildMI (BB, V8::SUBrr, 2, V8::SP).addReg (V8::SP).addReg (StackAdjReg);
Brian Gaekecfaf2242004-06-18 08:45:52 +00001555
1556 // Put a pointer to the space into the result register, by copying
1557 // the stack pointer.
1558 BuildMI (BB, V8::ADDri, 2, getReg(I)).addReg (V8::SP).addSImm (96);
1559
1560 // Inform the Frame Information that we have just allocated a variable-sized
1561 // object.
1562 F->getFrameInfo()->CreateVariableSizedObject();
Brian Gaekec93a7522004-06-18 05:19:16 +00001563}
Chris Lattner1c809c52004-02-29 00:27:00 +00001564
1565/// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
1566/// function, lowering any calls to unknown intrinsic functions into the
1567/// equivalent LLVM code.
1568void V8ISel::LowerUnknownIntrinsicFunctionCalls(Function &F) {
1569 for (Function::iterator BB = F.begin(), E = F.end(); BB != E; ++BB)
1570 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; )
1571 if (CallInst *CI = dyn_cast<CallInst>(I++))
1572 if (Function *F = CI->getCalledFunction())
1573 switch (F->getIntrinsicID()) {
Brian Gaeked90282d2004-11-19 20:57:24 +00001574 case Intrinsic::vastart:
1575 case Intrinsic::vacopy:
1576 case Intrinsic::vaend:
1577 // We directly implement these intrinsics
Chris Lattner1c809c52004-02-29 00:27:00 +00001578 case Intrinsic::not_intrinsic: break;
1579 default:
1580 // All other intrinsic calls we must lower.
1581 Instruction *Before = CI->getPrev();
1582 TM.getIntrinsicLowering().LowerIntrinsicCall(CI);
1583 if (Before) { // Move iterator to instruction after call
1584 I = Before; ++I;
1585 } else {
1586 I = BB->begin();
1587 }
1588 }
1589}
1590
1591
1592void V8ISel::visitIntrinsicCall(Intrinsic::ID ID, CallInst &CI) {
Chris Lattner1c809c52004-02-29 00:27:00 +00001593 switch (ID) {
Brian Gaeke9e672a22004-11-19 18:53:59 +00001594 default:
1595 std::cerr << "Sorry, unknown intrinsic function call:\n" << CI; abort ();
1596
Brian Gaeked90282d2004-11-19 20:57:24 +00001597 case Intrinsic::vastart: {
Brian Gaekee6e7e3a2004-11-20 03:32:12 +00001598 // Add the VarArgsOffset to the frame pointer, and copy it to the result.
Brian Gaeked90282d2004-11-19 20:57:24 +00001599 unsigned DestReg = getReg (CI);
1600 BuildMI (BB, V8::ADDri, 2, DestReg).addReg (V8::FP).addSImm (VarArgsOffset);
1601 return;
1602 }
Brian Gaeke9e672a22004-11-19 18:53:59 +00001603
1604 case Intrinsic::vaend:
Brian Gaeke2f95ed62004-11-19 19:21:34 +00001605 // va_end is a no-op on SparcV8.
1606 return;
Brian Gaeke9e672a22004-11-19 18:53:59 +00001607
Brian Gaekee6e7e3a2004-11-20 03:32:12 +00001608 case Intrinsic::vacopy: {
1609 // Copy the va_list ptr (arg1) to the result.
1610 unsigned DestReg = getReg (CI), SrcReg = getReg (CI.getOperand (1));
1611 BuildMI (BB, V8::ORrr, 2, DestReg).addReg (V8::G0).addReg (SrcReg);
1612 return;
1613 }
Chris Lattner1c809c52004-02-29 00:27:00 +00001614 }
1615}
Brian Gaekeb6c409a2004-11-19 21:08:18 +00001616
1617void V8ISel::visitVANextInst (VANextInst &I) {
Brian Gaekee6e7e3a2004-11-20 03:32:12 +00001618 // Add the type size to the vararg pointer (arg0).
1619 unsigned DestReg = getReg (I);
1620 unsigned SrcReg = getReg (I.getOperand (0));
1621 unsigned TySize = TM.getTargetData ().getTypeSize (I.getArgType ());
1622 BuildMI (BB, V8::ADDri, 2, DestReg).addReg (SrcReg).addSImm (TySize);
Brian Gaekeb6c409a2004-11-19 21:08:18 +00001623}
1624
1625void V8ISel::visitVAArgInst (VAArgInst &I) {
Brian Gaekeb95cbee2004-11-20 22:50:42 +00001626 unsigned VAList = getReg (I.getOperand (0));
1627 unsigned DestReg = getReg (I);
1628
1629 switch (I.getType ()->getTypeID ()) {
1630 case Type::PointerTyID:
1631 case Type::UIntTyID:
1632 case Type::IntTyID:
1633 BuildMI (BB, V8::LD, 2, DestReg).addReg (VAList).addSImm (0);
1634 return;
1635
1636 case Type::ULongTyID:
1637 case Type::LongTyID:
1638 BuildMI (BB, V8::LD, 2, DestReg).addReg (VAList).addSImm (0);
1639 BuildMI (BB, V8::LD, 2, DestReg+1).addReg (VAList).addSImm (4);
1640 return;
1641
Brian Gaeke79fe8332004-11-21 03:35:22 +00001642 case Type::DoubleTyID: {
1643 unsigned DblAlign = TM.getTargetData().getDoubleAlignment();
1644 unsigned TempReg = makeAnotherReg (Type::IntTy);
1645 unsigned TempReg2 = makeAnotherReg (Type::IntTy);
1646 int FI = F->getFrameInfo()->CreateStackObject(8, DblAlign);
1647 BuildMI (BB, V8::LD, 2, TempReg).addReg (VAList).addSImm (0);
1648 BuildMI (BB, V8::LD, 2, TempReg2).addReg (VAList).addSImm (4);
1649 BuildMI (BB, V8::ST, 3).addFrameIndex (FI).addSImm (0).addReg (TempReg);
1650 BuildMI (BB, V8::ST, 3).addFrameIndex (FI).addSImm (4).addReg (TempReg2);
1651 BuildMI (BB, V8::LDDFri, 2, DestReg).addFrameIndex (FI).addSImm (0);
Brian Gaekeb95cbee2004-11-20 22:50:42 +00001652 return;
Brian Gaeke79fe8332004-11-21 03:35:22 +00001653 }
Brian Gaekeb95cbee2004-11-20 22:50:42 +00001654
1655 default:
1656 std::cerr << "Sorry, vaarg instruction of this type still unsupported:\n"
1657 << I;
1658 abort ();
1659 return;
1660 }
Brian Gaekeb6c409a2004-11-19 21:08:18 +00001661}