blob: e68354a42f8da46b19f5a18c0ef15242666b99ac [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMAddressingModes.h - ARM Addressing Modes --------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM addressing mode implementation stuff.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef LLVM_TARGET_ARM_ARMADDRESSINGMODES_H
15#define LLVM_TARGET_ARM_ARMADDRESSINGMODES_H
16
17#include "llvm/CodeGen/SelectionDAGNodes.h"
18#include "llvm/Support/MathExtras.h"
19#include <cassert>
20
21namespace llvm {
Jim Grosbach764ab522009-08-11 15:33:49 +000022
Evan Chenga8e29892007-01-19 07:51:42 +000023/// ARM_AM - ARM Addressing Mode Stuff
24namespace ARM_AM {
25 enum ShiftOpc {
26 no_shift = 0,
27 asr,
28 lsl,
29 lsr,
30 ror,
31 rrx
32 };
Jim Grosbach764ab522009-08-11 15:33:49 +000033
Evan Chenga8e29892007-01-19 07:51:42 +000034 enum AddrOpc {
35 add = '+', sub = '-'
36 };
Jim Grosbach764ab522009-08-11 15:33:49 +000037
Johnny Chen9e088762010-03-17 17:52:21 +000038 static inline const char *getAddrOpcStr(AddrOpc Op) {
39 return Op == sub ? "-" : "";
40 }
41
Evan Chenga8e29892007-01-19 07:51:42 +000042 static inline const char *getShiftOpcStr(ShiftOpc Op) {
43 switch (Op) {
Chris Lattner8514e212009-10-19 21:23:15 +000044 default: assert(0 && "Unknown shift opc!");
Evan Chenga8e29892007-01-19 07:51:42 +000045 case ARM_AM::asr: return "asr";
46 case ARM_AM::lsl: return "lsl";
47 case ARM_AM::lsr: return "lsr";
48 case ARM_AM::ror: return "ror";
49 case ARM_AM::rrx: return "rrx";
50 }
51 }
Jim Grosbach764ab522009-08-11 15:33:49 +000052
Dan Gohman475871a2008-07-27 21:46:04 +000053 static inline ShiftOpc getShiftOpcForNode(SDValue N) {
Evan Chenga8e29892007-01-19 07:51:42 +000054 switch (N.getOpcode()) {
55 default: return ARM_AM::no_shift;
56 case ISD::SHL: return ARM_AM::lsl;
57 case ISD::SRL: return ARM_AM::lsr;
58 case ISD::SRA: return ARM_AM::asr;
59 case ISD::ROTR: return ARM_AM::ror;
60 //case ISD::ROTL: // Only if imm -> turn into ROTR.
61 // Can't handle RRX here, because it would require folding a flag into
62 // the addressing mode. :( This causes us to miss certain things.
63 //case ARMISD::RRX: return ARM_AM::rrx;
64 }
65 }
66
67 enum AMSubMode {
68 bad_am_submode = 0,
69 ia,
70 ib,
71 da,
72 db
73 };
74
75 static inline const char *getAMSubModeStr(AMSubMode Mode) {
76 switch (Mode) {
Chris Lattner8514e212009-10-19 21:23:15 +000077 default: assert(0 && "Unknown addressing sub-mode!");
Evan Chenga8e29892007-01-19 07:51:42 +000078 case ARM_AM::ia: return "ia";
79 case ARM_AM::ib: return "ib";
80 case ARM_AM::da: return "da";
81 case ARM_AM::db: return "db";
82 }
83 }
84
Evan Chenga8e29892007-01-19 07:51:42 +000085 /// rotr32 - Rotate a 32-bit unsigned value right by a specified # bits.
86 ///
87 static inline unsigned rotr32(unsigned Val, unsigned Amt) {
88 assert(Amt < 32 && "Invalid rotate amount");
89 return (Val >> Amt) | (Val << ((32-Amt)&31));
90 }
Jim Grosbach764ab522009-08-11 15:33:49 +000091
Evan Chenga8e29892007-01-19 07:51:42 +000092 /// rotl32 - Rotate a 32-bit unsigned value left by a specified # bits.
93 ///
94 static inline unsigned rotl32(unsigned Val, unsigned Amt) {
95 assert(Amt < 32 && "Invalid rotate amount");
96 return (Val << Amt) | (Val >> ((32-Amt)&31));
97 }
Jim Grosbach764ab522009-08-11 15:33:49 +000098
Evan Chenga8e29892007-01-19 07:51:42 +000099 //===--------------------------------------------------------------------===//
100 // Addressing Mode #1: shift_operand with registers
101 //===--------------------------------------------------------------------===//
102 //
103 // This 'addressing mode' is used for arithmetic instructions. It can
104 // represent things like:
105 // reg
106 // reg [asr|lsl|lsr|ror|rrx] reg
107 // reg [asr|lsl|lsr|ror|rrx] imm
108 //
109 // This is stored three operands [rega, regb, opc]. The first is the base
110 // reg, the second is the shift amount (or reg0 if not present or imm). The
111 // third operand encodes the shift opcode and the imm if a reg isn't present.
112 //
113 static inline unsigned getSORegOpc(ShiftOpc ShOp, unsigned Imm) {
114 return ShOp | (Imm << 3);
115 }
116 static inline unsigned getSORegOffset(unsigned Op) {
117 return Op >> 3;
118 }
119 static inline ShiftOpc getSORegShOp(unsigned Op) {
120 return (ShiftOpc)(Op & 7);
121 }
122
123 /// getSOImmValImm - Given an encoded imm field for the reg/imm form, return
124 /// the 8-bit imm value.
125 static inline unsigned getSOImmValImm(unsigned Imm) {
126 return Imm & 0xFF;
127 }
Bob Wilsond83712a2009-03-30 18:49:37 +0000128 /// getSOImmValRot - Given an encoded imm field for the reg/imm form, return
Evan Chenga8e29892007-01-19 07:51:42 +0000129 /// the rotate amount.
130 static inline unsigned getSOImmValRot(unsigned Imm) {
131 return (Imm >> 8) * 2;
132 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000133
Evan Chenga8e29892007-01-19 07:51:42 +0000134 /// getSOImmValRotate - Try to handle Imm with an immediate shifter operand,
135 /// computing the rotate amount to use. If this immediate value cannot be
136 /// handled with a single shifter-op, determine a good rotate amount that will
137 /// take a maximal chunk of bits out of the immediate.
138 static inline unsigned getSOImmValRotate(unsigned Imm) {
139 // 8-bit (or less) immediates are trivially shifter_operands with a rotate
140 // of zero.
141 if ((Imm & ~255U) == 0) return 0;
Jim Grosbach764ab522009-08-11 15:33:49 +0000142
Evan Chenga8e29892007-01-19 07:51:42 +0000143 // Use CTZ to compute the rotate amount.
144 unsigned TZ = CountTrailingZeros_32(Imm);
Jim Grosbach764ab522009-08-11 15:33:49 +0000145
Evan Chenga8e29892007-01-19 07:51:42 +0000146 // Rotate amount must be even. Something like 0x200 must be rotated 8 bits,
147 // not 9.
148 unsigned RotAmt = TZ & ~1;
Jim Grosbach764ab522009-08-11 15:33:49 +0000149
Evan Chenga8e29892007-01-19 07:51:42 +0000150 // If we can handle this spread, return it.
151 if ((rotr32(Imm, RotAmt) & ~255U) == 0)
152 return (32-RotAmt)&31; // HW rotates right, not left.
153
Johnny Chen8a87ffb2010-04-13 20:35:16 +0000154 // For values like 0xF000000F, we should ignore the low 6 bits, then
Evan Chenga8e29892007-01-19 07:51:42 +0000155 // retry the hunt.
Johnny Chen8a87ffb2010-04-13 20:35:16 +0000156 if (Imm & 63U) {
157 unsigned TZ2 = CountTrailingZeros_32(Imm & ~63U);
Bob Wilsonb123b8b2010-04-13 02:11:48 +0000158 unsigned RotAmt2 = TZ2 & ~1;
159 if ((rotr32(Imm, RotAmt2) & ~255U) == 0)
160 return (32-RotAmt2)&31; // HW rotates right, not left.
Evan Chenga8e29892007-01-19 07:51:42 +0000161 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000162
Evan Chenga8e29892007-01-19 07:51:42 +0000163 // Otherwise, we have no way to cover this span of bits with a single
164 // shifter_op immediate. Return a chunk of bits that will be useful to
165 // handle.
166 return (32-RotAmt)&31; // HW rotates right, not left.
167 }
168
169 /// getSOImmVal - Given a 32-bit immediate, if it is something that can fit
170 /// into an shifter_operand immediate operand, return the 12-bit encoding for
171 /// it. If not, return -1.
172 static inline int getSOImmVal(unsigned Arg) {
173 // 8-bit (or less) immediates are trivially shifter_operands with a rotate
174 // of zero.
175 if ((Arg & ~255U) == 0) return Arg;
Jim Grosbach764ab522009-08-11 15:33:49 +0000176
Johnny Chene6f83872010-03-17 18:32:39 +0000177 unsigned RotAmt = getSOImmValRotate(Arg);
Evan Chenga8e29892007-01-19 07:51:42 +0000178
179 // If this cannot be handled with a single shifter_op, bail out.
180 if (rotr32(~255U, RotAmt) & Arg)
181 return -1;
Jim Grosbach764ab522009-08-11 15:33:49 +0000182
Evan Chenga8e29892007-01-19 07:51:42 +0000183 // Encode this correctly.
184 return rotl32(Arg, RotAmt) | ((RotAmt>>1) << 8);
185 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000186
Evan Chenga8e29892007-01-19 07:51:42 +0000187 /// isSOImmTwoPartVal - Return true if the specified value can be obtained by
188 /// or'ing together two SOImmVal's.
189 static inline bool isSOImmTwoPartVal(unsigned V) {
190 // If this can be handled with a single shifter_op, bail out.
191 V = rotr32(~255U, getSOImmValRotate(V)) & V;
192 if (V == 0)
193 return false;
Jim Grosbach764ab522009-08-11 15:33:49 +0000194
Evan Chenga8e29892007-01-19 07:51:42 +0000195 // If this can be handled with two shifter_op's, accept.
196 V = rotr32(~255U, getSOImmValRotate(V)) & V;
197 return V == 0;
198 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000199
Evan Chenga8e29892007-01-19 07:51:42 +0000200 /// getSOImmTwoPartFirst - If V is a value that satisfies isSOImmTwoPartVal,
201 /// return the first chunk of it.
202 static inline unsigned getSOImmTwoPartFirst(unsigned V) {
203 return rotr32(255U, getSOImmValRotate(V)) & V;
204 }
205
206 /// getSOImmTwoPartSecond - If V is a value that satisfies isSOImmTwoPartVal,
207 /// return the second chunk of it.
208 static inline unsigned getSOImmTwoPartSecond(unsigned V) {
Jim Grosbach764ab522009-08-11 15:33:49 +0000209 // Mask out the first hunk.
Evan Chenga8e29892007-01-19 07:51:42 +0000210 V = rotr32(~255U, getSOImmValRotate(V)) & V;
Jim Grosbach764ab522009-08-11 15:33:49 +0000211
Evan Chenga8e29892007-01-19 07:51:42 +0000212 // Take what's left.
213 assert(V == (rotr32(255U, getSOImmValRotate(V)) & V));
214 return V;
215 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000216
Evan Chenga8e29892007-01-19 07:51:42 +0000217 /// getThumbImmValShift - Try to handle Imm with a 8-bit immediate followed
218 /// by a left shift. Returns the shift amount to use.
219 static inline unsigned getThumbImmValShift(unsigned Imm) {
220 // 8-bit (or less) immediates are trivially immediate operand with a shift
221 // of zero.
222 if ((Imm & ~255U) == 0) return 0;
223
224 // Use CTZ to compute the shift amount.
225 return CountTrailingZeros_32(Imm);
226 }
227
228 /// isThumbImmShiftedVal - Return true if the specified value can be obtained
229 /// by left shifting a 8-bit immediate.
230 static inline bool isThumbImmShiftedVal(unsigned V) {
Jim Grosbach764ab522009-08-11 15:33:49 +0000231 // If this can be handled with
Evan Chenga8e29892007-01-19 07:51:42 +0000232 V = (~255U << getThumbImmValShift(V)) & V;
233 return V == 0;
234 }
235
Evan Chengf49810c2009-06-23 17:48:47 +0000236 /// getThumbImm16ValShift - Try to handle Imm with a 16-bit immediate followed
237 /// by a left shift. Returns the shift amount to use.
238 static inline unsigned getThumbImm16ValShift(unsigned Imm) {
239 // 16-bit (or less) immediates are trivially immediate operand with a shift
240 // of zero.
241 if ((Imm & ~65535U) == 0) return 0;
242
243 // Use CTZ to compute the shift amount.
244 return CountTrailingZeros_32(Imm);
245 }
246
Jim Grosbach764ab522009-08-11 15:33:49 +0000247 /// isThumbImm16ShiftedVal - Return true if the specified value can be
Evan Chengf49810c2009-06-23 17:48:47 +0000248 /// obtained by left shifting a 16-bit immediate.
249 static inline bool isThumbImm16ShiftedVal(unsigned V) {
Jim Grosbach764ab522009-08-11 15:33:49 +0000250 // If this can be handled with
Evan Chengf49810c2009-06-23 17:48:47 +0000251 V = (~65535U << getThumbImm16ValShift(V)) & V;
252 return V == 0;
253 }
254
Evan Chenga8e29892007-01-19 07:51:42 +0000255 /// getThumbImmNonShiftedVal - If V is a value that satisfies
256 /// isThumbImmShiftedVal, return the non-shiftd value.
257 static inline unsigned getThumbImmNonShiftedVal(unsigned V) {
258 return V >> getThumbImmValShift(V);
259 }
260
Evan Cheng6495f632009-07-28 05:48:47 +0000261
Evan Chengf49810c2009-06-23 17:48:47 +0000262 /// getT2SOImmValSplat - Return the 12-bit encoded representation
263 /// if the specified value can be obtained by splatting the low 8 bits
264 /// into every other byte or every byte of a 32-bit value. i.e.,
265 /// 00000000 00000000 00000000 abcdefgh control = 0
266 /// 00000000 abcdefgh 00000000 abcdefgh control = 1
267 /// abcdefgh 00000000 abcdefgh 00000000 control = 2
268 /// abcdefgh abcdefgh abcdefgh abcdefgh control = 3
269 /// Return -1 if none of the above apply.
270 /// See ARM Reference Manual A6.3.2.
Evan Cheng6495f632009-07-28 05:48:47 +0000271 static inline int getT2SOImmValSplatVal(unsigned V) {
Evan Chengf49810c2009-06-23 17:48:47 +0000272 unsigned u, Vs, Imm;
273 // control = 0
Jim Grosbach764ab522009-08-11 15:33:49 +0000274 if ((V & 0xffffff00) == 0)
Evan Chengf49810c2009-06-23 17:48:47 +0000275 return V;
Jim Grosbach764ab522009-08-11 15:33:49 +0000276
Evan Chengf49810c2009-06-23 17:48:47 +0000277 // If the value is zeroes in the first byte, just shift those off
278 Vs = ((V & 0xff) == 0) ? V >> 8 : V;
279 // Any passing value only has 8 bits of payload, splatted across the word
280 Imm = Vs & 0xff;
281 // Likewise, any passing values have the payload splatted into the 3rd byte
282 u = Imm | (Imm << 16);
283
284 // control = 1 or 2
285 if (Vs == u)
286 return (((Vs == V) ? 1 : 2) << 8) | Imm;
287
288 // control = 3
289 if (Vs == (u | (u << 8)))
290 return (3 << 8) | Imm;
291
292 return -1;
293 }
294
Evan Cheng6495f632009-07-28 05:48:47 +0000295 /// getT2SOImmValRotateVal - Return the 12-bit encoded representation if the
Evan Chengf49810c2009-06-23 17:48:47 +0000296 /// specified value is a rotated 8-bit value. Return -1 if no rotation
297 /// encoding is possible.
298 /// See ARM Reference Manual A6.3.2.
Evan Cheng6495f632009-07-28 05:48:47 +0000299 static inline int getT2SOImmValRotateVal(unsigned V) {
Evan Chengf49810c2009-06-23 17:48:47 +0000300 unsigned RotAmt = CountLeadingZeros_32(V);
301 if (RotAmt >= 24)
302 return -1;
303
304 // If 'Arg' can be handled with a single shifter_op return the value.
305 if ((rotr32(0xff000000U, RotAmt) & V) == V)
306 return (rotr32(V, 24 - RotAmt) & 0x7f) | ((RotAmt + 8) << 7);
307
308 return -1;
309 }
310
311 /// getT2SOImmVal - Given a 32-bit immediate, if it is something that can fit
Jim Grosbach764ab522009-08-11 15:33:49 +0000312 /// into a Thumb-2 shifter_operand immediate operand, return the 12-bit
Evan Chengf49810c2009-06-23 17:48:47 +0000313 /// encoding for it. If not, return -1.
314 /// See ARM Reference Manual A6.3.2.
315 static inline int getT2SOImmVal(unsigned Arg) {
316 // If 'Arg' is an 8-bit splat, then get the encoded value.
Evan Cheng6495f632009-07-28 05:48:47 +0000317 int Splat = getT2SOImmValSplatVal(Arg);
Evan Chengf49810c2009-06-23 17:48:47 +0000318 if (Splat != -1)
319 return Splat;
Jim Grosbach764ab522009-08-11 15:33:49 +0000320
Evan Chengf49810c2009-06-23 17:48:47 +0000321 // If 'Arg' can be handled with a single shifter_op return the value.
Evan Cheng6495f632009-07-28 05:48:47 +0000322 int Rot = getT2SOImmValRotateVal(Arg);
Evan Chengf49810c2009-06-23 17:48:47 +0000323 if (Rot != -1)
324 return Rot;
325
326 return -1;
327 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000328
Jim Grosbach65b7f3a2009-10-21 20:44:34 +0000329 static inline unsigned getT2SOImmValRotate(unsigned V) {
330 if ((V & ~255U) == 0) return 0;
331 // Use CTZ to compute the rotate amount.
332 unsigned RotAmt = CountTrailingZeros_32(V);
333 return (32 - RotAmt) & 31;
334 }
335
336 static inline bool isT2SOImmTwoPartVal (unsigned Imm) {
337 unsigned V = Imm;
338 // Passing values can be any combination of splat values and shifter
339 // values. If this can be handled with a single shifter or splat, bail
340 // out. Those should be handled directly, not with a two-part val.
341 if (getT2SOImmValSplatVal(V) != -1)
342 return false;
343 V = rotr32 (~255U, getT2SOImmValRotate(V)) & V;
344 if (V == 0)
345 return false;
346
347 // If this can be handled as an immediate, accept.
348 if (getT2SOImmVal(V) != -1) return true;
349
350 // Likewise, try masking out a splat value first.
351 V = Imm;
352 if (getT2SOImmValSplatVal(V & 0xff00ff00U) != -1)
353 V &= ~0xff00ff00U;
354 else if (getT2SOImmValSplatVal(V & 0x00ff00ffU) != -1)
355 V &= ~0x00ff00ffU;
356 // If what's left can be handled as an immediate, accept.
357 if (getT2SOImmVal(V) != -1) return true;
358
359 // Otherwise, do not accept.
360 return false;
361 }
362
363 static inline unsigned getT2SOImmTwoPartFirst(unsigned Imm) {
364 assert (isT2SOImmTwoPartVal(Imm) &&
365 "Immedate cannot be encoded as two part immediate!");
366 // Try a shifter operand as one part
367 unsigned V = rotr32 (~255, getT2SOImmValRotate(Imm)) & Imm;
368 // If the rest is encodable as an immediate, then return it.
369 if (getT2SOImmVal(V) != -1) return V;
370
371 // Try masking out a splat value first.
372 if (getT2SOImmValSplatVal(Imm & 0xff00ff00U) != -1)
373 return Imm & 0xff00ff00U;
374
375 // The other splat is all that's left as an option.
376 assert (getT2SOImmValSplatVal(Imm & 0x00ff00ffU) != -1);
377 return Imm & 0x00ff00ffU;
378 }
379
380 static inline unsigned getT2SOImmTwoPartSecond(unsigned Imm) {
381 // Mask out the first hunk
382 Imm ^= getT2SOImmTwoPartFirst(Imm);
383 // Return what's left
384 assert (getT2SOImmVal(Imm) != -1 &&
385 "Unable to encode second part of T2 two part SO immediate");
386 return Imm;
387 }
388
Evan Chengf49810c2009-06-23 17:48:47 +0000389
Evan Chenga8e29892007-01-19 07:51:42 +0000390 //===--------------------------------------------------------------------===//
391 // Addressing Mode #2
392 //===--------------------------------------------------------------------===//
393 //
394 // This is used for most simple load/store instructions.
395 //
396 // addrmode2 := reg +/- reg shop imm
397 // addrmode2 := reg +/- imm12
398 //
399 // The first operand is always a Reg. The second operand is a reg if in
400 // reg/reg form, otherwise it's reg#0. The third field encodes the operation
401 // in bit 12, the immediate in bits 0-11, and the shift op in 13-15.
402 //
403 // If this addressing mode is a frame index (before prolog/epilog insertion
404 // and code rewriting), this operand will have the form: FI#, reg0, <offs>
405 // with no shift amount for the frame offset.
Jim Grosbach764ab522009-08-11 15:33:49 +0000406 //
Evan Chenga8e29892007-01-19 07:51:42 +0000407 static inline unsigned getAM2Opc(AddrOpc Opc, unsigned Imm12, ShiftOpc SO) {
408 assert(Imm12 < (1 << 12) && "Imm too large!");
409 bool isSub = Opc == sub;
410 return Imm12 | ((int)isSub << 12) | (SO << 13);
411 }
412 static inline unsigned getAM2Offset(unsigned AM2Opc) {
413 return AM2Opc & ((1 << 12)-1);
414 }
415 static inline AddrOpc getAM2Op(unsigned AM2Opc) {
416 return ((AM2Opc >> 12) & 1) ? sub : add;
417 }
418 static inline ShiftOpc getAM2ShiftOpc(unsigned AM2Opc) {
419 return (ShiftOpc)(AM2Opc >> 13);
420 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000421
422
Evan Chenga8e29892007-01-19 07:51:42 +0000423 //===--------------------------------------------------------------------===//
424 // Addressing Mode #3
425 //===--------------------------------------------------------------------===//
426 //
427 // This is used for sign-extending loads, and load/store-pair instructions.
428 //
429 // addrmode3 := reg +/- reg
430 // addrmode3 := reg +/- imm8
431 //
432 // The first operand is always a Reg. The second operand is a reg if in
433 // reg/reg form, otherwise it's reg#0. The third field encodes the operation
434 // in bit 8, the immediate in bits 0-7.
Jim Grosbach764ab522009-08-11 15:33:49 +0000435
Evan Chenga8e29892007-01-19 07:51:42 +0000436 /// getAM3Opc - This function encodes the addrmode3 opc field.
437 static inline unsigned getAM3Opc(AddrOpc Opc, unsigned char Offset) {
438 bool isSub = Opc == sub;
439 return ((int)isSub << 8) | Offset;
440 }
441 static inline unsigned char getAM3Offset(unsigned AM3Opc) {
442 return AM3Opc & 0xFF;
443 }
444 static inline AddrOpc getAM3Op(unsigned AM3Opc) {
445 return ((AM3Opc >> 8) & 1) ? sub : add;
446 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000447
Evan Chenga8e29892007-01-19 07:51:42 +0000448 //===--------------------------------------------------------------------===//
449 // Addressing Mode #4
450 //===--------------------------------------------------------------------===//
451 //
452 // This is used for load / store multiple instructions.
453 //
454 // addrmode4 := reg, <mode>
455 //
456 // The four modes are:
457 // IA - Increment after
458 // IB - Increment before
459 // DA - Decrement after
460 // DB - Decrement before
Evan Chenga8e29892007-01-19 07:51:42 +0000461
462 static inline AMSubMode getAM4SubMode(unsigned Mode) {
463 return (AMSubMode)(Mode & 0x7);
464 }
465
Bob Wilsonab346052010-03-16 17:46:45 +0000466 static inline unsigned getAM4ModeImm(AMSubMode SubMode) {
467 return (int)SubMode;
Evan Chenga8e29892007-01-19 07:51:42 +0000468 }
469
470 //===--------------------------------------------------------------------===//
471 // Addressing Mode #5
472 //===--------------------------------------------------------------------===//
473 //
474 // This is used for coprocessor instructions, such as FP load/stores.
475 //
476 // addrmode5 := reg +/- imm8*4
477 //
Bob Wilsond4d826e2009-07-01 21:22:45 +0000478 // The first operand is always a Reg. The second operand encodes the
479 // operation in bit 8 and the immediate in bits 0-7.
Evan Chenga8e29892007-01-19 07:51:42 +0000480 //
Bob Wilsond4d826e2009-07-01 21:22:45 +0000481 // This is also used for FP load/store multiple ops. The second operand
Bob Wilson2d357f62010-03-16 18:38:09 +0000482 // encodes the number of registers (or 2 times the number of registers
483 // for DPR ops) in bits 0-7. In addition, bits 8-10 encode one of the
484 // following two sub-modes:
Evan Chenga8e29892007-01-19 07:51:42 +0000485 //
486 // IA - Increment after
487 // DB - Decrement before
Jim Grosbach764ab522009-08-11 15:33:49 +0000488
Evan Chenga8e29892007-01-19 07:51:42 +0000489 /// getAM5Opc - This function encodes the addrmode5 opc field.
490 static inline unsigned getAM5Opc(AddrOpc Opc, unsigned char Offset) {
491 bool isSub = Opc == sub;
492 return ((int)isSub << 8) | Offset;
493 }
494 static inline unsigned char getAM5Offset(unsigned AM5Opc) {
495 return AM5Opc & 0xFF;
496 }
497 static inline AddrOpc getAM5Op(unsigned AM5Opc) {
498 return ((AM5Opc >> 8) & 1) ? sub : add;
499 }
500
Jim Grosbache5165492009-11-09 00:11:35 +0000501 /// getAM5Opc - This function encodes the addrmode5 opc field for VLDM and
502 /// VSTM instructions.
Bob Wilson2d357f62010-03-16 18:38:09 +0000503 static inline unsigned getAM5Opc(AMSubMode SubMode, unsigned char Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000504 assert((SubMode == ia || SubMode == db) &&
505 "Illegal addressing mode 5 sub-mode!");
Bob Wilson2d357f62010-03-16 18:38:09 +0000506 return ((int)SubMode << 8) | Offset;
Evan Chenga8e29892007-01-19 07:51:42 +0000507 }
508 static inline AMSubMode getAM5SubMode(unsigned AM5Opc) {
Bob Wilson2d357f62010-03-16 18:38:09 +0000509 return (AMSubMode)((AM5Opc >> 8) & 0x7);
Evan Chenga8e29892007-01-19 07:51:42 +0000510 }
Bob Wilson8b024a52009-07-01 23:16:05 +0000511
512 //===--------------------------------------------------------------------===//
513 // Addressing Mode #6
514 //===--------------------------------------------------------------------===//
515 //
516 // This is used for NEON load / store instructions.
517 //
Bob Wilson226036e2010-03-20 22:13:40 +0000518 // addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000519 //
Bob Wilson226036e2010-03-20 22:13:40 +0000520 // This is stored in two operands [regaddr, align]. The first is the
521 // address register. The second operand is the value of the alignment
522 // specifier to use or zero if no explicit alignment.
Bob Wilson8b024a52009-07-01 23:16:05 +0000523
Evan Chenga8e29892007-01-19 07:51:42 +0000524} // end namespace ARM_AM
525} // end namespace llvm
526
527#endif
528