blob: b6194390c8afc82fe52e2ffae6f6ef7c21ad6058 [file] [log] [blame]
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +00001//===-- Mips16InstrInfo.cpp - Mips16 Instruction Information --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Mips16 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Mips16InstrInfo.h"
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000015#include "InstPrinter/MipsInstPrinter.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000016#include "MipsMachineFunction.h"
17#include "MipsTargetMachine.h"
18#include "llvm/ADT/STLExtras.h"
19#include "llvm/ADT/StringRef.h"
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
21#include "llvm/CodeGen/MachineRegisterInfo.h"
Reed Kotler61b97b82013-02-08 03:57:41 +000022#include "llvm/CodeGen/RegisterScavenging.h"
Reed Kotlercef95f72012-12-20 04:07:42 +000023#include "llvm/Support/CommandLine.h"
Reed Kotlerda4afa72013-02-18 00:59:04 +000024#include "llvm/Support/Debug.h"
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000025#include "llvm/Support/ErrorHandling.h"
26#include "llvm/Support/TargetRegistry.h"
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000027
28using namespace llvm;
29
Reed Kotlercef95f72012-12-20 04:07:42 +000030static cl::opt<bool> NeverUseSaveRestore(
31 "mips16-never-use-save-restore",
32 cl::init(false),
Jack Cartere11dda82013-01-19 02:00:40 +000033 cl::desc("For testing ability to adjust stack pointer "
34 "without save/restore instruction"),
Reed Kotlercef95f72012-12-20 04:07:42 +000035 cl::Hidden);
36
37
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000038Mips16InstrInfo::Mips16InstrInfo(MipsTargetMachine &tm)
Reed Kotler95a2bb42012-10-17 22:29:54 +000039 : MipsInstrInfo(tm, Mips::BimmX16),
Reed Kotler94411252012-10-31 05:21:10 +000040 RI(*tm.getSubtargetImpl(), *this) {}
Akira Hatanaka85890102012-07-31 23:41:32 +000041
42const MipsRegisterInfo &Mips16InstrInfo::getRegisterInfo() const {
43 return RI;
44}
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000045
46/// isLoadFromStackSlot - If the specified machine instruction is a direct
47/// load from a stack slot, return the virtual or physical register number of
48/// the destination along with the FrameIndex of the loaded stack slot. If
49/// not, return 0. This predicate must return 0 if the instruction has
50/// any side effects other than loading from the stack slot.
51unsigned Mips16InstrInfo::
52isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const
53{
54 return 0;
55}
56
57/// isStoreToStackSlot - If the specified machine instruction is a direct
58/// store to a stack slot, return the virtual or physical register number of
59/// the source reg along with the FrameIndex of the loaded stack slot. If
60/// not, return 0. This predicate must return 0 if the instruction has
61/// any side effects other than storing to the stack slot.
62unsigned Mips16InstrInfo::
63isStoreToStackSlot(const MachineInstr *MI, int &FrameIndex) const
64{
65 return 0;
66}
67
68void Mips16InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
69 MachineBasicBlock::iterator I, DebugLoc DL,
70 unsigned DestReg, unsigned SrcReg,
71 bool KillSrc) const {
Reed Kotler7d90d4d2012-10-12 02:01:09 +000072 unsigned Opc = 0;
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000073
Reed Kotler7d90d4d2012-10-12 02:01:09 +000074 if (Mips::CPU16RegsRegClass.contains(DestReg) &&
75 Mips::CPURegsRegClass.contains(SrcReg))
76 Opc = Mips::MoveR3216;
77 else if (Mips::CPURegsRegClass.contains(DestReg) &&
78 Mips::CPU16RegsRegClass.contains(SrcReg))
79 Opc = Mips::Move32R16;
80 else if ((SrcReg == Mips::HI) &&
81 (Mips::CPU16RegsRegClass.contains(DestReg)))
82 Opc = Mips::Mfhi16, SrcReg = 0;
83
84 else if ((SrcReg == Mips::LO) &&
85 (Mips::CPU16RegsRegClass.contains(DestReg)))
86 Opc = Mips::Mflo16, SrcReg = 0;
87
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000088
89 assert(Opc && "Cannot copy registers");
90
91 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc));
92
93 if (DestReg)
94 MIB.addReg(DestReg, RegState::Define);
95
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000096 if (SrcReg)
97 MIB.addReg(SrcReg, getKillRegState(KillSrc));
98}
99
100void Mips16InstrInfo::
101storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
102 unsigned SrcReg, bool isKill, int FI,
103 const TargetRegisterClass *RC,
104 const TargetRegisterInfo *TRI) const {
Reed Kotlerc94a38f2012-09-28 02:26:24 +0000105 DebugLoc DL;
106 if (I != MBB.end()) DL = I->getDebugLoc();
107 MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOStore);
108 unsigned Opc = 0;
109 if (Mips::CPU16RegsRegClass.hasSubClassEq(RC))
110 Opc = Mips::SwRxSpImmX16;
111 assert(Opc && "Register class not handled!");
112 BuildMI(MBB, I, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill))
113 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000114}
115
116void Mips16InstrInfo::
117loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
118 unsigned DestReg, int FI,
119 const TargetRegisterClass *RC,
120 const TargetRegisterInfo *TRI) const {
Reed Kotlerc94a38f2012-09-28 02:26:24 +0000121 DebugLoc DL;
122 if (I != MBB.end()) DL = I->getDebugLoc();
123 MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOLoad);
124 unsigned Opc = 0;
125
126 if (Mips::CPU16RegsRegClass.hasSubClassEq(RC))
127 Opc = Mips::LwRxSpImmX16;
128 assert(Opc && "Register class not handled!");
129 BuildMI(MBB, I, DL, get(Opc), DestReg).addFrameIndex(FI).addImm(0)
130 .addMemOperand(MMO);
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000131}
132
133bool Mips16InstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
134 MachineBasicBlock &MBB = *MI->getParent();
135
136 switch(MI->getDesc().getOpcode()) {
137 default:
138 return false;
Reed Kotlera8601bb2013-02-18 03:06:29 +0000139 case Mips::BteqzT8CmpX16:
140 ExpandFEXT_T8I816_ins(MBB, MI, Mips::BteqzX16, Mips::CmpRxRy16);
141 break;
Reed Kotlerf8016752013-02-19 00:20:58 +0000142 case Mips::BteqzT8CmpiX16:
143 ExpandFEXT_T8I8I16_ins(MBB, MI, Mips::BteqzX16,
144 Mips::CmpiRxImm16, Mips::CmpiRxImmX16);
145 break;
Reed Kotlerdabfebb2013-02-18 04:04:26 +0000146 case Mips::BteqzT8SltX16:
147 ExpandFEXT_T8I816_ins(MBB, MI, Mips::BteqzX16, Mips::SltRxRy16);
148 break;
Reed Kotler139748f2013-02-18 04:55:38 +0000149 case Mips::BteqzT8SltuX16:
150 // TBD: figure out a way to get this or remove the instruction
151 // altogether.
152 ExpandFEXT_T8I816_ins(MBB, MI, Mips::BteqzX16, Mips::SltuRxRy16);
153 break;
Reed Kotlerda4afa72013-02-18 00:59:04 +0000154 case Mips::BtnezT8CmpX16:
155 ExpandFEXT_T8I816_ins(MBB, MI, Mips::BtnezX16, Mips::CmpRxRy16);
156 break;
Reed Kotlerf8016752013-02-19 00:20:58 +0000157 case Mips::BtnezT8CmpiX16:
158 ExpandFEXT_T8I8I16_ins(MBB, MI, Mips::BtnezX16,
159 Mips::CmpiRxImm16, Mips::CmpiRxImmX16);
160 break;
Reed Kotlerbb01b3c2013-02-18 05:43:03 +0000161 case Mips::BtnezT8SltX16:
162 ExpandFEXT_T8I816_ins(MBB, MI, Mips::BtnezX16, Mips::SltRxRy16);
163 break;
164 case Mips::BtnezT8SltuX16:
165 // TBD: figure out a way to get this or remove the instruction
166 // altogether.
167 ExpandFEXT_T8I816_ins(MBB, MI, Mips::BtnezX16, Mips::SltuRxRy16);
168 break;
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000169 case Mips::RetRA16:
Reed Kotlerc09856b2012-10-30 00:54:49 +0000170 ExpandRetRA16(MBB, MI, Mips::JrcRa16);
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000171 break;
172 }
173
174 MBB.erase(MI);
175 return true;
176}
177
178/// GetOppositeBranchOpc - Return the inverse of the specified
179/// opcode, e.g. turning BEQ to BNE.
180unsigned Mips16InstrInfo::GetOppositeBranchOpc(unsigned Opc) const {
Reed Kotler95a2bb42012-10-17 22:29:54 +0000181 switch (Opc) {
182 default: llvm_unreachable("Illegal opcode!");
183 case Mips::BeqzRxImmX16: return Mips::BnezRxImmX16;
184 case Mips::BnezRxImmX16: return Mips::BeqzRxImmX16;
185 case Mips::BteqzT8CmpX16: return Mips::BtnezT8CmpX16;
186 case Mips::BteqzT8SltX16: return Mips::BtnezT8SltX16;
187 case Mips::BteqzT8SltiX16: return Mips::BtnezT8SltiX16;
188 case Mips::BtnezX16: return Mips::BteqzX16;
189 case Mips::BtnezT8CmpiX16: return Mips::BteqzT8CmpiX16;
190 case Mips::BtnezT8SltuX16: return Mips::BteqzT8SltuX16;
191 case Mips::BtnezT8SltiuX16: return Mips::BteqzT8SltiuX16;
192 case Mips::BteqzX16: return Mips::BtnezX16;
193 case Mips::BteqzT8CmpiX16: return Mips::BtnezT8CmpiX16;
194 case Mips::BteqzT8SltuX16: return Mips::BtnezT8SltuX16;
195 case Mips::BteqzT8SltiuX16: return Mips::BtnezT8SltiuX16;
196 case Mips::BtnezT8CmpX16: return Mips::BteqzT8CmpX16;
197 case Mips::BtnezT8SltX16: return Mips::BteqzT8SltX16;
198 case Mips::BtnezT8SltiX16: return Mips::BteqzT8SltiX16;
199 }
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000200 assert(false && "Implement this function.");
201 return 0;
202}
203
Reed Kotlercef95f72012-12-20 04:07:42 +0000204// Adjust SP by FrameSize bytes. Save RA, S0, S1
Jack Cartere11dda82013-01-19 02:00:40 +0000205void Mips16InstrInfo::makeFrame(unsigned SP, int64_t FrameSize,
206 MachineBasicBlock &MBB,
Reed Kotlercef95f72012-12-20 04:07:42 +0000207 MachineBasicBlock::iterator I) const {
208 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
209 if (!NeverUseSaveRestore) {
210 if (isUInt<11>(FrameSize))
211 BuildMI(MBB, I, DL, get(Mips::SaveRaF16)).addImm(FrameSize);
212 else {
Jack Cartere11dda82013-01-19 02:00:40 +0000213 int Base = 2040; // should create template function like isUInt that
214 // returns largest possible n bit unsigned integer
Reed Kotlercef95f72012-12-20 04:07:42 +0000215 int64_t Remainder = FrameSize - Base;
216 BuildMI(MBB, I, DL, get(Mips::SaveRaF16)). addImm(Base);
217 if (isInt<16>(-Remainder))
Reed Kotler2de89322013-02-16 19:04:29 +0000218 BuildAddiuSpImm(MBB, I, -Remainder);
Reed Kotlercef95f72012-12-20 04:07:42 +0000219 else
220 adjustStackPtrBig(SP, -Remainder, MBB, I, Mips::V0, Mips::V1);
221 }
222
223 }
224 else {
225 //
226 // sw ra, -4[sp]
227 // sw s1, -8[sp]
228 // sw s0, -12[sp]
229
Jack Cartere11dda82013-01-19 02:00:40 +0000230 MachineInstrBuilder MIB1 = BuildMI(MBB, I, DL, get(Mips::SwRxSpImmX16),
231 Mips::RA);
Reed Kotlercef95f72012-12-20 04:07:42 +0000232 MIB1.addReg(Mips::SP);
233 MIB1.addImm(-4);
Jack Cartere11dda82013-01-19 02:00:40 +0000234 MachineInstrBuilder MIB2 = BuildMI(MBB, I, DL, get(Mips::SwRxSpImmX16),
235 Mips::S1);
Reed Kotlercef95f72012-12-20 04:07:42 +0000236 MIB2.addReg(Mips::SP);
237 MIB2.addImm(-8);
Jack Cartere11dda82013-01-19 02:00:40 +0000238 MachineInstrBuilder MIB3 = BuildMI(MBB, I, DL, get(Mips::SwRxSpImmX16),
239 Mips::S0);
Reed Kotlercef95f72012-12-20 04:07:42 +0000240 MIB3.addReg(Mips::SP);
241 MIB3.addImm(-12);
242 adjustStackPtrBig(SP, -FrameSize, MBB, I, Mips::V0, Mips::V1);
243 }
244}
245
246// Adjust SP by FrameSize bytes. Restore RA, S0, S1
Jack Cartere11dda82013-01-19 02:00:40 +0000247void Mips16InstrInfo::restoreFrame(unsigned SP, int64_t FrameSize,
248 MachineBasicBlock &MBB,
249 MachineBasicBlock::iterator I) const {
Reed Kotlercef95f72012-12-20 04:07:42 +0000250 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
251 if (!NeverUseSaveRestore) {
252 if (isUInt<11>(FrameSize))
253 BuildMI(MBB, I, DL, get(Mips::RestoreRaF16)).addImm(FrameSize);
254 else {
Jack Cartere11dda82013-01-19 02:00:40 +0000255 int Base = 2040; // should create template function like isUInt that
256 // returns largest possible n bit unsigned integer
Reed Kotlercef95f72012-12-20 04:07:42 +0000257 int64_t Remainder = FrameSize - Base;
258 if (isInt<16>(Remainder))
Reed Kotler2de89322013-02-16 19:04:29 +0000259 BuildAddiuSpImm(MBB, I, Remainder);
Reed Kotlercef95f72012-12-20 04:07:42 +0000260 else
261 adjustStackPtrBig(SP, Remainder, MBB, I, Mips::A0, Mips::A1);
262 BuildMI(MBB, I, DL, get(Mips::RestoreRaF16)). addImm(Base);
263 }
264 }
265 else {
266 adjustStackPtrBig(SP, FrameSize, MBB, I, Mips::A0, Mips::A1);
267 // lw ra, -4[sp]
268 // lw s1, -8[sp]
269 // lw s0, -12[sp]
Jack Cartere11dda82013-01-19 02:00:40 +0000270 MachineInstrBuilder MIB1 = BuildMI(MBB, I, DL, get(Mips::LwRxSpImmX16),
271 Mips::A0);
Reed Kotlercef95f72012-12-20 04:07:42 +0000272 MIB1.addReg(Mips::SP);
273 MIB1.addImm(-4);
Jack Cartere11dda82013-01-19 02:00:40 +0000274 MachineInstrBuilder MIB0 = BuildMI(MBB, I, DL, get(Mips::Move32R16),
275 Mips::RA);
Reed Kotlercef95f72012-12-20 04:07:42 +0000276 MIB0.addReg(Mips::A0);
Jack Cartere11dda82013-01-19 02:00:40 +0000277 MachineInstrBuilder MIB2 = BuildMI(MBB, I, DL, get(Mips::LwRxSpImmX16),
278 Mips::S1);
Reed Kotlercef95f72012-12-20 04:07:42 +0000279 MIB2.addReg(Mips::SP);
280 MIB2.addImm(-8);
Jack Cartere11dda82013-01-19 02:00:40 +0000281 MachineInstrBuilder MIB3 = BuildMI(MBB, I, DL, get(Mips::LwRxSpImmX16),
282 Mips::S0);
Reed Kotlercef95f72012-12-20 04:07:42 +0000283 MIB3.addReg(Mips::SP);
284 MIB3.addImm(-12);
285 }
286
287}
288
289// Adjust SP by Amount bytes where bytes can be up to 32bit number.
Jack Cartere11dda82013-01-19 02:00:40 +0000290// This can only be called at times that we know that there is at least one free
291// register.
Reed Kotlercef95f72012-12-20 04:07:42 +0000292// This is clearly safe at prologue and epilogue.
293//
Jack Cartere11dda82013-01-19 02:00:40 +0000294void Mips16InstrInfo::adjustStackPtrBig(unsigned SP, int64_t Amount,
295 MachineBasicBlock &MBB,
Reed Kotlercef95f72012-12-20 04:07:42 +0000296 MachineBasicBlock::iterator I,
297 unsigned Reg1, unsigned Reg2) const {
298 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
299// MachineRegisterInfo &RegInfo = MBB.getParent()->getRegInfo();
300// unsigned Reg1 = RegInfo.createVirtualRegister(&Mips::CPU16RegsRegClass);
301// unsigned Reg2 = RegInfo.createVirtualRegister(&Mips::CPU16RegsRegClass);
302 //
303 // li reg1, constant
304 // move reg2, sp
305 // add reg1, reg1, reg2
306 // move sp, reg1
307 //
308 //
309 MachineInstrBuilder MIB1 = BuildMI(MBB, I, DL, get(Mips::LwConstant32), Reg1);
310 MIB1.addImm(Amount);
311 MachineInstrBuilder MIB2 = BuildMI(MBB, I, DL, get(Mips::MoveR3216), Reg2);
312 MIB2.addReg(Mips::SP, RegState::Kill);
313 MachineInstrBuilder MIB3 = BuildMI(MBB, I, DL, get(Mips::AdduRxRyRz16), Reg1);
314 MIB3.addReg(Reg1);
315 MIB3.addReg(Reg2, RegState::Kill);
Jack Cartere11dda82013-01-19 02:00:40 +0000316 MachineInstrBuilder MIB4 = BuildMI(MBB, I, DL, get(Mips::Move32R16),
317 Mips::SP);
Reed Kotlercef95f72012-12-20 04:07:42 +0000318 MIB4.addReg(Reg1, RegState::Kill);
319}
320
Jack Cartere11dda82013-01-19 02:00:40 +0000321void Mips16InstrInfo::adjustStackPtrBigUnrestricted(unsigned SP, int64_t Amount,
322 MachineBasicBlock &MBB,
Reed Kotlercef95f72012-12-20 04:07:42 +0000323 MachineBasicBlock::iterator I) const {
324 assert(false && "adjust stack pointer amount exceeded");
325}
326
Reed Kotler94411252012-10-31 05:21:10 +0000327/// Adjust SP by Amount bytes.
328void Mips16InstrInfo::adjustStackPtr(unsigned SP, int64_t Amount,
329 MachineBasicBlock &MBB,
330 MachineBasicBlock::iterator I) const {
Reed Kotlercef95f72012-12-20 04:07:42 +0000331 if (isInt<16>(Amount)) // need to change to addiu sp, ....and isInt<16>
Reed Kotler2de89322013-02-16 19:04:29 +0000332 BuildAddiuSpImm(MBB, I, Amount);
Reed Kotler94411252012-10-31 05:21:10 +0000333 else
Reed Kotlercef95f72012-12-20 04:07:42 +0000334 adjustStackPtrBigUnrestricted(SP, Amount, MBB, I);
335}
336
337/// This function generates the sequence of instructions needed to get the
338/// result of adding register REG and immediate IMM.
339unsigned
Reed Kotler61b97b82013-02-08 03:57:41 +0000340Mips16InstrInfo::loadImmediate(unsigned FrameReg,
341 int64_t Imm, MachineBasicBlock &MBB,
Reed Kotlercef95f72012-12-20 04:07:42 +0000342 MachineBasicBlock::iterator II, DebugLoc DL,
Reed Kotler61b97b82013-02-08 03:57:41 +0000343 unsigned &NewImm) const {
344 //
345 // given original instruction is:
346 // Instr rx, T[offset] where offset is too big.
347 //
348 // lo = offset & 0xFFFF
349 // hi = ((offset >> 16) + (lo >> 15)) & 0xFFFF;
350 //
351 // let T = temporary register
352 // li T, hi
353 // shl T, 16
354 // add T, Rx, T
355 //
356 RegScavenger rs;
357 int32_t lo = Imm & 0xFFFF;
358 int32_t hi = ((Imm >> 16) + (lo >> 15)) & 0xFFFF;
359 NewImm = lo;
360 unsigned Reg =0;
361 unsigned SpReg = 0;
362 rs.enterBasicBlock(&MBB);
363 rs.forward(II);
364 //
365 // we use T0 for the first register, if we need to save something away.
366 // we use T1 for the second register, if we need to save something away.
367 //
368 unsigned FirstRegSaved =0, SecondRegSaved=0;
369 unsigned FirstRegSavedTo = 0, SecondRegSavedTo = 0;
Reed Kotlercef95f72012-12-20 04:07:42 +0000370
Reed Kotler61b97b82013-02-08 03:57:41 +0000371 Reg = rs.FindUnusedReg(&Mips::CPU16RegsRegClass);
372 if (Reg == 0) {
373 FirstRegSaved = Reg = Mips::V0;
374 FirstRegSavedTo = Mips::T0;
375 copyPhysReg(MBB, II, DL, FirstRegSavedTo, FirstRegSaved, true);
376 }
377 else
378 rs.setUsed(Reg);
379 BuildMI(MBB, II, DL, get(Mips::LiRxImmX16), Reg).addImm(hi);
380 BuildMI(MBB, II, DL, get(Mips::SllX16), Reg).addReg(Reg).
381 addImm(16);
382 if (FrameReg == Mips::SP) {
383 SpReg = rs.FindUnusedReg(&Mips::CPU16RegsRegClass);
384 if (SpReg == 0) {
385 if (Reg != Mips::V1) {
386 SecondRegSaved = SpReg = Mips::V1;
387 SecondRegSavedTo = Mips::T1;
388 }
389 else {
390 SecondRegSaved = SpReg = Mips::V0;
391 SecondRegSavedTo = Mips::T0;
392 }
393 copyPhysReg(MBB, II, DL, SecondRegSavedTo, SecondRegSaved, true);
394 }
395 else
396 rs.setUsed(SpReg);
397
398 copyPhysReg(MBB, II, DL, SpReg, Mips::SP, false);
399 BuildMI(MBB, II, DL, get(Mips:: AdduRxRyRz16), Reg).addReg(SpReg)
400 .addReg(Reg);
401 }
402 else
403 BuildMI(MBB, II, DL, get(Mips:: AdduRxRyRz16), Reg).addReg(FrameReg)
404 .addReg(Reg, RegState::Kill);
405 if (FirstRegSaved || SecondRegSaved) {
406 II = llvm::next(II);
407 if (FirstRegSaved)
408 copyPhysReg(MBB, II, DL, FirstRegSaved, FirstRegSavedTo, true);
409 if (SecondRegSaved)
410 copyPhysReg(MBB, II, DL, SecondRegSaved, SecondRegSavedTo, true);
411 }
412 return Reg;
Reed Kotler94411252012-10-31 05:21:10 +0000413}
414
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000415unsigned Mips16InstrInfo::GetAnalyzableBrOpc(unsigned Opc) const {
Reed Kotler95a2bb42012-10-17 22:29:54 +0000416 return (Opc == Mips::BeqzRxImmX16 || Opc == Mips::BimmX16 ||
417 Opc == Mips::BnezRxImmX16 || Opc == Mips::BteqzX16 ||
418 Opc == Mips::BteqzT8CmpX16 || Opc == Mips::BteqzT8CmpiX16 ||
419 Opc == Mips::BteqzT8SltX16 || Opc == Mips::BteqzT8SltuX16 ||
420 Opc == Mips::BteqzT8SltiX16 || Opc == Mips::BteqzT8SltiuX16 ||
421 Opc == Mips::BtnezX16 || Opc == Mips::BtnezT8CmpX16 ||
422 Opc == Mips::BtnezT8CmpiX16 || Opc == Mips::BtnezT8SltX16 ||
423 Opc == Mips::BtnezT8SltuX16 || Opc == Mips::BtnezT8SltiX16 ||
424 Opc == Mips::BtnezT8SltiuX16 ) ? Opc : 0;
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000425}
426
427void Mips16InstrInfo::ExpandRetRA16(MachineBasicBlock &MBB,
428 MachineBasicBlock::iterator I,
429 unsigned Opc) const {
430 BuildMI(MBB, I, I->getDebugLoc(), get(Opc));
431}
Akira Hatanakaaf266262012-08-02 18:21:47 +0000432
Reed Kotlerda4afa72013-02-18 00:59:04 +0000433
434void Mips16InstrInfo::ExpandFEXT_T8I816_ins(
435 MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
436 unsigned BtOpc, unsigned CmpOpc) const {
437 unsigned regX = I->getOperand(0).getReg();
438 unsigned regY = I->getOperand(1).getReg();
439 MachineBasicBlock *target = I->getOperand(2).getMBB();
440 BuildMI(MBB, I, I->getDebugLoc(), get(CmpOpc)).addReg(regX).addReg(regY);
441 BuildMI(MBB, I, I->getDebugLoc(), get(BtOpc)).addMBB(target);
442
443}
Reed Kotlerf8016752013-02-19 00:20:58 +0000444
445void Mips16InstrInfo::ExpandFEXT_T8I8I16_ins(
446 MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
447 unsigned BtOpc, unsigned CmpiOpc, unsigned CmpiXOpc) const {
448 unsigned regX = I->getOperand(0).getReg();
449 int64_t imm = I->getOperand(1).getImm();
450 MachineBasicBlock *target = I->getOperand(2).getMBB();
451 unsigned CmpOpc;
452 if (isUInt<8>(imm))
453 CmpOpc = CmpiOpc;
454 else if (isUInt<16>(imm))
455 CmpOpc = CmpiXOpc;
456 else
457 llvm_unreachable("immediate field not usable");
458 BuildMI(MBB, I, I->getDebugLoc(), get(CmpOpc)).addReg(regX).addImm(imm);
459 BuildMI(MBB, I, I->getDebugLoc(), get(BtOpc)).addMBB(target);
460}
461
Reed Kotler6a0da012013-02-16 09:47:57 +0000462const MCInstrDesc &Mips16InstrInfo::AddiuSpImm(int64_t Imm) const {
Reed Kotler6b9d4612013-02-13 20:28:27 +0000463 if (validSpImm8(Imm))
Reed Kotler6a0da012013-02-16 09:47:57 +0000464 return get(Mips::AddiuSpImm16);
Reed Kotler6b9d4612013-02-13 20:28:27 +0000465 else
Reed Kotler6a0da012013-02-16 09:47:57 +0000466 return get(Mips::AddiuSpImmX16);
Reed Kotler6b9d4612013-02-13 20:28:27 +0000467}
468
Reed Kotler2de89322013-02-16 19:04:29 +0000469void Mips16InstrInfo::BuildAddiuSpImm
470 (MachineBasicBlock &MBB, MachineBasicBlock::iterator I, int64_t Imm) const {
471 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
472 BuildMI(MBB, I, DL, AddiuSpImm(Imm)).addImm(Imm);
473}
474
Akira Hatanakaaf266262012-08-02 18:21:47 +0000475const MipsInstrInfo *llvm::createMips16InstrInfo(MipsTargetMachine &TM) {
476 return new Mips16InstrInfo(TM);
477}