blob: 0a4faa2c52ef806c382f264c06504a0fc7ea68a6 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMRegisterInfo.h"
20#include "ARMTargetMachine.h"
21#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000022#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000024#include "llvm/CallingConv.h"
25#include "llvm/DerivedTypes.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/Instructions.h"
28#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000029#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000030#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000031#include "llvm/CodeGen/Analysis.h"
32#include "llvm/CodeGen/FastISel.h"
33#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000034#include "llvm/CodeGen/MachineInstrBuilder.h"
35#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000036#include "llvm/CodeGen/MachineConstantPool.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000038#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000039#include "llvm/CodeGen/MachineRegisterInfo.h"
40#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000041#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000042#include "llvm/Support/ErrorHandling.h"
43#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000044#include "llvm/Target/TargetData.h"
45#include "llvm/Target/TargetInstrInfo.h"
46#include "llvm/Target/TargetLowering.h"
47#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000048#include "llvm/Target/TargetOptions.h"
49using namespace llvm;
50
Eric Christopher038fea52010-08-17 00:46:57 +000051static cl::opt<bool>
Eric Christopher6e5367d2010-10-18 22:53:53 +000052DisableARMFastISel("disable-arm-fast-isel",
53 cl::desc("Turn off experimental ARM fast-isel support"),
Eric Christopherfeadddd2010-10-11 20:05:22 +000054 cl::init(false), cl::Hidden);
Eric Christopher038fea52010-08-17 00:46:57 +000055
Eric Christopher836c6242010-12-15 23:47:29 +000056extern cl::opt<bool> EnableARMLongCalls;
57
Eric Christopherab695882010-07-21 22:26:11 +000058namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000059
Eric Christopher0d581222010-11-19 22:30:02 +000060 // All possible address modes, plus some.
61 typedef struct Address {
62 enum {
63 RegBase,
64 FrameIndexBase
65 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000066
Eric Christopher0d581222010-11-19 22:30:02 +000067 union {
68 unsigned Reg;
69 int FI;
70 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000071
Eric Christopher0d581222010-11-19 22:30:02 +000072 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000073
Eric Christopher0d581222010-11-19 22:30:02 +000074 // Innocuous defaults for our address.
75 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000076 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000077 Base.Reg = 0;
78 }
79 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000080
81class ARMFastISel : public FastISel {
82
83 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
84 /// make the right decision when generating code for different targets.
85 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000086 const TargetMachine &TM;
87 const TargetInstrInfo &TII;
88 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000089 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000090
Eric Christopher8cf6c602010-09-29 22:24:45 +000091 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000092 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000093 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000094
Eric Christopherab695882010-07-21 22:26:11 +000095 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000096 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000097 : FastISel(funcInfo),
98 TM(funcInfo.MF->getTarget()),
99 TII(*TM.getInstrInfo()),
100 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +0000101 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +0000102 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000103 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +0000104 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000105 }
106
Eric Christophercb592292010-08-20 00:20:31 +0000107 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000108 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
109 const TargetRegisterClass *RC);
110 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
111 const TargetRegisterClass *RC,
112 unsigned Op0, bool Op0IsKill);
113 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
114 const TargetRegisterClass *RC,
115 unsigned Op0, bool Op0IsKill,
116 unsigned Op1, bool Op1IsKill);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000117 virtual unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
118 const TargetRegisterClass *RC,
119 unsigned Op0, bool Op0IsKill,
120 unsigned Op1, bool Op1IsKill,
121 unsigned Op2, bool Op2IsKill);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000122 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
123 const TargetRegisterClass *RC,
124 unsigned Op0, bool Op0IsKill,
125 uint64_t Imm);
126 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
127 const TargetRegisterClass *RC,
128 unsigned Op0, bool Op0IsKill,
129 const ConstantFP *FPImm);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000130 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
131 const TargetRegisterClass *RC,
132 unsigned Op0, bool Op0IsKill,
133 unsigned Op1, bool Op1IsKill,
134 uint64_t Imm);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000135 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
136 const TargetRegisterClass *RC,
137 uint64_t Imm);
Eric Christopherd94bc542011-04-29 22:07:50 +0000138 virtual unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
139 const TargetRegisterClass *RC,
140 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000141
Eric Christopher0fe7d542010-08-17 01:25:29 +0000142 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
143 unsigned Op0, bool Op0IsKill,
144 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000145
Eric Christophercb592292010-08-20 00:20:31 +0000146 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000147 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000148 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000149 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000150 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
151 const LoadInst *LI);
Eric Christopherab695882010-07-21 22:26:11 +0000152
153 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000154
Eric Christopher83007122010-08-23 21:44:12 +0000155 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000156 private:
Eric Christopher17787722010-10-21 21:47:51 +0000157 bool SelectLoad(const Instruction *I);
158 bool SelectStore(const Instruction *I);
159 bool SelectBranch(const Instruction *I);
160 bool SelectCmp(const Instruction *I);
161 bool SelectFPExt(const Instruction *I);
162 bool SelectFPTrunc(const Instruction *I);
163 bool SelectBinaryOp(const Instruction *I, unsigned ISDOpcode);
164 bool SelectSIToFP(const Instruction *I);
165 bool SelectFPToSI(const Instruction *I);
166 bool SelectSDiv(const Instruction *I);
167 bool SelectSRem(const Instruction *I);
Chad Rosier11add262011-11-11 23:31:03 +0000168 bool SelectCall(const Instruction *I, const char *IntrMemName);
169 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000170 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000171 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000172 bool SelectTrunc(const Instruction *I);
173 bool SelectIntExt(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000174
Eric Christopher83007122010-08-23 21:44:12 +0000175 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000176 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000177 bool isTypeLegal(Type *Ty, MVT &VT);
178 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000179 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
180 bool isZExt);
Chad Rosier8a9bce92011-12-13 19:22:14 +0000181 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr, unsigned Alignment = 0,
182 bool isZExt = true, bool allocReg = true);
Chad Rosierb29b9502011-11-13 02:23:59 +0000183
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000184 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
185 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000186 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000187 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000188 bool ARMIsMemCpySmall(uint64_t Len);
189 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len);
Chad Rosier87633022011-11-02 17:20:24 +0000190 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000191 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000192 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000193 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000194 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000195 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopher872f4a22011-02-22 01:37:10 +0000196 unsigned ARMSelectCallOp(const GlobalValue *GV);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000197
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000198 // Call handling routines.
199 private:
200 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000201 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000202 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000203 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000204 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
205 SmallVectorImpl<unsigned> &RegArgs,
206 CallingConv::ID CC,
207 unsigned &NumBytes);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000208 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000209 const Instruction *I, CallingConv::ID CC,
210 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000211 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000212
213 // OptionalDef handling routines.
214 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000215 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000216 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
217 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000218 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000219 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000220 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000221};
Eric Christopherab695882010-07-21 22:26:11 +0000222
223} // end anonymous namespace
224
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000225#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000226
Eric Christopher456144e2010-08-19 00:37:05 +0000227// DefinesOptionalPredicate - This is different from DefinesPredicate in that
228// we don't care about implicit defs here, just places we'll need to add a
229// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
230bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000231 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000232 return false;
233
234 // Look to see if our OptionalDef is defining CPSR or CCR.
235 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
236 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000237 if (!MO.isReg() || !MO.isDef()) continue;
238 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000239 *CPSR = true;
240 }
241 return true;
242}
243
Eric Christopheraf3dce52011-03-12 01:09:29 +0000244bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000245 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000246
Eric Christopheraf3dce52011-03-12 01:09:29 +0000247 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000248 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000249 AFI->isThumb2Function())
250 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000251
Evan Chenge837dea2011-06-28 19:10:37 +0000252 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
253 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000254 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000255
Eric Christopheraf3dce52011-03-12 01:09:29 +0000256 return false;
257}
258
Eric Christopher456144e2010-08-19 00:37:05 +0000259// If the machine is predicable go ahead and add the predicate operands, if
260// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000261// TODO: If we want to support thumb1 then we'll need to deal with optional
262// CPSR defs that need to be added before the remaining operands. See s_cc_out
263// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000264const MachineInstrBuilder &
265ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
266 MachineInstr *MI = &*MIB;
267
Eric Christopheraf3dce52011-03-12 01:09:29 +0000268 // Do we use a predicate? or...
269 // Are we NEON in ARM mode and have a predicate operand? If so, I know
270 // we're not predicable but add it anyways.
271 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000272 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000273
Eric Christopher456144e2010-08-19 00:37:05 +0000274 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
275 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000276 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000277 if (DefinesOptionalPredicate(MI, &CPSR)) {
278 if (CPSR)
279 AddDefaultT1CC(MIB);
280 else
281 AddDefaultCC(MIB);
282 }
283 return MIB;
284}
285
Eric Christopher0fe7d542010-08-17 01:25:29 +0000286unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
287 const TargetRegisterClass* RC) {
288 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000289 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000290
Eric Christopher456144e2010-08-19 00:37:05 +0000291 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000292 return ResultReg;
293}
294
295unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
296 const TargetRegisterClass *RC,
297 unsigned Op0, bool Op0IsKill) {
298 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000299 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000300
301 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000302 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000303 .addReg(Op0, Op0IsKill * RegState::Kill));
304 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000305 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000306 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000307 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000308 TII.get(TargetOpcode::COPY), ResultReg)
309 .addReg(II.ImplicitDefs[0]));
310 }
311 return ResultReg;
312}
313
314unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
315 const TargetRegisterClass *RC,
316 unsigned Op0, bool Op0IsKill,
317 unsigned Op1, bool Op1IsKill) {
318 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000319 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000320
321 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000322 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000323 .addReg(Op0, Op0IsKill * RegState::Kill)
324 .addReg(Op1, Op1IsKill * RegState::Kill));
325 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000326 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000327 .addReg(Op0, Op0IsKill * RegState::Kill)
328 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000329 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000330 TII.get(TargetOpcode::COPY), ResultReg)
331 .addReg(II.ImplicitDefs[0]));
332 }
333 return ResultReg;
334}
335
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000336unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
337 const TargetRegisterClass *RC,
338 unsigned Op0, bool Op0IsKill,
339 unsigned Op1, bool Op1IsKill,
340 unsigned Op2, bool Op2IsKill) {
341 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000342 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000343
344 if (II.getNumDefs() >= 1)
345 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
346 .addReg(Op0, Op0IsKill * RegState::Kill)
347 .addReg(Op1, Op1IsKill * RegState::Kill)
348 .addReg(Op2, Op2IsKill * RegState::Kill));
349 else {
350 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
351 .addReg(Op0, Op0IsKill * RegState::Kill)
352 .addReg(Op1, Op1IsKill * RegState::Kill)
353 .addReg(Op2, Op2IsKill * RegState::Kill));
354 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
355 TII.get(TargetOpcode::COPY), ResultReg)
356 .addReg(II.ImplicitDefs[0]));
357 }
358 return ResultReg;
359}
360
Eric Christopher0fe7d542010-08-17 01:25:29 +0000361unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
362 const TargetRegisterClass *RC,
363 unsigned Op0, bool Op0IsKill,
364 uint64_t Imm) {
365 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000366 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000367
368 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000369 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000370 .addReg(Op0, Op0IsKill * RegState::Kill)
371 .addImm(Imm));
372 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000373 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000374 .addReg(Op0, Op0IsKill * RegState::Kill)
375 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000376 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000377 TII.get(TargetOpcode::COPY), ResultReg)
378 .addReg(II.ImplicitDefs[0]));
379 }
380 return ResultReg;
381}
382
383unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
384 const TargetRegisterClass *RC,
385 unsigned Op0, bool Op0IsKill,
386 const ConstantFP *FPImm) {
387 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000388 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000389
390 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000391 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000392 .addReg(Op0, Op0IsKill * RegState::Kill)
393 .addFPImm(FPImm));
394 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000395 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000396 .addReg(Op0, Op0IsKill * RegState::Kill)
397 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000398 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000399 TII.get(TargetOpcode::COPY), ResultReg)
400 .addReg(II.ImplicitDefs[0]));
401 }
402 return ResultReg;
403}
404
405unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
406 const TargetRegisterClass *RC,
407 unsigned Op0, bool Op0IsKill,
408 unsigned Op1, bool Op1IsKill,
409 uint64_t Imm) {
410 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000411 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000412
413 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000414 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000415 .addReg(Op0, Op0IsKill * RegState::Kill)
416 .addReg(Op1, Op1IsKill * RegState::Kill)
417 .addImm(Imm));
418 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000419 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000420 .addReg(Op0, Op0IsKill * RegState::Kill)
421 .addReg(Op1, Op1IsKill * RegState::Kill)
422 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000423 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000424 TII.get(TargetOpcode::COPY), ResultReg)
425 .addReg(II.ImplicitDefs[0]));
426 }
427 return ResultReg;
428}
429
430unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
431 const TargetRegisterClass *RC,
432 uint64_t Imm) {
433 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000434 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000435
Eric Christopher0fe7d542010-08-17 01:25:29 +0000436 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000437 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000438 .addImm(Imm));
439 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000440 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000441 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000442 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000443 TII.get(TargetOpcode::COPY), ResultReg)
444 .addReg(II.ImplicitDefs[0]));
445 }
446 return ResultReg;
447}
448
Eric Christopherd94bc542011-04-29 22:07:50 +0000449unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
450 const TargetRegisterClass *RC,
451 uint64_t Imm1, uint64_t Imm2) {
452 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000453 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000454
Eric Christopherd94bc542011-04-29 22:07:50 +0000455 if (II.getNumDefs() >= 1)
456 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
457 .addImm(Imm1).addImm(Imm2));
458 else {
459 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
460 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000461 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000462 TII.get(TargetOpcode::COPY),
463 ResultReg)
464 .addReg(II.ImplicitDefs[0]));
465 }
466 return ResultReg;
467}
468
Eric Christopher0fe7d542010-08-17 01:25:29 +0000469unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
470 unsigned Op0, bool Op0IsKill,
471 uint32_t Idx) {
472 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
473 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
474 "Cannot yet extract from physregs");
Eric Christopher456144e2010-08-19 00:37:05 +0000475 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000476 DL, TII.get(TargetOpcode::COPY), ResultReg)
477 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
478 return ResultReg;
479}
480
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000481// TODO: Don't worry about 64-bit now, but when this is fixed remove the
482// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000483unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000484 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000485
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000486 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
487 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
488 TII.get(ARM::VMOVRS), MoveReg)
489 .addReg(SrcReg));
490 return MoveReg;
491}
492
493unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000494 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000495
Eric Christopheraa3ace12010-09-09 20:49:25 +0000496 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
497 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000498 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000499 .addReg(SrcReg));
500 return MoveReg;
501}
502
Eric Christopher9ed58df2010-09-09 00:19:41 +0000503// For double width floating point we need to materialize two constants
504// (the high and the low) into integer registers then use a move to get
505// the combined constant into an FP reg.
506unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
507 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000508 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000509
Eric Christopher9ed58df2010-09-09 00:19:41 +0000510 // This checks to see if we can use VFP3 instructions to materialize
511 // a constant, otherwise we have to go through the constant pool.
512 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000513 int Imm;
514 unsigned Opc;
515 if (is64bit) {
516 Imm = ARM_AM::getFP64Imm(Val);
517 Opc = ARM::FCONSTD;
518 } else {
519 Imm = ARM_AM::getFP32Imm(Val);
520 Opc = ARM::FCONSTS;
521 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000522 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
523 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
524 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000525 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000526 return DestReg;
527 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000528
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000529 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000530 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000531
Eric Christopher238bb162010-09-09 23:50:00 +0000532 // MachineConstantPool wants an explicit alignment.
533 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
534 if (Align == 0) {
535 // TODO: Figure out if this is correct.
536 Align = TD.getTypeAllocSize(CFP->getType());
537 }
538 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
539 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
540 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000541
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000542 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000543 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
544 DestReg)
545 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000546 .addReg(0));
547 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000548}
549
Eric Christopher744c7c82010-09-28 22:47:54 +0000550unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000551
Chad Rosier44e89572011-11-04 22:29:00 +0000552 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
553 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000554
555 // If we can do this in a single instruction without a constant pool entry
556 // do so now.
557 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000558 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000559 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier4e89d972011-11-11 00:36:21 +0000560 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000561 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000562 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000563 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000564 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000565 }
566
Chad Rosier4e89d972011-11-11 00:36:21 +0000567 // Use MVN to emit negative constants.
568 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
569 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000570 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000571 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000572 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000573 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
574 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
575 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
576 TII.get(Opc), ImmReg)
577 .addImm(Imm));
578 return ImmReg;
579 }
580 }
581
582 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000583 if (VT != MVT::i32)
584 return false;
585
586 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
587
Eric Christopher56d2b722010-09-02 23:43:26 +0000588 // MachineConstantPool wants an explicit alignment.
589 unsigned Align = TD.getPrefTypeAlignment(C->getType());
590 if (Align == 0) {
591 // TODO: Figure out if this is correct.
592 Align = TD.getTypeAllocSize(C->getType());
593 }
594 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000595
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000596 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000597 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000598 TII.get(ARM::t2LDRpci), DestReg)
599 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000600 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000601 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000602 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000603 TII.get(ARM::LDRcp), DestReg)
604 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000605 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000606
Eric Christopher56d2b722010-09-02 23:43:26 +0000607 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000608}
609
Eric Christopherc9932f62010-10-01 23:24:42 +0000610unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000611 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000612 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000613
Eric Christopher890dbbe2010-10-02 00:32:44 +0000614 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000615
Eric Christopher890dbbe2010-10-02 00:32:44 +0000616 // TODO: Need more magic for ARM PIC.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000617 if (!isThumb2 && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000618
Eric Christopher890dbbe2010-10-02 00:32:44 +0000619 // MachineConstantPool wants an explicit alignment.
620 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
621 if (Align == 0) {
622 // TODO: Figure out if this is correct.
623 Align = TD.getTypeAllocSize(GV->getType());
624 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000625
Eric Christopher890dbbe2010-10-02 00:32:44 +0000626 // Grab index.
627 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000628 unsigned Id = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +0000629 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
630 ARMCP::CPValue,
631 PCAdj);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000632 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000633
Eric Christopher890dbbe2010-10-02 00:32:44 +0000634 // Load value.
635 MachineInstrBuilder MIB;
636 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000637 if (isThumb2) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000638 unsigned Opc = (RelocM != Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
639 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
640 .addConstantPoolIndex(Idx);
641 if (RelocM == Reloc::PIC_)
642 MIB.addImm(Id);
643 } else {
Eric Christopherd0c82a62010-11-12 09:48:30 +0000644 // The extra immediate is for addrmode2.
Eric Christopher890dbbe2010-10-02 00:32:44 +0000645 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
646 DestReg)
647 .addConstantPoolIndex(Idx)
Eric Christopherd0c82a62010-11-12 09:48:30 +0000648 .addImm(0);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000649 }
650 AddOptionalDefs(MIB);
Eli Friedmand6412c92011-06-03 01:13:19 +0000651
652 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
653 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000654 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000655 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
656 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000657 .addReg(DestReg)
658 .addImm(0);
659 else
660 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
661 NewDestReg)
662 .addReg(DestReg)
663 .addImm(0);
664 DestReg = NewDestReg;
665 AddOptionalDefs(MIB);
666 }
667
Eric Christopher890dbbe2010-10-02 00:32:44 +0000668 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000669}
670
Eric Christopher9ed58df2010-09-09 00:19:41 +0000671unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
672 EVT VT = TLI.getValueType(C->getType(), true);
673
674 // Only handle simple types.
675 if (!VT.isSimple()) return 0;
676
677 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
678 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000679 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
680 return ARMMaterializeGV(GV, VT);
681 else if (isa<ConstantInt>(C))
682 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000683
Eric Christopherc9932f62010-10-01 23:24:42 +0000684 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000685}
686
Chad Rosier944d82b2011-11-17 21:46:13 +0000687// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
688
Eric Christopherf9764fa2010-09-30 20:49:44 +0000689unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
690 // Don't handle dynamic allocas.
691 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000692
Duncan Sands1440e8b2010-11-03 11:35:31 +0000693 MVT VT;
Eric Christopherec8bf972010-10-17 06:07:26 +0000694 if (!isLoadTypeLegal(AI->getType(), VT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000695
Eric Christopherf9764fa2010-09-30 20:49:44 +0000696 DenseMap<const AllocaInst*, int>::iterator SI =
697 FuncInfo.StaticAllocaMap.find(AI);
698
699 // This will get lowered later into the correct offsets and registers
700 // via rewriteXFrameIndex.
701 if (SI != FuncInfo.StaticAllocaMap.end()) {
702 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
703 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000704 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Eric Christopherf9764fa2010-09-30 20:49:44 +0000705 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
706 TII.get(Opc), ResultReg)
707 .addFrameIndex(SI->second)
708 .addImm(0));
709 return ResultReg;
710 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000711
Eric Christopherf9764fa2010-09-30 20:49:44 +0000712 return 0;
713}
714
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000715bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000716 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000717
Eric Christopherb1cc8482010-08-25 07:23:49 +0000718 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000719 if (evt == MVT::Other || !evt.isSimple()) return false;
720 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000721
Eric Christopherdc908042010-08-31 01:28:42 +0000722 // Handle all legal types, i.e. a register that will directly hold this
723 // value.
724 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000725}
726
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000727bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000728 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000729
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000730 // If this is a type than can be sign or zero-extended to a basic operation
731 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000732 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000733 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000734
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000735 return false;
736}
737
Eric Christopher88de86b2010-11-19 22:36:41 +0000738// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000739bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000740 // Some boilerplate from the X86 FastISel.
741 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000742 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000743 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000744 // Don't walk into other basic blocks unless the object is an alloca from
745 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000746 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
747 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
748 Opcode = I->getOpcode();
749 U = I;
750 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000751 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000752 Opcode = C->getOpcode();
753 U = C;
754 }
755
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000756 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000757 if (Ty->getAddressSpace() > 255)
758 // Fast instruction selection doesn't support the special
759 // address spaces.
760 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000761
Eric Christopher83007122010-08-23 21:44:12 +0000762 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000763 default:
Eric Christopher83007122010-08-23 21:44:12 +0000764 break;
Eric Christopher55324332010-10-12 00:43:21 +0000765 case Instruction::BitCast: {
766 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000767 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000768 }
769 case Instruction::IntToPtr: {
770 // Look past no-op inttoptrs.
771 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000772 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000773 break;
774 }
775 case Instruction::PtrToInt: {
776 // Look past no-op ptrtoints.
777 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000778 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000779 break;
780 }
Eric Christophereae84392010-10-14 09:29:41 +0000781 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000782 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000783 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000784
Eric Christophereae84392010-10-14 09:29:41 +0000785 // Iterate through the GEP folding the constants into offsets where
786 // we can.
787 gep_type_iterator GTI = gep_type_begin(U);
788 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
789 i != e; ++i, ++GTI) {
790 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000791 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000792 const StructLayout *SL = TD.getStructLayout(STy);
793 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
794 TmpOffset += SL->getElementOffset(Idx);
795 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000796 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000797 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000798 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
799 // Constant-offset addressing.
800 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000801 break;
802 }
803 if (isa<AddOperator>(Op) &&
804 (!isa<Instruction>(Op) ||
805 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
806 == FuncInfo.MBB) &&
807 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000808 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000809 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000810 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000811 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000812 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000813 // Iterate on the other operand.
814 Op = cast<AddOperator>(Op)->getOperand(0);
815 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000816 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000817 // Unsupported
818 goto unsupported_gep;
819 }
Eric Christophereae84392010-10-14 09:29:41 +0000820 }
821 }
Eric Christopher2896df82010-10-15 18:02:07 +0000822
823 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000824 Addr.Offset = TmpOffset;
825 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000826
827 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000828 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000829
Eric Christophereae84392010-10-14 09:29:41 +0000830 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000831 break;
832 }
Eric Christopher83007122010-08-23 21:44:12 +0000833 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000834 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000835 DenseMap<const AllocaInst*, int>::iterator SI =
836 FuncInfo.StaticAllocaMap.find(AI);
837 if (SI != FuncInfo.StaticAllocaMap.end()) {
838 Addr.BaseType = Address::FrameIndexBase;
839 Addr.Base.FI = SI->second;
840 return true;
841 }
842 break;
Eric Christopher83007122010-08-23 21:44:12 +0000843 }
844 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000845
Eric Christophera9c57512010-10-13 21:41:51 +0000846 // Materialize the global variable's address into a reg which can
847 // then be used later to load the variable.
Eric Christophercb0b04b2010-08-24 00:07:24 +0000848 if (const GlobalValue *GV = dyn_cast<GlobalValue>(Obj)) {
Eric Christopherede42b02010-10-13 09:11:46 +0000849 unsigned Tmp = ARMMaterializeGV(GV, TLI.getValueType(Obj->getType()));
850 if (Tmp == 0) return false;
Eric Christopher2896df82010-10-15 18:02:07 +0000851
Eric Christopher0d581222010-11-19 22:30:02 +0000852 Addr.Base.Reg = Tmp;
Eric Christopherede42b02010-10-13 09:11:46 +0000853 return true;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000854 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000855
Eric Christophercb0b04b2010-08-24 00:07:24 +0000856 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000857 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
858 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000859}
860
Chad Rosierb29b9502011-11-13 02:23:59 +0000861void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000862
Eric Christopher212ae932010-10-21 19:40:30 +0000863 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000864
Eric Christopher212ae932010-10-21 19:40:30 +0000865 bool needsLowering = false;
866 switch (VT.getSimpleVT().SimpleTy) {
867 default:
868 assert(false && "Unhandled load/store type!");
Chad Rosier73463472011-11-09 21:30:12 +0000869 break;
Eric Christopher212ae932010-10-21 19:40:30 +0000870 case MVT::i1:
871 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000872 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000873 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000874 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000875 // Integer loads/stores handle 12-bit offsets.
876 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000877 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000878 if (needsLowering && isThumb2)
879 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
880 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000881 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000882 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000883 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000884 }
Eric Christopher212ae932010-10-21 19:40:30 +0000885 break;
886 case MVT::f32:
887 case MVT::f64:
888 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000889 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000890 break;
891 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000892
Eric Christopher827656d2010-11-20 22:38:27 +0000893 // If this is a stack pointer and the offset needs to be simplified then
894 // put the alloca address into a register, set the base type back to
895 // register and continue. This should almost never happen.
896 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000897 TargetRegisterClass *RC = isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher827656d2010-11-20 22:38:27 +0000898 ARM::GPRRegisterClass;
899 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000900 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Eric Christopher827656d2010-11-20 22:38:27 +0000901 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
902 TII.get(Opc), ResultReg)
903 .addFrameIndex(Addr.Base.FI)
904 .addImm(0));
905 Addr.Base.Reg = ResultReg;
906 Addr.BaseType = Address::RegBase;
907 }
908
Eric Christopher212ae932010-10-21 19:40:30 +0000909 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000910 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000911 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000912 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
913 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000914 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000915 }
Eric Christopher83007122010-08-23 21:44:12 +0000916}
917
Eric Christopher564857f2010-12-01 01:40:24 +0000918void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000919 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000920 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000921 // addrmode5 output depends on the selection dag addressing dividing the
922 // offset by 4 that it then later multiplies. Do this here as well.
923 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
924 VT.getSimpleVT().SimpleTy == MVT::f64)
925 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000926
Eric Christopher564857f2010-12-01 01:40:24 +0000927 // Frame base works a bit differently. Handle it separately.
928 if (Addr.BaseType == Address::FrameIndexBase) {
929 int FI = Addr.Base.FI;
930 int Offset = Addr.Offset;
931 MachineMemOperand *MMO =
932 FuncInfo.MF->getMachineMemOperand(
933 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000934 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000935 MFI.getObjectSize(FI),
936 MFI.getObjectAlignment(FI));
937 // Now add the rest of the operands.
938 MIB.addFrameIndex(FI);
939
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000940 // ARM halfword load/stores and signed byte loads need an additional
941 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000942 if (useAM3) {
943 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
944 MIB.addReg(0);
945 MIB.addImm(Imm);
946 } else {
947 MIB.addImm(Addr.Offset);
948 }
Eric Christopher564857f2010-12-01 01:40:24 +0000949 MIB.addMemOperand(MMO);
950 } else {
951 // Now add the rest of the operands.
952 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000953
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000954 // ARM halfword load/stores and signed byte loads need an additional
955 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000956 if (useAM3) {
957 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
958 MIB.addReg(0);
959 MIB.addImm(Imm);
960 } else {
961 MIB.addImm(Addr.Offset);
962 }
Eric Christopher564857f2010-12-01 01:40:24 +0000963 }
964 AddOptionalDefs(MIB);
965}
966
Chad Rosierb29b9502011-11-13 02:23:59 +0000967bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +0000968 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherb1cc8482010-08-25 07:23:49 +0000969 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000970 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +0000971 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +0000972 bool needVMOV = false;
Chad Rosierb29b9502011-11-13 02:23:59 +0000973 TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000974 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000975 // This is mostly going to be Neon/vector support.
976 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +0000977 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000978 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +0000979 if (isThumb2) {
980 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
981 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
982 else
983 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +0000984 } else {
Chad Rosier57b29972011-11-14 20:22:27 +0000985 if (isZExt) {
986 Opc = ARM::LDRBi12;
987 } else {
988 Opc = ARM::LDRSB;
989 useAM3 = true;
990 }
Chad Rosierb29b9502011-11-13 02:23:59 +0000991 }
Eric Christopher7a56f332010-10-08 01:13:17 +0000992 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000993 break;
Chad Rosier73463472011-11-09 21:30:12 +0000994 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +0000995 if (isThumb2) {
996 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
997 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
998 else
999 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1000 } else {
1001 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1002 useAM3 = true;
1003 }
Chad Rosier73463472011-11-09 21:30:12 +00001004 RC = ARM::GPRRegisterClass;
1005 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001006 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001007 if (isThumb2) {
1008 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1009 Opc = ARM::t2LDRi8;
1010 else
1011 Opc = ARM::t2LDRi12;
1012 } else {
1013 Opc = ARM::LDRi12;
1014 }
Eric Christopher7a56f332010-10-08 01:13:17 +00001015 RC = ARM::GPRRegisterClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001016 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001017 case MVT::f32:
Chad Rosier8a9bce92011-12-13 19:22:14 +00001018 // Unaligned loads need special handling. Floats require word-alignment.
1019 if (Alignment && Alignment < 4) {
1020 needVMOV = true;
1021 VT = MVT::i32;
1022 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
1023 RC = ARM::GPRRegisterClass;
1024 } else {
1025 Opc = ARM::VLDRS;
1026 RC = TLI.getRegClassFor(VT);
1027 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001028 break;
1029 case MVT::f64:
Chad Rosier8a9bce92011-12-13 19:22:14 +00001030 if (Alignment && Alignment < 4) {
1031 // FIXME: Unaligned loads need special handling. Doublewords require
1032 // word-alignment.
1033 return false;
1034 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001035 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001036 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001037 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001038 }
Eric Christopher564857f2010-12-01 01:40:24 +00001039 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001040 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001041
Eric Christopher564857f2010-12-01 01:40:24 +00001042 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001043 if (allocReg)
1044 ResultReg = createResultReg(RC);
1045 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001046 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1047 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001048 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001049
1050 // If we had an unaligned load of a float we've converted it to an regular
1051 // load. Now we must move from the GRP to the FP register.
1052 if (needVMOV) {
1053 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1054 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1055 TII.get(ARM::VMOVSR), MoveReg)
1056 .addReg(ResultReg));
1057 ResultReg = MoveReg;
1058 }
Eric Christopherdc908042010-08-31 01:28:42 +00001059 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001060}
1061
Eric Christopher43b62be2010-09-27 06:02:23 +00001062bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001063 // Atomic loads need special handling.
1064 if (cast<LoadInst>(I)->isAtomic())
1065 return false;
1066
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001067 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001068 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001069 if (!isLoadTypeLegal(I->getType(), VT))
1070 return false;
1071
Eric Christopher564857f2010-12-01 01:40:24 +00001072 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001073 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001074 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001075
1076 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001077 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1078 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001079 UpdateValueMap(I, ResultReg);
1080 return true;
1081}
1082
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001083bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
1084 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001085 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001086 bool useAM3 = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001087 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001088 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001089 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001090 case MVT::i1: {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001091 unsigned Res = createResultReg(isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher4c914122010-11-02 23:59:09 +00001092 ARM::GPRRegisterClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001093 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001094 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1095 TII.get(Opc), Res)
1096 .addReg(SrcReg).addImm(1));
1097 SrcReg = Res;
1098 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001099 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001100 if (isThumb2) {
1101 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1102 StrOpc = ARM::t2STRBi8;
1103 else
1104 StrOpc = ARM::t2STRBi12;
1105 } else {
1106 StrOpc = ARM::STRBi12;
1107 }
Eric Christopher15418772010-10-12 05:39:06 +00001108 break;
1109 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001110 if (isThumb2) {
1111 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1112 StrOpc = ARM::t2STRHi8;
1113 else
1114 StrOpc = ARM::t2STRHi12;
1115 } else {
1116 StrOpc = ARM::STRH;
1117 useAM3 = true;
1118 }
Eric Christopher15418772010-10-12 05:39:06 +00001119 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001120 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001121 if (isThumb2) {
1122 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1123 StrOpc = ARM::t2STRi8;
1124 else
1125 StrOpc = ARM::t2STRi12;
1126 } else {
1127 StrOpc = ARM::STRi12;
1128 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001129 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001130 case MVT::f32:
1131 if (!Subtarget->hasVFP2()) return false;
1132 StrOpc = ARM::VSTRS;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001133 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001134 if (Alignment && Alignment < 4) {
1135 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1136 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1137 TII.get(ARM::VMOVRS), MoveReg)
1138 .addReg(SrcReg));
1139 SrcReg = MoveReg;
1140 VT = MVT::i32;
1141 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
1142 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001143 break;
1144 case MVT::f64:
1145 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001146 // FIXME: Unaligned stores need special handling. Doublewords require
1147 // word-alignment.
1148 if (Alignment && Alignment < 4) {
Chad Rosier9eff1e32011-12-03 02:21:57 +00001149 return false;
1150 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001151 StrOpc = ARM::VSTRD;
1152 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001153 }
Eric Christopher564857f2010-12-01 01:40:24 +00001154 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001155 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001156
Eric Christopher564857f2010-12-01 01:40:24 +00001157 // Create the base instruction, then add the operands.
1158 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1159 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001160 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001161 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001162 return true;
1163}
1164
Eric Christopher43b62be2010-09-27 06:02:23 +00001165bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001166 Value *Op0 = I->getOperand(0);
1167 unsigned SrcReg = 0;
1168
Eli Friedman4136d232011-09-02 22:33:24 +00001169 // Atomic stores need special handling.
1170 if (cast<StoreInst>(I)->isAtomic())
1171 return false;
1172
Eric Christopher564857f2010-12-01 01:40:24 +00001173 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001174 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001175 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001176 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001177
Eric Christopher1b61ef42010-09-02 01:48:11 +00001178 // Get the value to be stored into a register.
1179 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001180 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001181
Eric Christopher564857f2010-12-01 01:40:24 +00001182 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001183 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001184 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001185 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001186
Chad Rosier9eff1e32011-12-03 02:21:57 +00001187 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1188 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001189 return true;
1190}
1191
1192static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1193 switch (Pred) {
1194 // Needs two compares...
1195 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001196 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001197 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001198 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001199 return ARMCC::AL;
1200 case CmpInst::ICMP_EQ:
1201 case CmpInst::FCMP_OEQ:
1202 return ARMCC::EQ;
1203 case CmpInst::ICMP_SGT:
1204 case CmpInst::FCMP_OGT:
1205 return ARMCC::GT;
1206 case CmpInst::ICMP_SGE:
1207 case CmpInst::FCMP_OGE:
1208 return ARMCC::GE;
1209 case CmpInst::ICMP_UGT:
1210 case CmpInst::FCMP_UGT:
1211 return ARMCC::HI;
1212 case CmpInst::FCMP_OLT:
1213 return ARMCC::MI;
1214 case CmpInst::ICMP_ULE:
1215 case CmpInst::FCMP_OLE:
1216 return ARMCC::LS;
1217 case CmpInst::FCMP_ORD:
1218 return ARMCC::VC;
1219 case CmpInst::FCMP_UNO:
1220 return ARMCC::VS;
1221 case CmpInst::FCMP_UGE:
1222 return ARMCC::PL;
1223 case CmpInst::ICMP_SLT:
1224 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001225 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001226 case CmpInst::ICMP_SLE:
1227 case CmpInst::FCMP_ULE:
1228 return ARMCC::LE;
1229 case CmpInst::FCMP_UNE:
1230 case CmpInst::ICMP_NE:
1231 return ARMCC::NE;
1232 case CmpInst::ICMP_UGE:
1233 return ARMCC::HS;
1234 case CmpInst::ICMP_ULT:
1235 return ARMCC::LO;
1236 }
Eric Christopher543cf052010-09-01 22:16:27 +00001237}
1238
Eric Christopher43b62be2010-09-27 06:02:23 +00001239bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001240 const BranchInst *BI = cast<BranchInst>(I);
1241 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1242 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001243
Eric Christophere5734102010-09-03 00:35:47 +00001244 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001245
Eric Christopher0e6233b2010-10-29 21:08:19 +00001246 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1247 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001248 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001249 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001250
1251 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001252 // Try to take advantage of fallthrough opportunities.
1253 CmpInst::Predicate Predicate = CI->getPredicate();
1254 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1255 std::swap(TBB, FBB);
1256 Predicate = CmpInst::getInversePredicate(Predicate);
1257 }
1258
1259 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001260
1261 // We may not handle every CC for now.
1262 if (ARMPred == ARMCC::AL) return false;
1263
Chad Rosier75698f32011-10-26 23:17:28 +00001264 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001265 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001266 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001267
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001268 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001269 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1270 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1271 FastEmitBranch(FBB, DL);
1272 FuncInfo.MBB->addSuccessor(TBB);
1273 return true;
1274 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001275 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1276 MVT SourceVT;
1277 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001278 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001279 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001280 unsigned OpReg = getRegForValue(TI->getOperand(0));
1281 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1282 TII.get(TstOpc))
1283 .addReg(OpReg).addImm(1));
1284
1285 unsigned CCMode = ARMCC::NE;
1286 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1287 std::swap(TBB, FBB);
1288 CCMode = ARMCC::EQ;
1289 }
1290
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001291 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001292 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1293 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1294
1295 FastEmitBranch(FBB, DL);
1296 FuncInfo.MBB->addSuccessor(TBB);
1297 return true;
1298 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001299 } else if (const ConstantInt *CI =
1300 dyn_cast<ConstantInt>(BI->getCondition())) {
1301 uint64_t Imm = CI->getZExtValue();
1302 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1303 FastEmitBranch(Target, DL);
1304 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001305 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001306
Eric Christopher0e6233b2010-10-29 21:08:19 +00001307 unsigned CmpReg = getRegForValue(BI->getCondition());
1308 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001309
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001310 // We've been divorced from our compare! Our block was split, and
1311 // now our compare lives in a predecessor block. We musn't
1312 // re-compare here, as the children of the compare aren't guaranteed
1313 // live across the block boundary (we *could* check for this).
1314 // Regardless, the compare has been done in the predecessor block,
1315 // and it left a value for us in a virtual register. Ergo, we test
1316 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001317 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001318 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1319 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001320
Eric Christopher7a20a372011-04-28 16:52:09 +00001321 unsigned CCMode = ARMCC::NE;
1322 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1323 std::swap(TBB, FBB);
1324 CCMode = ARMCC::EQ;
1325 }
1326
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001327 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001328 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001329 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001330 FastEmitBranch(FBB, DL);
1331 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001332 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001333}
1334
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001335bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1336 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001337 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001338 EVT SrcVT = TLI.getValueType(Ty, true);
1339 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001340
Chad Rosierade62002011-10-26 23:25:44 +00001341 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1342 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001343 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001344
Chad Rosier2f2fe412011-11-09 03:22:02 +00001345 // Check to see if the 2nd operand is a constant that we can encode directly
1346 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001347 int Imm = 0;
1348 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001349 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001350 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1351 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001352 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1353 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1354 SrcVT == MVT::i1) {
1355 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001356 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
1357 if (Imm < 0) {
Chad Rosier6cba97c2011-11-10 01:30:39 +00001358 isNegativeImm = true;
Chad Rosier1c47de82011-11-11 06:27:41 +00001359 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001360 }
Chad Rosier1c47de82011-11-11 06:27:41 +00001361 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1362 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001363 }
1364 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1365 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1366 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001367 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001368 }
1369
Eric Christopherd43393a2010-09-08 23:13:45 +00001370 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001371 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001372 bool needsExt = false;
1373 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001374 default: return false;
1375 // TODO: Verify compares.
1376 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001377 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001378 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001379 break;
1380 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001381 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001382 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001383 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001384 case MVT::i1:
1385 case MVT::i8:
1386 case MVT::i16:
1387 needsExt = true;
1388 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001389 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001390 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001391 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001392 CmpOpc = ARM::t2CMPrr;
1393 else
1394 CmpOpc = isNegativeImm ? ARM::t2CMNzri : ARM::t2CMPri;
1395 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001396 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001397 CmpOpc = ARM::CMPrr;
1398 else
1399 CmpOpc = isNegativeImm ? ARM::CMNzri : ARM::CMPri;
1400 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001401 break;
1402 }
1403
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001404 unsigned SrcReg1 = getRegForValue(Src1Value);
1405 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001406
Duncan Sands4c0c5452011-11-28 10:31:27 +00001407 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001408 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001409 SrcReg2 = getRegForValue(Src2Value);
1410 if (SrcReg2 == 0) return false;
1411 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001412
1413 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1414 if (needsExt) {
1415 unsigned ResultReg;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001416 ResultReg = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001417 if (ResultReg == 0) return false;
1418 SrcReg1 = ResultReg;
Chad Rosier1c47de82011-11-11 06:27:41 +00001419 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001420 ResultReg = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1421 if (ResultReg == 0) return false;
1422 SrcReg2 = ResultReg;
1423 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001424 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001425
Chad Rosier1c47de82011-11-11 06:27:41 +00001426 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001427 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1428 TII.get(CmpOpc))
1429 .addReg(SrcReg1).addReg(SrcReg2));
1430 } else {
1431 MachineInstrBuilder MIB;
1432 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1433 .addReg(SrcReg1);
1434
1435 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1436 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001437 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001438 AddOptionalDefs(MIB);
1439 }
Chad Rosierade62002011-10-26 23:25:44 +00001440
1441 // For floating point we need to move the result to a comparison register
1442 // that we can then use for branches.
1443 if (Ty->isFloatTy() || Ty->isDoubleTy())
1444 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1445 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001446 return true;
1447}
1448
1449bool ARMFastISel::SelectCmp(const Instruction *I) {
1450 const CmpInst *CI = cast<CmpInst>(I);
Chad Rosierade62002011-10-26 23:25:44 +00001451 Type *Ty = CI->getOperand(0)->getType();
Chad Rosier530f7ce2011-10-26 22:47:55 +00001452
Eric Christopher229207a2010-09-29 01:14:47 +00001453 // Get the compare predicate.
1454 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001455
Eric Christopher229207a2010-09-29 01:14:47 +00001456 // We may not handle every CC for now.
1457 if (ARMPred == ARMCC::AL) return false;
1458
Chad Rosier530f7ce2011-10-26 22:47:55 +00001459 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001460 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001461 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001462
Eric Christopher229207a2010-09-29 01:14:47 +00001463 // Now set a register based on the comparison. Explicitly set the predicates
1464 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001465 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1466 TargetRegisterClass *RC = isThumb2 ? ARM::rGPRRegisterClass
Eric Christopher5d18d922010-10-07 05:39:19 +00001467 : ARM::GPRRegisterClass;
1468 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001469 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001470 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosierade62002011-10-26 23:25:44 +00001471 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
Chad Rosier530f7ce2011-10-26 22:47:55 +00001472 unsigned CondReg = isFloat ? ARM::FPSCR : ARM::CPSR;
Eric Christopher229207a2010-09-29 01:14:47 +00001473 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1474 .addReg(ZeroReg).addImm(1)
1475 .addImm(ARMPred).addReg(CondReg);
1476
Eric Christophera5b1e682010-09-17 22:28:18 +00001477 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001478 return true;
1479}
1480
Eric Christopher43b62be2010-09-27 06:02:23 +00001481bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001482 // Make sure we have VFP and that we're extending float to double.
1483 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001484
Eric Christopher46203602010-09-09 00:26:48 +00001485 Value *V = I->getOperand(0);
1486 if (!I->getType()->isDoubleTy() ||
1487 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001488
Eric Christopher46203602010-09-09 00:26:48 +00001489 unsigned Op = getRegForValue(V);
1490 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001491
Eric Christopher46203602010-09-09 00:26:48 +00001492 unsigned Result = createResultReg(ARM::DPRRegisterClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001493 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001494 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001495 .addReg(Op));
1496 UpdateValueMap(I, Result);
1497 return true;
1498}
1499
Eric Christopher43b62be2010-09-27 06:02:23 +00001500bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001501 // Make sure we have VFP and that we're truncating double to float.
1502 if (!Subtarget->hasVFP2()) return false;
1503
1504 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001505 if (!(I->getType()->isFloatTy() &&
1506 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001507
1508 unsigned Op = getRegForValue(V);
1509 if (Op == 0) return false;
1510
1511 unsigned Result = createResultReg(ARM::SPRRegisterClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001512 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001513 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001514 .addReg(Op));
1515 UpdateValueMap(I, Result);
1516 return true;
1517}
1518
Eric Christopher43b62be2010-09-27 06:02:23 +00001519bool ARMFastISel::SelectSIToFP(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001520 // Make sure we have VFP.
1521 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001522
Duncan Sands1440e8b2010-11-03 11:35:31 +00001523 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001524 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001525 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001526 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001527
Chad Rosier463fe242011-11-03 02:04:59 +00001528 Value *Src = I->getOperand(0);
1529 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1530 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001531 return false;
1532
Chad Rosier463fe242011-11-03 02:04:59 +00001533 unsigned SrcReg = getRegForValue(Src);
1534 if (SrcReg == 0) return false;
1535
1536 // Handle sign-extension.
1537 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1538 EVT DestVT = MVT::i32;
1539 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, /*isZExt*/ false);
1540 if (ResultReg == 0) return false;
1541 SrcReg = ResultReg;
1542 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001543
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001544 // The conversion routine works on fp-reg to fp-reg and the operand above
1545 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001546 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001547 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001548
Eric Christopher9a040492010-09-09 18:54:59 +00001549 unsigned Opc;
1550 if (Ty->isFloatTy()) Opc = ARM::VSITOS;
1551 else if (Ty->isDoubleTy()) Opc = ARM::VSITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001552 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001553
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001554 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001555 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1556 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001557 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001558 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001559 return true;
1560}
1561
Eric Christopher43b62be2010-09-27 06:02:23 +00001562bool ARMFastISel::SelectFPToSI(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001563 // Make sure we have VFP.
1564 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001565
Duncan Sands1440e8b2010-11-03 11:35:31 +00001566 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001567 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001568 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001569 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001570
Eric Christopher9a040492010-09-09 18:54:59 +00001571 unsigned Op = getRegForValue(I->getOperand(0));
1572 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001573
Eric Christopher9a040492010-09-09 18:54:59 +00001574 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001575 Type *OpTy = I->getOperand(0)->getType();
Eric Christopher9a040492010-09-09 18:54:59 +00001576 if (OpTy->isFloatTy()) Opc = ARM::VTOSIZS;
1577 else if (OpTy->isDoubleTy()) Opc = ARM::VTOSIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001578 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001579
Eric Christopher022b7fb2010-10-05 23:13:24 +00001580 // f64->s32 or f32->s32 both need an intermediate f32 reg.
1581 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001582 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1583 ResultReg)
1584 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001585
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001586 // This result needs to be in an integer register, but the conversion only
1587 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001588 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001589 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001590
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001591 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001592 return true;
1593}
1594
Eric Christopher3bbd3962010-10-11 08:27:59 +00001595bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001596 MVT VT;
1597 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001598 return false;
1599
1600 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001601 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001602 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1603
1604 unsigned CondReg = getRegForValue(I->getOperand(0));
1605 if (CondReg == 0) return false;
1606 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1607 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001608
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001609 // Check to see if we can use an immediate in the conditional move.
1610 int Imm = 0;
1611 bool UseImm = false;
1612 bool isNegativeImm = false;
1613 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1614 assert (VT == MVT::i32 && "Expecting an i32.");
1615 Imm = (int)ConstInt->getValue().getZExtValue();
1616 if (Imm < 0) {
1617 isNegativeImm = true;
1618 Imm = ~Imm;
1619 }
1620 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1621 (ARM_AM::getSOImmVal(Imm) != -1);
1622 }
1623
Duncan Sands4c0c5452011-11-28 10:31:27 +00001624 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001625 if (!UseImm) {
1626 Op2Reg = getRegForValue(I->getOperand(2));
1627 if (Op2Reg == 0) return false;
1628 }
1629
1630 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001631 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001632 .addReg(CondReg).addImm(0));
1633
1634 unsigned MovCCOpc;
1635 if (!UseImm) {
1636 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1637 } else {
1638 if (!isNegativeImm) {
1639 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1640 } else {
1641 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1642 }
1643 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001644 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001645 if (!UseImm)
1646 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1647 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1648 else
1649 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1650 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001651 UpdateValueMap(I, ResultReg);
1652 return true;
1653}
1654
Eric Christopher08637852010-09-30 22:34:19 +00001655bool ARMFastISel::SelectSDiv(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001656 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001657 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001658 if (!isTypeLegal(Ty, VT))
1659 return false;
1660
1661 // If we have integer div support we should have selected this automagically.
1662 // In case we have a real miss go ahead and return false and we'll pick
1663 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001664 if (Subtarget->hasDivide()) return false;
1665
Eric Christopher08637852010-09-30 22:34:19 +00001666 // Otherwise emit a libcall.
1667 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001668 if (VT == MVT::i8)
1669 LC = RTLIB::SDIV_I8;
1670 else if (VT == MVT::i16)
Eric Christopher08637852010-09-30 22:34:19 +00001671 LC = RTLIB::SDIV_I16;
1672 else if (VT == MVT::i32)
1673 LC = RTLIB::SDIV_I32;
1674 else if (VT == MVT::i64)
1675 LC = RTLIB::SDIV_I64;
1676 else if (VT == MVT::i128)
1677 LC = RTLIB::SDIV_I128;
1678 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001679
Eric Christopher08637852010-09-30 22:34:19 +00001680 return ARMEmitLibcall(I, LC);
1681}
1682
Eric Christopher6a880d62010-10-11 08:37:26 +00001683bool ARMFastISel::SelectSRem(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001684 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001685 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001686 if (!isTypeLegal(Ty, VT))
1687 return false;
1688
1689 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1690 if (VT == MVT::i8)
1691 LC = RTLIB::SREM_I8;
1692 else if (VT == MVT::i16)
1693 LC = RTLIB::SREM_I16;
1694 else if (VT == MVT::i32)
1695 LC = RTLIB::SREM_I32;
1696 else if (VT == MVT::i64)
1697 LC = RTLIB::SREM_I64;
1698 else if (VT == MVT::i128)
1699 LC = RTLIB::SREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001700 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001701
Eric Christopher6a880d62010-10-11 08:37:26 +00001702 return ARMEmitLibcall(I, LC);
1703}
1704
Eric Christopher43b62be2010-09-27 06:02:23 +00001705bool ARMFastISel::SelectBinaryOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001706 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001707
Eric Christopherbc39b822010-09-09 00:53:57 +00001708 // We can get here in the case when we want to use NEON for our fp
1709 // operations, but can't figure out how to. Just use the vfp instructions
1710 // if we have them.
1711 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001712 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001713 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1714 if (isFloat && !Subtarget->hasVFP2())
1715 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001716
Eric Christopherbc39b822010-09-09 00:53:57 +00001717 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001718 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001719 switch (ISDOpcode) {
1720 default: return false;
1721 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001722 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001723 break;
1724 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001725 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001726 break;
1727 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001728 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001729 break;
1730 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001731 unsigned Op1 = getRegForValue(I->getOperand(0));
1732 if (Op1 == 0) return false;
1733
1734 unsigned Op2 = getRegForValue(I->getOperand(1));
1735 if (Op2 == 0) return false;
1736
Eric Christopherbd6bf082010-09-09 01:02:03 +00001737 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001738 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1739 TII.get(Opc), ResultReg)
1740 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001741 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001742 return true;
1743}
1744
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001745// Call Handling Code
1746
1747// This is largely taken directly from CCAssignFnForNode - we don't support
1748// varargs in FastISel so that part has been removed.
1749// TODO: We may not support all of this.
1750CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1751 switch (CC) {
1752 default:
1753 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001754 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001755 // Ignore fastcc. Silence compiler warnings.
1756 (void)RetFastCC_ARM_APCS;
1757 (void)FastCC_ARM_APCS;
1758 // Fallthrough
1759 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001760 // Use target triple & subtarget features to do actual dispatch.
1761 if (Subtarget->isAAPCS_ABI()) {
1762 if (Subtarget->hasVFP2() &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001763 TM.Options.FloatABIType == FloatABI::Hard)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001764 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1765 else
1766 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1767 } else
1768 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1769 case CallingConv::ARM_AAPCS_VFP:
1770 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1771 case CallingConv::ARM_AAPCS:
1772 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1773 case CallingConv::ARM_APCS:
1774 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1775 }
1776}
1777
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001778bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1779 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001780 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001781 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1782 SmallVectorImpl<unsigned> &RegArgs,
1783 CallingConv::ID CC,
1784 unsigned &NumBytes) {
1785 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001786 CCState CCInfo(CC, false, *FuncInfo.MF, TM, ArgLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001787 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1788
1789 // Get a count of how many bytes are to be pushed on the stack.
1790 NumBytes = CCInfo.getNextStackOffset();
1791
1792 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001793 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001794 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1795 TII.get(AdjStackDown))
1796 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001797
1798 // Process the args.
1799 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1800 CCValAssign &VA = ArgLocs[i];
1801 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001802 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001803
Eric Christopher4a2b3162011-01-27 05:44:56 +00001804 // We don't handle NEON/vector parameters yet.
1805 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
Eric Christophera4633f52010-10-23 09:37:17 +00001806 return false;
1807
Eric Christopherf9764fa2010-09-30 20:49:44 +00001808 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001809 switch (VA.getLocInfo()) {
1810 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001811 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001812 MVT DestVT = VA.getLocVT();
Chad Rosier42536af2011-11-05 20:16:15 +00001813 unsigned ResultReg = ARMEmitIntExt(ArgVT, Arg, DestVT,
1814 /*isZExt*/false);
1815 assert (ResultReg != 0 && "Failed to emit a sext");
1816 Arg = ResultReg;
Chad Rosierb74c8652011-12-02 20:25:18 +00001817 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001818 break;
1819 }
Chad Rosier42536af2011-11-05 20:16:15 +00001820 case CCValAssign::AExt:
1821 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001822 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001823 MVT DestVT = VA.getLocVT();
Chad Rosier42536af2011-11-05 20:16:15 +00001824 unsigned ResultReg = ARMEmitIntExt(ArgVT, Arg, DestVT,
1825 /*isZExt*/true);
1826 assert (ResultReg != 0 && "Failed to emit a sext");
1827 Arg = ResultReg;
Chad Rosierb74c8652011-12-02 20:25:18 +00001828 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001829 break;
1830 }
1831 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001832 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001833 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001834 assert(BC != 0 && "Failed to emit a bitcast!");
1835 Arg = BC;
1836 ArgVT = VA.getLocVT();
1837 break;
1838 }
1839 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001840 }
1841
1842 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001843 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001844 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001845 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00001846 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001847 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001848 } else if (VA.needsCustom()) {
1849 // TODO: We need custom lowering for vector (v2f64) args.
1850 if (VA.getLocVT() != MVT::f64) return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001851
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001852 CCValAssign &NextVA = ArgLocs[++i];
1853
1854 // TODO: Only handle register args for now.
1855 if(!(VA.isRegLoc() && NextVA.isRegLoc())) return false;
1856
1857 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1858 TII.get(ARM::VMOVRRD), VA.getLocReg())
1859 .addReg(NextVA.getLocReg(), RegState::Define)
1860 .addReg(Arg));
1861 RegArgs.push_back(VA.getLocReg());
1862 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001863 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001864 assert(VA.isMemLoc());
1865 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001866 Address Addr;
1867 Addr.BaseType = Address::RegBase;
1868 Addr.Base.Reg = ARM::SP;
1869 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001870
Eric Christopher0d581222010-11-19 22:30:02 +00001871 if (!ARMEmitStore(ArgVT, Arg, Addr)) return false;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001872 }
1873 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001874 return true;
1875}
1876
Duncan Sands1440e8b2010-11-03 11:35:31 +00001877bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001878 const Instruction *I, CallingConv::ID CC,
1879 unsigned &NumBytes) {
1880 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00001881 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001882 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1883 TII.get(AdjStackUp))
1884 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001885
1886 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001887 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001888 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001889 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001890 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1891
1892 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001893 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00001894 // For this move we copy into two registers and then move into the
1895 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00001896 EVT DestVT = RVLocs[0].getValVT();
1897 TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
1898 unsigned ResultReg = createResultReg(DstRC);
1899 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1900 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00001901 .addReg(RVLocs[0].getLocReg())
1902 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001903
Eric Christopher3659ac22010-10-20 08:02:24 +00001904 UsedRegs.push_back(RVLocs[0].getLocReg());
1905 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00001906
Eric Christopherdccd2c32010-10-11 08:38:55 +00001907 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001908 UpdateValueMap(I, ResultReg);
1909 } else {
Jim Grosbach95369592010-10-13 23:34:31 +00001910 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00001911 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00001912
1913 // Special handling for extended integers.
1914 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
1915 CopyVT = MVT::i32;
1916
Eric Christopher14df8822010-10-01 00:00:11 +00001917 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001918
Eric Christopher14df8822010-10-01 00:00:11 +00001919 unsigned ResultReg = createResultReg(DstRC);
1920 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1921 ResultReg).addReg(RVLocs[0].getLocReg());
1922 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001923
Eric Christopherdccd2c32010-10-11 08:38:55 +00001924 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001925 UpdateValueMap(I, ResultReg);
1926 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001927 }
1928
Eric Christopherdccd2c32010-10-11 08:38:55 +00001929 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001930}
1931
Eric Christopher4f512ef2010-10-22 01:28:00 +00001932bool ARMFastISel::SelectRet(const Instruction *I) {
1933 const ReturnInst *Ret = cast<ReturnInst>(I);
1934 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00001935
Eric Christopher4f512ef2010-10-22 01:28:00 +00001936 if (!FuncInfo.CanLowerReturn)
1937 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001938
Eric Christopher4f512ef2010-10-22 01:28:00 +00001939 if (F.isVarArg())
1940 return false;
1941
1942 CallingConv::ID CC = F.getCallingConv();
1943 if (Ret->getNumOperands() > 0) {
1944 SmallVector<ISD::OutputArg, 4> Outs;
1945 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
1946 Outs, TLI);
1947
1948 // Analyze operands of the call, assigning locations to each operand.
1949 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00001950 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Eric Christopher4f512ef2010-10-22 01:28:00 +00001951 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */));
1952
1953 const Value *RV = Ret->getOperand(0);
1954 unsigned Reg = getRegForValue(RV);
1955 if (Reg == 0)
1956 return false;
1957
1958 // Only handle a single return value for now.
1959 if (ValLocs.size() != 1)
1960 return false;
1961
1962 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00001963
Eric Christopher4f512ef2010-10-22 01:28:00 +00001964 // Don't bother handling odd stuff for now.
1965 if (VA.getLocInfo() != CCValAssign::Full)
1966 return false;
1967 // Only handle register returns for now.
1968 if (!VA.isRegLoc())
1969 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00001970
1971 unsigned SrcReg = Reg + VA.getValNo();
1972 EVT RVVT = TLI.getValueType(RV->getType());
1973 EVT DestVT = VA.getValVT();
1974 // Special handling for extended integers.
1975 if (RVVT != DestVT) {
1976 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
1977 return false;
1978
1979 if (!Outs[0].Flags.isZExt() && !Outs[0].Flags.isSExt())
1980 return false;
1981
1982 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
1983
1984 bool isZExt = Outs[0].Flags.isZExt();
1985 unsigned ResultReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, isZExt);
1986 if (ResultReg == 0) return false;
1987 SrcReg = ResultReg;
1988 }
Jim Grosbach6b156392010-10-27 21:39:08 +00001989
Eric Christopher4f512ef2010-10-22 01:28:00 +00001990 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00001991 unsigned DstReg = VA.getLocReg();
1992 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
1993 // Avoid a cross-class copy. This is very unlikely.
1994 if (!SrcRC->contains(DstReg))
1995 return false;
1996 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1997 DstReg).addReg(SrcReg);
1998
1999 // Mark the register as live out of the function.
2000 MRI.addLiveOut(VA.getLocReg());
2001 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002002
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002003 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00002004 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2005 TII.get(RetOpc)));
2006 return true;
2007}
2008
Eric Christopher872f4a22011-02-22 01:37:10 +00002009unsigned ARMFastISel::ARMSelectCallOp(const GlobalValue *GV) {
2010
Eric Christopher872f4a22011-02-22 01:37:10 +00002011 // Darwin needs the r9 versions of the opcodes.
2012 bool isDarwin = Subtarget->isTargetDarwin();
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002013 if (isThumb2) {
Eric Christopher872f4a22011-02-22 01:37:10 +00002014 return isDarwin ? ARM::tBLr9 : ARM::tBL;
2015 } else {
2016 return isDarwin ? ARM::BLr9 : ARM::BL;
2017 }
2018}
2019
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002020// A quick function that will emit a call for a named libcall in F with the
2021// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002022// can emit a call for any libcall we can produce. This is an abridged version
2023// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002024// like computed function pointers or strange arguments at call sites.
2025// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2026// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002027bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2028 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002029
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002030 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002031 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002032 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002033 if (RetTy->isVoidTy())
2034 RetVT = MVT::isVoid;
2035 else if (!isTypeLegal(RetTy, RetVT))
2036 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002037
Eric Christopher836c6242010-12-15 23:47:29 +00002038 // TODO: For now if we have long calls specified we don't handle the call.
2039 if (EnableARMLongCalls) return false;
2040
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002041 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002042 SmallVector<Value*, 8> Args;
2043 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002044 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002045 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2046 Args.reserve(I->getNumOperands());
2047 ArgRegs.reserve(I->getNumOperands());
2048 ArgVTs.reserve(I->getNumOperands());
2049 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002050 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002051 Value *Op = I->getOperand(i);
2052 unsigned Arg = getRegForValue(Op);
2053 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002054
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002055 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002056 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002057 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002058
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002059 ISD::ArgFlagsTy Flags;
2060 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2061 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002062
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002063 Args.push_back(Op);
2064 ArgRegs.push_back(Arg);
2065 ArgVTs.push_back(ArgVT);
2066 ArgFlags.push_back(Flags);
2067 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002068
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002069 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002070 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002071 unsigned NumBytes;
2072 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2073 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002074
Eric Christopher6344a5f2011-04-29 00:07:20 +00002075 // Issue the call, BLr9 for darwin, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002076 // TODO: Turn this into the table of arm call ops.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002077 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00002078 unsigned CallOpc = ARMSelectCallOp(NULL);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002079 if(isThumb2)
Eric Christopherc19aadb2010-12-21 03:50:43 +00002080 // Explicitly adding the predicate here.
2081 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2082 TII.get(CallOpc)))
2083 .addExternalSymbol(TLI.getLibcallName(Call));
Eric Christopher872f4a22011-02-22 01:37:10 +00002084 else
Eric Christopherc19aadb2010-12-21 03:50:43 +00002085 // Explicitly adding the predicate here.
2086 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2087 TII.get(CallOpc))
2088 .addExternalSymbol(TLI.getLibcallName(Call)));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002089
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002090 // Add implicit physical register uses to the call.
2091 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2092 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002093
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002094 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002095 SmallVector<unsigned, 4> UsedRegs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002096 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002097
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002098 // Set all unused physreg defs as dead.
2099 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002100
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002101 return true;
2102}
2103
Chad Rosier11add262011-11-11 23:31:03 +00002104bool ARMFastISel::SelectCall(const Instruction *I,
2105 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002106 const CallInst *CI = cast<CallInst>(I);
2107 const Value *Callee = CI->getCalledValue();
2108
Chad Rosier11add262011-11-11 23:31:03 +00002109 // Can't handle inline asm.
2110 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002111
Eric Christopher52f6c032011-05-02 20:16:33 +00002112 // Only handle global variable Callees.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002113 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Eric Christopher52f6c032011-05-02 20:16:33 +00002114 if (!GV)
Eric Christophere6ca6772010-10-01 21:33:12 +00002115 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002116
Eric Christopherf9764fa2010-09-30 20:49:44 +00002117 // Check the calling convention.
2118 ImmutableCallSite CS(CI);
2119 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002120
Eric Christopherf9764fa2010-09-30 20:49:44 +00002121 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002122
Eric Christopherf9764fa2010-09-30 20:49:44 +00002123 // Let SDISel handle vararg functions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002124 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2125 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Eric Christopherf9764fa2010-09-30 20:49:44 +00002126 if (FTy->isVarArg())
2127 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002128
Eric Christopherf9764fa2010-09-30 20:49:44 +00002129 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002130 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002131 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002132 if (RetTy->isVoidTy())
2133 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002134 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2135 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002136 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002137
Eric Christopher836c6242010-12-15 23:47:29 +00002138 // TODO: For now if we have long calls specified we don't handle the call.
2139 if (EnableARMLongCalls) return false;
Eric Christopher299bbb22011-04-29 00:03:10 +00002140
Eric Christopherf9764fa2010-09-30 20:49:44 +00002141 // Set up the argument vectors.
2142 SmallVector<Value*, 8> Args;
2143 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002144 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002145 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2146 Args.reserve(CS.arg_size());
2147 ArgRegs.reserve(CS.arg_size());
2148 ArgVTs.reserve(CS.arg_size());
2149 ArgFlags.reserve(CS.arg_size());
2150 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2151 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002152 // If we're lowering a memory intrinsic instead of a regular call, skip the
2153 // last two arguments, which shouldn't be passed to the underlying function.
2154 if (IntrMemName && e-i <= 2)
2155 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002156
Eric Christopherf9764fa2010-09-30 20:49:44 +00002157 ISD::ArgFlagsTy Flags;
2158 unsigned AttrInd = i - CS.arg_begin() + 1;
2159 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
2160 Flags.setSExt();
2161 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
2162 Flags.setZExt();
2163
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002164 // FIXME: Only handle *easy* calls for now.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002165 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2166 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2167 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2168 CS.paramHasAttr(AttrInd, Attribute::ByVal))
2169 return false;
2170
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002171 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002172 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002173 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2174 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002175 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002176
2177 unsigned Arg = getRegForValue(*i);
2178 if (Arg == 0)
2179 return false;
2180
Eric Christopherf9764fa2010-09-30 20:49:44 +00002181 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2182 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002183
Eric Christopherf9764fa2010-09-30 20:49:44 +00002184 Args.push_back(*i);
2185 ArgRegs.push_back(Arg);
2186 ArgVTs.push_back(ArgVT);
2187 ArgFlags.push_back(Flags);
2188 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002189
Eric Christopherf9764fa2010-09-30 20:49:44 +00002190 // Handle the arguments now that we've gotten them.
2191 SmallVector<unsigned, 4> RegArgs;
2192 unsigned NumBytes;
2193 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2194 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002195
Eric Christopher6344a5f2011-04-29 00:07:20 +00002196 // Issue the call, BLr9 for darwin, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002197 // TODO: Turn this into the table of arm call ops.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002198 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00002199 unsigned CallOpc = ARMSelectCallOp(GV);
Eric Christopher7bb59962010-11-29 21:56:23 +00002200 // Explicitly adding the predicate here.
Chad Rosier9eb67482011-11-13 09:44:21 +00002201 if(isThumb2) {
Eric Christopherc19aadb2010-12-21 03:50:43 +00002202 // Explicitly adding the predicate here.
2203 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier11add262011-11-11 23:31:03 +00002204 TII.get(CallOpc)));
Chad Rosier9eb67482011-11-13 09:44:21 +00002205 if (!IntrMemName)
2206 MIB.addGlobalAddress(GV, 0, 0);
2207 else
2208 MIB.addExternalSymbol(IntrMemName, 0);
2209 } else {
2210 if (!IntrMemName)
2211 // Explicitly adding the predicate here.
2212 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2213 TII.get(CallOpc))
2214 .addGlobalAddress(GV, 0, 0));
2215 else
2216 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2217 TII.get(CallOpc))
2218 .addExternalSymbol(IntrMemName, 0));
2219 }
Chad Rosier11add262011-11-11 23:31:03 +00002220
Eric Christopherf9764fa2010-09-30 20:49:44 +00002221 // Add implicit physical register uses to the call.
2222 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2223 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002224
Eric Christopherf9764fa2010-09-30 20:49:44 +00002225 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002226 SmallVector<unsigned, 4> UsedRegs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002227 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002228
Eric Christopherf9764fa2010-09-30 20:49:44 +00002229 // Set all unused physreg defs as dead.
2230 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002231
Eric Christopherf9764fa2010-09-30 20:49:44 +00002232 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002233}
2234
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002235bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002236 return Len <= 16;
2237}
2238
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002239bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002240 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002241 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002242 return false;
2243
2244 // We don't care about alignment here since we just emit integer accesses.
2245 while (Len) {
2246 MVT VT;
2247 if (Len >= 4)
2248 VT = MVT::i32;
2249 else if (Len >= 2)
2250 VT = MVT::i16;
2251 else {
2252 assert(Len == 1);
2253 VT = MVT::i8;
2254 }
2255
2256 bool RV;
2257 unsigned ResultReg;
2258 RV = ARMEmitLoad(VT, ResultReg, Src);
2259 assert (RV = true && "Should be able to handle this load.");
2260 RV = ARMEmitStore(VT, ResultReg, Dest);
2261 assert (RV = true && "Should be able to handle this store.");
2262
2263 unsigned Size = VT.getSizeInBits()/8;
2264 Len -= Size;
2265 Dest.Offset += Size;
2266 Src.Offset += Size;
2267 }
2268
2269 return true;
2270}
2271
Chad Rosier11add262011-11-11 23:31:03 +00002272bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2273 // FIXME: Handle more intrinsics.
2274 switch (I.getIntrinsicID()) {
2275 default: return false;
2276 case Intrinsic::memcpy:
2277 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002278 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2279 // Don't handle volatile.
2280 if (MTI.isVolatile())
2281 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002282
2283 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2284 // we would emit dead code because we don't currently handle memmoves.
2285 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2286 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002287 // Small memcpy's are common enough that we want to do them without a call
2288 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002289 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002290 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002291 Address Dest, Src;
2292 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2293 !ARMComputeAddress(MTI.getRawSource(), Src))
2294 return false;
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002295 if (ARMTryEmitSmallMemCpy(Dest, Src, Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002296 return true;
2297 }
2298 }
Chad Rosier11add262011-11-11 23:31:03 +00002299
2300 if (!MTI.getLength()->getType()->isIntegerTy(32))
2301 return false;
2302
2303 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2304 return false;
2305
2306 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2307 return SelectCall(&I, IntrMemName);
2308 }
2309 case Intrinsic::memset: {
2310 const MemSetInst &MSI = cast<MemSetInst>(I);
2311 // Don't handle volatile.
2312 if (MSI.isVolatile())
2313 return false;
2314
2315 if (!MSI.getLength()->getType()->isIntegerTy(32))
2316 return false;
2317
2318 if (MSI.getDestAddressSpace() > 255)
2319 return false;
2320
2321 return SelectCall(&I, "memset");
2322 }
2323 }
2324 return false;
2325}
2326
Chad Rosier0d7b2312011-11-02 00:18:48 +00002327bool ARMFastISel::SelectTrunc(const Instruction *I) {
2328 // The high bits for a type smaller than the register size are assumed to be
2329 // undefined.
2330 Value *Op = I->getOperand(0);
2331
2332 EVT SrcVT, DestVT;
2333 SrcVT = TLI.getValueType(Op->getType(), true);
2334 DestVT = TLI.getValueType(I->getType(), true);
2335
2336 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2337 return false;
2338 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2339 return false;
2340
2341 unsigned SrcReg = getRegForValue(Op);
2342 if (!SrcReg) return false;
2343
2344 // Because the high bits are undefined, a truncate doesn't generate
2345 // any code.
2346 UpdateValueMap(I, SrcReg);
2347 return true;
2348}
2349
Chad Rosier87633022011-11-02 17:20:24 +00002350unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2351 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002352 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002353 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002354
2355 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002356 bool isBoolZext = false;
Chad Rosier87633022011-11-02 17:20:24 +00002357 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002358 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002359 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002360 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002361 if (!Subtarget->hasV6Ops()) return 0;
2362 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002363 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002364 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002365 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002366 break;
2367 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002368 if (!Subtarget->hasV6Ops()) return 0;
2369 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002370 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002371 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002372 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002373 break;
2374 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002375 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002376 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002377 isBoolZext = true;
2378 break;
2379 }
Chad Rosier87633022011-11-02 17:20:24 +00002380 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002381 }
2382
Chad Rosier87633022011-11-02 17:20:24 +00002383 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedman76927d732011-05-25 23:49:02 +00002384 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002385 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002386 .addReg(SrcReg);
2387 if (isBoolZext)
2388 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002389 else
2390 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002391 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002392 return ResultReg;
2393}
2394
2395bool ARMFastISel::SelectIntExt(const Instruction *I) {
2396 // On ARM, in general, integer casts don't involve legal types; this code
2397 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002398 Type *DestTy = I->getType();
2399 Value *Src = I->getOperand(0);
2400 Type *SrcTy = Src->getType();
2401
2402 EVT SrcVT, DestVT;
2403 SrcVT = TLI.getValueType(SrcTy, true);
2404 DestVT = TLI.getValueType(DestTy, true);
2405
2406 bool isZExt = isa<ZExtInst>(I);
2407 unsigned SrcReg = getRegForValue(Src);
2408 if (!SrcReg) return false;
2409
2410 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2411 if (ResultReg == 0) return false;
2412 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002413 return true;
2414}
2415
Eric Christopher56d2b722010-09-02 23:43:26 +00002416// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002417bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002418
Eric Christopherab695882010-07-21 22:26:11 +00002419 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002420 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002421 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002422 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002423 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002424 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002425 return SelectBranch(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002426 case Instruction::ICmp:
2427 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002428 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002429 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002430 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002431 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002432 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002433 case Instruction::SIToFP:
Eric Christopher43b62be2010-09-27 06:02:23 +00002434 return SelectSIToFP(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002435 case Instruction::FPToSI:
Eric Christopher43b62be2010-09-27 06:02:23 +00002436 return SelectFPToSI(I);
Eric Christopherbc39b822010-09-09 00:53:57 +00002437 case Instruction::FAdd:
Eric Christopher43b62be2010-09-27 06:02:23 +00002438 return SelectBinaryOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002439 case Instruction::FSub:
Eric Christopher43b62be2010-09-27 06:02:23 +00002440 return SelectBinaryOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002441 case Instruction::FMul:
Eric Christopher43b62be2010-09-27 06:02:23 +00002442 return SelectBinaryOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002443 case Instruction::SDiv:
Eric Christopher43b62be2010-09-27 06:02:23 +00002444 return SelectSDiv(I);
Eric Christopher6a880d62010-10-11 08:37:26 +00002445 case Instruction::SRem:
2446 return SelectSRem(I);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002447 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002448 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2449 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002450 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002451 case Instruction::Select:
2452 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002453 case Instruction::Ret:
2454 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002455 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002456 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002457 case Instruction::ZExt:
2458 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002459 return SelectIntExt(I);
Eric Christopherab695882010-07-21 22:26:11 +00002460 default: break;
2461 }
2462 return false;
2463}
2464
Chad Rosierb29b9502011-11-13 02:23:59 +00002465/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2466/// vreg is being provided by the specified load instruction. If possible,
2467/// try to fold the load as an operand to the instruction, returning true if
2468/// successful.
2469bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2470 const LoadInst *LI) {
2471 // Verify we have a legal type before going any further.
2472 MVT VT;
2473 if (!isLoadTypeLegal(LI->getType(), VT))
2474 return false;
2475
2476 // Combine load followed by zero- or sign-extend.
2477 // ldrb r1, [r0] ldrb r1, [r0]
2478 // uxtb r2, r1 =>
2479 // mov r3, r2 mov r3, r1
2480 bool isZExt = true;
2481 switch(MI->getOpcode()) {
2482 default: return false;
2483 case ARM::SXTH:
2484 case ARM::t2SXTH:
2485 isZExt = false;
2486 case ARM::UXTH:
2487 case ARM::t2UXTH:
2488 if (VT != MVT::i16)
2489 return false;
2490 break;
2491 case ARM::SXTB:
2492 case ARM::t2SXTB:
2493 isZExt = false;
2494 case ARM::UXTB:
2495 case ARM::t2UXTB:
2496 if (VT != MVT::i8)
2497 return false;
2498 break;
2499 }
2500 // See if we can handle this address.
2501 Address Addr;
2502 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
2503
2504 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002505 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002506 return false;
2507 MI->eraseFromParent();
2508 return true;
2509}
2510
Eric Christopherab695882010-07-21 22:26:11 +00002511namespace llvm {
2512 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Eric Christopherfeadddd2010-10-11 20:05:22 +00002513 // Completely untested on non-darwin.
2514 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002515
Eric Christopheraaa8df42010-11-02 01:21:28 +00002516 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002517 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002518 if (Subtarget->isTargetDarwin() && !Subtarget->isThumb1Only() &&
Eric Christopheraaa8df42010-11-02 01:21:28 +00002519 !DisableARMFastISel)
Eric Christopherfeadddd2010-10-11 20:05:22 +00002520 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002521 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002522 }
2523}