blob: b0c5e8948945010c32f5d53a1bed4ca3c6961fea [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.h - ARM DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef ARMISELLOWERING_H
16#define ARMISELLOWERING_H
17
18#include "llvm/Target/TargetLowering.h"
19#include "llvm/CodeGen/SelectionDAG.h"
20#include <vector>
21
22namespace llvm {
23 class ARMConstantPoolValue;
24 class ARMSubtarget;
25
26 namespace ARMISD {
27 // ARM Specific DAG Nodes
28 enum NodeType {
29 // Start the numbering where the builting ops and target ops leave off.
30 FIRST_NUMBER = ISD::BUILTIN_OP_END+ARM::INSTRUCTION_LIST_END,
31
32 Wrapper, // Wrapper - A wrapper node for TargetConstantPool,
33 // TargetExternalSymbol, and TargetGlobalAddress.
Evan Chenga8e29892007-01-19 07:51:42 +000034 WrapperJT, // WrapperJT - A wrapper node for TargetJumpTable
35
36 CALL, // Function call.
37 CALL_NOLINK, // Function call with branch not branch-and-link.
38 tCALL, // Thumb function call.
39 BRCOND, // Conditional branch.
40 BR_JT, // Jumptable branch.
41 RET_FLAG, // Return with a flag operand.
42
43 PIC_ADD, // Add with a PC operand and a PIC label.
44
45 CMP, // ARM compare instructions.
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000046 CMPNZ, // ARM compare that uses only N or Z flags.
Evan Chenga8e29892007-01-19 07:51:42 +000047 CMPFP, // ARM VFP compare instruction, sets FPSCR.
48 CMPFPw0, // ARM VFP compare against zero instruction, sets FPSCR.
49 FMSTAT, // ARM fmstat instruction.
50 CMOV, // ARM conditional move instructions.
51 CNEG, // ARM conditional negate instructions.
52
53 FTOSI, // FP to sint within a FP register.
54 FTOUI, // FP to uint within a FP register.
55 SITOF, // sint to FP within a FP register.
56 UITOF, // uint to FP within a FP register.
57
58 MULHILOU, // Lo,Hi = umul LHS, RHS.
59 MULHILOS, // Lo,Hi = smul LHS, RHS.
60
61 SRL_FLAG, // V,Flag = srl_flag X -> srl X, 1 + save carry out.
62 SRA_FLAG, // V,Flag = sra_flag X -> sra X, 1 + save carry out.
63 RRX, // V = RRX X, Flag -> srl X, 1 + shift in carry flag.
64
65 FMRRD, // double to two gprs.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000066 FMDRR, // Two gprs to double.
67
68 THREAD_POINTER
Evan Chenga8e29892007-01-19 07:51:42 +000069 };
70 }
71
72 //===----------------------------------------------------------------------===//
Dale Johannesen80dae192007-03-20 00:30:56 +000073 // ARMTargetLowering - ARM Implementation of the TargetLowering interface
Evan Chenga8e29892007-01-19 07:51:42 +000074
75 class ARMTargetLowering : public TargetLowering {
76 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
77 public:
78 ARMTargetLowering(TargetMachine &TM);
79
80 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
81 virtual const char *getTargetNodeName(unsigned Opcode) const;
82
83 virtual MachineBasicBlock *InsertAtEndOfBasicBlock(MachineInstr *MI,
84 MachineBasicBlock *MBB);
85
Chris Lattnerc9addb72007-03-30 23:15:24 +000086 /// isLegalAddressingMode - Return true if the addressing mode represented
87 /// by AM is legal for this target, for a load/store of the specified type.
88 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
89
Evan Chenga8e29892007-01-19 07:51:42 +000090 /// getPreIndexedAddressParts - returns true by value, base pointer and
91 /// offset pointer and addressing mode by reference if the node's address
92 /// can be legally represented as pre-indexed load / store address.
93 virtual bool getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
94 SDOperand &Offset,
95 ISD::MemIndexedMode &AM,
96 SelectionDAG &DAG);
97
98 /// getPostIndexedAddressParts - returns true by value, base pointer and
99 /// offset pointer and addressing mode by reference if this node can be
100 /// combined with a load / store to form a post-indexed load / store.
101 virtual bool getPostIndexedAddressParts(SDNode *N, SDNode *Op,
102 SDOperand &Base, SDOperand &Offset,
103 ISD::MemIndexedMode &AM,
104 SelectionDAG &DAG);
105
106 virtual void computeMaskedBitsForTargetNode(const SDOperand Op,
107 uint64_t Mask,
108 uint64_t &KnownZero,
109 uint64_t &KnownOne,
110 unsigned Depth) const;
Chris Lattner4234f572007-03-25 02:14:49 +0000111 ConstraintType getConstraintType(const std::string &Constraint) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000112 std::pair<unsigned, const TargetRegisterClass*>
113 getRegForInlineAsmConstraint(const std::string &Constraint,
114 MVT::ValueType VT) const;
115 std::vector<unsigned>
116 getRegClassForInlineAsmConstraint(const std::string &Constraint,
117 MVT::ValueType VT) const;
118 private:
119 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
120 /// make the right decision when generating code for different targets.
121 const ARMSubtarget *Subtarget;
122
123 /// ARMPCLabelIndex - Keep track the number of ARM PC labels created.
124 ///
125 unsigned ARMPCLabelIndex;
126
127 SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000128 SDOperand LowerGlobalAddressDarwin(SDOperand Op, SelectionDAG &DAG);
129 SDOperand LowerGlobalAddressELF(SDOperand Op, SelectionDAG &DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000130 SDOperand LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG);
131 SDOperand LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
132 SelectionDAG &DAG);
133 SDOperand LowerToTLSExecModels(GlobalAddressSDNode *GA,
134 SelectionDAG &DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000135 SDOperand LowerGLOBAL_OFFSET_TABLE(SDOperand Op, SelectionDAG &DAG);
Evan Chenga8e29892007-01-19 07:51:42 +0000136 SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG);
137 SDOperand LowerBR_JT(SDOperand Op, SelectionDAG &DAG);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000138 SDOperand LowerMEMCPY(SDOperand Op, SelectionDAG &DAG);
Evan Chenga8e29892007-01-19 07:51:42 +0000139 };
140}
141
142#endif // ARMISELLOWERING_H