blob: 54c7101e408b1d175d464602e8792a522f829fb0 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
15#include "ARMTargetMachine.h"
16#include "llvm/DerivedTypes.h"
17#include "llvm/Function.h"
18#include "llvm/Intrinsics.h"
19#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineFunction.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
24#include "llvm/CodeGen/SSARegMap.h"
25#include "llvm/Target/TargetLowering.h"
26#include "llvm/Support/Debug.h"
27#include <iostream>
28#include <set>
29using namespace llvm;
30
31namespace ARMISD {
32 enum {
33 FIRST_NUMBER = ISD::BUILTIN_OP_END+ARM::INSTRUCTION_LIST_END,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000034 RET_FLAG
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000035 };
36}
37
38namespace {
39 class ARMTargetLowering : public TargetLowering {
40 public:
41 ARMTargetLowering(TargetMachine &TM);
42 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000043 };
44
45}
46
47ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
48 : TargetLowering(TM) {
49 setOperationAction(ISD::RET, MVT::Other, Custom);
50}
51
Rafael Espindolac3c1a862006-05-25 11:00:18 +000052static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000053 assert(0 && "Not implemented");
Rafael Espindola1c8f0532006-05-15 22:34:39 +000054 abort();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000055}
56
57static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
58 SDOperand Copy;
59 switch(Op.getNumOperands()) {
60 default:
61 assert(0 && "Do not know how to return this many arguments!");
62 abort();
63 case 1:
64 return SDOperand(); // ret void is legal
65 case 2:
66 Copy = DAG.getCopyToReg(Op.getOperand(0), ARM::R0, Op.getOperand(1), SDOperand());
67 break;
68 }
69
70 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
71}
72
Rafael Espindoladc124a22006-05-18 21:45:49 +000073static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Rafael Espindola4b442b52006-05-23 02:48:20 +000074 MachineFunction &MF = DAG.getMachineFunction();
75 SSARegMap *RegMap = MF.getSSARegMap();
76 std::vector<SDOperand> ArgValues;
77 SDOperand Root = Op.getOperand(0);
78
79 unsigned reg_idx = 0;
80 unsigned num_regs = 4;
81
82 static const unsigned REGS[] = {
83 ARM::R0, ARM::R1, ARM::R2, ARM::R3
84 };
85
86 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
87 SDOperand ArgVal;
88
89 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
90 assert (ObjectVT == MVT::i32);
91
92 assert(reg_idx < num_regs);
93 unsigned VReg = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
94 MF.addLiveIn(REGS[reg_idx], VReg);
95 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
96 ++reg_idx;
97
98 ArgValues.push_back(ArgVal);
99 }
100
101 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
102 assert(!isVarArg);
103
104 ArgValues.push_back(Root);
105
106 // Return the new list of results.
107 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
108 Op.Val->value_end());
109 return DAG.getNode(ISD::MERGE_VALUES, RetVT, ArgValues);
Rafael Espindoladc124a22006-05-18 21:45:49 +0000110}
111
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000112SDOperand ARMTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
113 switch (Op.getOpcode()) {
114 default:
115 assert(0 && "Should not custom lower this!");
Rafael Espindola1c8f0532006-05-15 22:34:39 +0000116 abort();
Rafael Espindoladc124a22006-05-18 21:45:49 +0000117 case ISD::FORMAL_ARGUMENTS:
118 return LowerFORMAL_ARGUMENTS(Op, DAG);
Rafael Espindolac3c1a862006-05-25 11:00:18 +0000119 case ISD::CALL:
120 return LowerCALL(Op, DAG);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000121 case ISD::RET:
122 return LowerRET(Op, DAG);
123 }
124}
125
126//===----------------------------------------------------------------------===//
127// Instruction Selector Implementation
128//===----------------------------------------------------------------------===//
129
130//===--------------------------------------------------------------------===//
131/// ARMDAGToDAGISel - ARM specific code to select ARM machine
132/// instructions for SelectionDAG operations.
133///
134namespace {
135class ARMDAGToDAGISel : public SelectionDAGISel {
136 ARMTargetLowering Lowering;
137
138public:
139 ARMDAGToDAGISel(TargetMachine &TM)
140 : SelectionDAGISel(Lowering), Lowering(TM) {
141 }
142
143 void Select(SDOperand &Result, SDOperand Op);
144 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
145
146 // Include the pieces autogenerated from the target description.
147#include "ARMGenDAGISel.inc"
148};
149
150void ARMDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
151 DEBUG(BB->dump());
152
153 DAG.setRoot(SelectRoot(DAG.getRoot()));
Evan Cheng6a3d5a62006-05-25 00:24:28 +0000154 assert(InFlightSet.empty() && "ISel InFlightSet has not been emptied!");
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000155 CodeGenMap.clear();
Evan Chengafe358e2006-05-24 20:46:25 +0000156 HandleMap.clear();
157 ReplaceMap.clear();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000158 DAG.RemoveDeadNodes();
159
160 ScheduleAndEmitDAG(DAG);
161}
162
163void ARMDAGToDAGISel::Select(SDOperand &Result, SDOperand Op) {
164 SelectCode(Result, Op);
165}
166
167} // end anonymous namespace
168
169/// createARMISelDag - This pass converts a legalized DAG into a
170/// ARM-specific DAG, ready for instruction scheduling.
171///
172FunctionPass *llvm::createARMISelDag(TargetMachine &TM) {
173 return new ARMDAGToDAGISel(TM);
174}