blob: 72af53533b57a58a4e37a43bc3dcb8dd8b0ca178 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMInstrInfo.h - ARM Instruction Information ------------*- C++ -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMINSTRUCTIONINFO_H
15#define ARMINSTRUCTIONINFO_H
16
Craig Topperc1f6f422012-03-17 07:33:42 +000017#include "ARM.h"
David Goodwin334c2642009-07-08 16:09:28 +000018#include "ARMBaseInstrInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000019#include "ARMRegisterInfo.h"
David Goodwin334c2642009-07-08 16:09:28 +000020#include "ARMSubtarget.h"
Craig Topperc1f6f422012-03-17 07:33:42 +000021#include "llvm/Target/TargetInstrInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000022
23namespace llvm {
Evan Chenga8e29892007-01-19 07:51:42 +000024 class ARMSubtarget;
25
David Goodwinb50ea5c2009-07-02 22:18:33 +000026class ARMInstrInfo : public ARMBaseInstrInfo {
27 ARMRegisterInfo RI;
28public:
29 explicit ARMInstrInfo(const ARMSubtarget &STI);
30
Jim Grosbachc01810e2012-02-28 23:53:30 +000031 /// getNoopForMachoTarget - Return the noop instruction to use for a noop.
32 void getNoopForMachoTarget(MCInst &NopInst) const;
33
David Goodwin334c2642009-07-08 16:09:28 +000034 // Return the non-pre/post incrementing version of 'Opc'. Return 0
35 // if there is not such an opcode.
36 unsigned getUnindexedOpcode(unsigned Opc) const;
37
David Goodwinb50ea5c2009-07-02 22:18:33 +000038 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
39 /// such, whenever a client has an instance of instruction info, it should
40 /// always be able to get register info as well (through this method).
41 ///
42 const ARMRegisterInfo &getRegisterInfo() const { return RI; }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000043};
44
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000045}
46
47#endif