blob: a55e73130c757f10aa341c4cec3d43b04d7cc05b [file] [log] [blame]
Chris Lattner2de8d2b2008-01-10 05:50:42 +00001//====- X86Instr64bit.td - Describe X86-64 Instructions ----*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86-64 instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000017// Operand Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018//
19
20// 64-bits but only 32 bits are significant.
21def i64i32imm : Operand<i64>;
22// 64-bits but only 8 bits are significant.
23def i64i8imm : Operand<i64>;
24
25def lea64mem : Operand<i64> {
26 let PrintMethod = "printi64mem";
27 let MIOperandInfo = (ops GR64, i8imm, GR64, i32imm);
28}
29
30def lea64_32mem : Operand<i32> {
31 let PrintMethod = "printlea64_32mem";
32 let MIOperandInfo = (ops GR32, i8imm, GR32, i32imm);
33}
34
35//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000036// Complex Pattern Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037//
38def lea64addr : ComplexPattern<i64, 4, "SelectLEAAddr",
39 [add, mul, shl, or, frameindex, X86Wrapper],
40 []>;
41
42//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000043// Pattern fragments.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044//
45
46def i64immSExt32 : PatLeaf<(i64 imm), [{
47 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
48 // sign extended field.
49 return (int64_t)N->getValue() == (int32_t)N->getValue();
50}]>;
51
52def i64immZExt32 : PatLeaf<(i64 imm), [{
53 // i64immZExt32 predicate - True if the 64-bit immediate fits in a 32-bit
54 // unsignedsign extended field.
55 return (uint64_t)N->getValue() == (uint32_t)N->getValue();
56}]>;
57
58def i64immSExt8 : PatLeaf<(i64 imm), [{
59 // i64immSExt8 predicate - True if the 64-bit immediate fits in a 8-bit
60 // sign extended field.
61 return (int64_t)N->getValue() == (int8_t)N->getValue();
62}]>;
63
Dan Gohmanf17a25c2007-07-18 16:29:46 +000064def sextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (sextloadi8 node:$ptr))>;
65def sextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (sextloadi16 node:$ptr))>;
66def sextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (sextloadi32 node:$ptr))>;
67
68def zextloadi64i1 : PatFrag<(ops node:$ptr), (i64 (zextloadi1 node:$ptr))>;
69def zextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (zextloadi8 node:$ptr))>;
70def zextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (zextloadi16 node:$ptr))>;
71def zextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (zextloadi32 node:$ptr))>;
72
73def extloadi64i1 : PatFrag<(ops node:$ptr), (i64 (extloadi1 node:$ptr))>;
74def extloadi64i8 : PatFrag<(ops node:$ptr), (i64 (extloadi8 node:$ptr))>;
75def extloadi64i16 : PatFrag<(ops node:$ptr), (i64 (extloadi16 node:$ptr))>;
76def extloadi64i32 : PatFrag<(ops node:$ptr), (i64 (extloadi32 node:$ptr))>;
77
78//===----------------------------------------------------------------------===//
79// Instruction list...
80//
81
Evan Chenge399fbb2007-12-12 23:12:09 +000082let isImplicitDef = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +000083def IMPLICIT_DEF_GR64 : I<0, Pseudo, (outs GR64:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000084 "#IMPLICIT_DEF $dst",
85 [(set GR64:$dst, (undef))]>;
86
87//===----------------------------------------------------------------------===//
88// Call Instructions...
89//
Evan Cheng37e7c752007-07-21 00:34:19 +000090let isCall = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091 // All calls clobber the non-callee saved registers...
92 let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
Evan Cheng931a8f42008-01-29 19:34:22 +000093 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
95 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
Evan Cheng6e8b8bd2007-09-27 19:01:55 +000096 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +000097 def CALL64pcrel32 : I<0xE8, RawFrm, (outs), (ins i64imm:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +000098 "call\t${dst:call}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +000099 def CALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000100 "call\t{*}$dst", [(X86call GR64:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000101 def CALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000102 "call\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000103 }
104
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000105
106
107let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
108def TCRETURNdi64 : I<0, Pseudo, (outs), (ins i64imm:$dst, i32imm:$offset),
109 "#TC_RETURN $dst $offset",
110 []>;
111
112let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
113def TCRETURNri64 : I<0, Pseudo, (outs), (ins GR64:$dst, i32imm:$offset),
114 "#TC_RETURN $dst $offset",
115 []>;
116
117
118let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
119 def TAILJMPr64 : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst # TAILCALL",
120 []>;
121
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122// Branches
Owen Andersonf8053082007-11-12 07:39:39 +0000123let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000124 def JMP64r : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000125 [(brind GR64:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000126 def JMP64m : I<0xFF, MRM4m, (outs), (ins i64mem:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127 [(brind (loadi64 addr:$dst))]>;
128}
129
130//===----------------------------------------------------------------------===//
131// Miscellaneous Instructions...
132//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000133let Defs = [RBP,RSP], Uses = [RBP,RSP], mayLoad = 1, neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134def LEAVE64 : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000135 (outs), (ins), "leave", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000136let Defs = [RSP], Uses = [RSP], neverHasSideEffects=1 in {
137let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138def POP64r : I<0x58, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000139 (outs GR64:$reg), (ins), "pop{q}\t$reg", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000140let mayStore = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000141def PUSH64r : I<0x50, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000142 (outs), (ins GR64:$reg), "push{q}\t$reg", []>;
143}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000144
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000145let Defs = [RSP, EFLAGS], Uses = [RSP], mayLoad = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000146def POPFQ : I<0x9D, RawFrm, (outs), (ins), "popf", []>, REX_W;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000147let Defs = [RSP], Uses = [RSP, EFLAGS], mayStore = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000148def PUSHFQ : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000149
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150def LEA64_32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000151 (outs GR32:$dst), (ins lea64_32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000152 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000153 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In64BitMode]>;
154
Evan Chengb783fa32007-07-19 01:14:50 +0000155def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000156 "lea{q}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000157 [(set GR64:$dst, lea64addr:$src)]>;
158
159let isTwoAddress = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000160def BSWAP64r : RI<0xC8, AddRegFrm, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000161 "bswap{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162 [(set GR64:$dst, (bswap GR64:$src))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000163
Evan Cheng48679f42007-12-14 02:13:44 +0000164// Bit scan instructions.
165let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000166def BSF64rr : RI<0xBC, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000167 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000168 [(set GR64:$dst, (X86bsf GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000169def BSF64rm : RI<0xBC, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000170 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000171 [(set GR64:$dst, (X86bsf (loadi64 addr:$src))),
172 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000173
Evan Cheng4e33de92007-12-14 18:49:43 +0000174def BSR64rr : RI<0xBD, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000175 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000176 [(set GR64:$dst, (X86bsr GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000177def BSR64rm : RI<0xBD, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000178 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000179 [(set GR64:$dst, (X86bsr (loadi64 addr:$src))),
180 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000181} // Defs = [EFLAGS]
182
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000183// Repeat string ops
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000184let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000185def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000186 [(X86rep_movs i64)]>, REP;
187let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000188def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000189 [(X86rep_stos i64)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000190
191//===----------------------------------------------------------------------===//
192// Move Instructions...
193//
194
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000195let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000196def MOV64rr : RI<0x89, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000197 "mov{q}\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000198
Chris Lattner17dab4a2008-01-10 05:45:39 +0000199let isReMaterializable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000200def MOV64ri : RIi64<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000201 "movabs{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000202 [(set GR64:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000203def MOV64ri32 : RIi32<0xC7, MRM0r, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000204 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000205 [(set GR64:$dst, i64immSExt32:$src)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +0000206}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000207
Chris Lattner1a1932c2008-01-06 23:38:27 +0000208let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000209def MOV64rm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000210 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000211 [(set GR64:$dst, (load addr:$src))]>;
212
Evan Chengb783fa32007-07-19 01:14:50 +0000213def MOV64mr : RI<0x89, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000214 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000215 [(store GR64:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000216def MOV64mi32 : RIi32<0xC7, MRM0m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000217 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000218 [(store i64immSExt32:$src, addr:$dst)]>;
219
220// Sign/Zero extenders
221
Evan Chengb783fa32007-07-19 01:14:50 +0000222def MOVSX64rr8 : RI<0xBE, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000223 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224 [(set GR64:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000225def MOVSX64rm8 : RI<0xBE, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000226 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000227 [(set GR64:$dst, (sextloadi64i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000228def MOVSX64rr16: RI<0xBF, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000229 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230 [(set GR64:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000231def MOVSX64rm16: RI<0xBF, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000232 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233 [(set GR64:$dst, (sextloadi64i16 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000234def MOVSX64rr32: RI<0x63, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000235 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000236 [(set GR64:$dst, (sext GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000237def MOVSX64rm32: RI<0x63, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000238 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000239 [(set GR64:$dst, (sextloadi64i32 addr:$src))]>;
240
Evan Chengb783fa32007-07-19 01:14:50 +0000241def MOVZX64rr8 : RI<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000242 "movz{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000243 [(set GR64:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000244def MOVZX64rm8 : RI<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000245 "movz{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000246 [(set GR64:$dst, (zextloadi64i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000247def MOVZX64rr16: RI<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000248 "movz{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249 [(set GR64:$dst, (zext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000250def MOVZX64rm16: RI<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000251 "movz{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000252 [(set GR64:$dst, (zextloadi64i16 addr:$src))]>, TB;
253
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000254let neverHasSideEffects = 1 in {
255 let Defs = [RAX], Uses = [EAX] in
256 def CDQE : RI<0x98, RawFrm, (outs), (ins),
257 "{cltq|cdqe}", []>; // RAX = signext(EAX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000258
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000259 let Defs = [RAX,RDX], Uses = [RAX] in
260 def CQO : RI<0x99, RawFrm, (outs), (ins),
261 "{cqto|cqo}", []>; // RDX:RAX = signext(RAX)
262}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263
264//===----------------------------------------------------------------------===//
265// Arithmetic Instructions...
266//
267
Evan Cheng55687072007-09-14 21:48:26 +0000268let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269let isTwoAddress = 1 in {
270let isConvertibleToThreeAddress = 1 in {
271let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000272def ADD64rr : RI<0x01, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000273 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000274 [(set GR64:$dst, (add GR64:$src1, GR64:$src2))]>;
275
Evan Chengb783fa32007-07-19 01:14:50 +0000276def ADD64ri32 : RIi32<0x81, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000277 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278 [(set GR64:$dst, (add GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000279def ADD64ri8 : RIi8<0x83, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000280 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281 [(set GR64:$dst, (add GR64:$src1, i64immSExt8:$src2))]>;
282} // isConvertibleToThreeAddress
283
Evan Chengb783fa32007-07-19 01:14:50 +0000284def ADD64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000285 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286 [(set GR64:$dst, (add GR64:$src1, (load addr:$src2)))]>;
287} // isTwoAddress
288
Evan Chengb783fa32007-07-19 01:14:50 +0000289def ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000290 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291 [(store (add (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000292def ADD64mi32 : RIi32<0x81, MRM0m, (outs), (ins i64mem:$dst, i64i32imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000293 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000294 [(store (add (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000295def ADD64mi8 : RIi8<0x83, MRM0m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000296 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297 [(store (add (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
298
Evan Cheng259471d2007-10-05 17:59:57 +0000299let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300let isTwoAddress = 1 in {
301let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000302def ADC64rr : RI<0x11, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000303 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304 [(set GR64:$dst, (adde GR64:$src1, GR64:$src2))]>;
305
Evan Chengb783fa32007-07-19 01:14:50 +0000306def ADC64rm : RI<0x13, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000307 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308 [(set GR64:$dst, (adde GR64:$src1, (load addr:$src2)))]>;
309
Evan Chengb783fa32007-07-19 01:14:50 +0000310def ADC64ri32 : RIi32<0x81, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000311 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312 [(set GR64:$dst, (adde GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000313def ADC64ri8 : RIi8<0x83, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000314 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315 [(set GR64:$dst, (adde GR64:$src1, i64immSExt8:$src2))]>;
316} // isTwoAddress
317
Evan Chengb783fa32007-07-19 01:14:50 +0000318def ADC64mr : RI<0x11, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000319 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320 [(store (adde (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000321def ADC64mi32 : RIi32<0x81, MRM2m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000322 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000323 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000324def ADC64mi8 : RIi8<0x83, MRM2m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000325 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000326 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000327} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328
329let isTwoAddress = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000330def SUB64rr : RI<0x29, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000331 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 [(set GR64:$dst, (sub GR64:$src1, GR64:$src2))]>;
333
Evan Chengb783fa32007-07-19 01:14:50 +0000334def SUB64rm : RI<0x2B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000335 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000336 [(set GR64:$dst, (sub GR64:$src1, (load addr:$src2)))]>;
337
Evan Chengb783fa32007-07-19 01:14:50 +0000338def SUB64ri32 : RIi32<0x81, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000339 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340 [(set GR64:$dst, (sub GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000341def SUB64ri8 : RIi8<0x83, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000342 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 [(set GR64:$dst, (sub GR64:$src1, i64immSExt8:$src2))]>;
344} // isTwoAddress
345
Evan Chengb783fa32007-07-19 01:14:50 +0000346def SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000347 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000348 [(store (sub (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000349def SUB64mi32 : RIi32<0x81, MRM5m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000350 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351 [(store (sub (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000352def SUB64mi8 : RIi8<0x83, MRM5m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000353 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354 [(store (sub (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
355
Evan Cheng259471d2007-10-05 17:59:57 +0000356let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357let isTwoAddress = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000358def SBB64rr : RI<0x19, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000359 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360 [(set GR64:$dst, (sube GR64:$src1, GR64:$src2))]>;
361
Evan Chengb783fa32007-07-19 01:14:50 +0000362def SBB64rm : RI<0x1B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000363 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000364 [(set GR64:$dst, (sube GR64:$src1, (load addr:$src2)))]>;
365
Evan Chengb783fa32007-07-19 01:14:50 +0000366def SBB64ri32 : RIi32<0x81, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000367 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000368 [(set GR64:$dst, (sube GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000369def SBB64ri8 : RIi8<0x83, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000370 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000371 [(set GR64:$dst, (sube GR64:$src1, i64immSExt8:$src2))]>;
372} // isTwoAddress
373
Evan Chengb783fa32007-07-19 01:14:50 +0000374def SBB64mr : RI<0x19, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000375 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376 [(store (sube (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000377def SBB64mi32 : RIi32<0x81, MRM3m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000378 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000379 [(store (sube (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000380def SBB64mi8 : RIi8<0x83, MRM3m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000381 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000382 [(store (sube (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000383} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +0000384} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000385
386// Unsigned multiplication
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000387let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000388def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000389 "mul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000390let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000391def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000392 "mul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000393
394// Signed multiplication
Evan Chengb783fa32007-07-19 01:14:50 +0000395def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000396 "imul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000397let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000398def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000399 "imul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
400}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000401
Evan Cheng55687072007-09-14 21:48:26 +0000402let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403let isTwoAddress = 1 in {
404let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000405def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000406 "imul{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000407 [(set GR64:$dst, (mul GR64:$src1, GR64:$src2))]>, TB;
408
Evan Chengb783fa32007-07-19 01:14:50 +0000409def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000410 "imul{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411 [(set GR64:$dst, (mul GR64:$src1, (load addr:$src2)))]>, TB;
412} // isTwoAddress
413
414// Suprisingly enough, these are not two address instructions!
415def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32
Evan Chengb783fa32007-07-19 01:14:50 +0000416 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000417 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000418 [(set GR64:$dst, (mul GR64:$src1, i64immSExt32:$src2))]>;
419def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000420 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000421 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000422 [(set GR64:$dst, (mul GR64:$src1, i64immSExt8:$src2))]>;
423def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32
Evan Chengb783fa32007-07-19 01:14:50 +0000424 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000425 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000426 [(set GR64:$dst, (mul (load addr:$src1), i64immSExt32:$src2))]>;
427def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000428 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000429 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000430 [(set GR64:$dst, (mul (load addr:$src1), i64immSExt8:$src2))]>;
Evan Cheng55687072007-09-14 21:48:26 +0000431} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000432
433// Unsigned division / remainder
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000434let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000435let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000436def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000437 "div{q}\t$src", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000438// Signed division / remainder
Evan Chengb783fa32007-07-19 01:14:50 +0000439def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000440 "idiv{q}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000441let mayLoad = 1 in {
442def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
443 "div{q}\t$src", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000444def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000445 "idiv{q}\t$src", []>;
446}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000447}
448}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000449
450// Unary instructions
Evan Cheng55687072007-09-14 21:48:26 +0000451let Defs = [EFLAGS], CodeSize = 2 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000452let isTwoAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000453def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src), "neg{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000454 [(set GR64:$dst, (ineg GR64:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000455def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000456 [(store (ineg (loadi64 addr:$dst)), addr:$dst)]>;
457
458let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000459def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src), "inc{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000460 [(set GR64:$dst, (add GR64:$src, 1))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000461def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462 [(store (add (loadi64 addr:$dst), 1), addr:$dst)]>;
463
464let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000465def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src), "dec{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000466 [(set GR64:$dst, (add GR64:$src, -1))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000467def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468 [(store (add (loadi64 addr:$dst), -1), addr:$dst)]>;
469
470// In 64-bit mode, single byte INC and DEC cannot be encoded.
471let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in {
472// Can transform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +0000473def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000474 [(set GR16:$dst, (add GR16:$src, 1))]>,
475 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000476def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000477 [(set GR32:$dst, (add GR32:$src, 1))]>,
478 Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000479def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480 [(set GR16:$dst, (add GR16:$src, -1))]>,
481 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000482def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000483 [(set GR32:$dst, (add GR32:$src, -1))]>,
484 Requires<[In64BitMode]>;
485} // isConvertibleToThreeAddress
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000486
487// These are duplicates of their 32-bit counterparts. Only needed so X86 knows
488// how to unfold them.
489let isTwoAddress = 0, CodeSize = 2 in {
490 def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
491 [(store (add (loadi16 addr:$dst), 1), addr:$dst)]>,
492 OpSize, Requires<[In64BitMode]>;
493 def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
494 [(store (add (loadi32 addr:$dst), 1), addr:$dst)]>,
495 Requires<[In64BitMode]>;
496 def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
497 [(store (add (loadi16 addr:$dst), -1), addr:$dst)]>,
498 OpSize, Requires<[In64BitMode]>;
499 def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
500 [(store (add (loadi32 addr:$dst), -1), addr:$dst)]>,
501 Requires<[In64BitMode]>;
502}
Evan Cheng55687072007-09-14 21:48:26 +0000503} // Defs = [EFLAGS], CodeSize
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504
505
Evan Cheng55687072007-09-14 21:48:26 +0000506let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507// Shift instructions
508let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000509let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000510def SHL64rCL : RI<0xD3, MRM4r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000511 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000512 [(set GR64:$dst, (shl GR64:$src, CL))]>;
Evan Chenga98f6272007-10-05 18:20:36 +0000513let isConvertibleToThreeAddress = 1 in // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +0000514def SHL64ri : RIi8<0xC1, MRM4r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000515 "shl{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516 [(set GR64:$dst, (shl GR64:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +0000517// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
518// cheaper.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519} // isTwoAddress
520
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000521let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000522def SHL64mCL : RI<0xD3, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000523 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000524 [(store (shl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000525def SHL64mi : RIi8<0xC1, MRM4m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000526 "shl{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000527 [(store (shl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000528def SHL64m1 : RI<0xD1, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000529 "shl{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000530 [(store (shl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
531
532let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000533let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000534def SHR64rCL : RI<0xD3, MRM5r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000535 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000536 [(set GR64:$dst, (srl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000537def SHR64ri : RIi8<0xC1, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000538 "shr{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000539 [(set GR64:$dst, (srl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000540def SHR64r1 : RI<0xD1, MRM5r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000541 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000542 [(set GR64:$dst, (srl GR64:$src1, (i8 1)))]>;
543} // isTwoAddress
544
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000545let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000546def SHR64mCL : RI<0xD3, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000547 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000548 [(store (srl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000549def SHR64mi : RIi8<0xC1, MRM5m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000550 "shr{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000551 [(store (srl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000552def SHR64m1 : RI<0xD1, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000553 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000554 [(store (srl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
555
556let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000557let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000558def SAR64rCL : RI<0xD3, MRM7r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000559 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000560 [(set GR64:$dst, (sra GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000561def SAR64ri : RIi8<0xC1, MRM7r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000562 "sar{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563 [(set GR64:$dst, (sra GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000564def SAR64r1 : RI<0xD1, MRM7r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000565 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000566 [(set GR64:$dst, (sra GR64:$src1, (i8 1)))]>;
567} // isTwoAddress
568
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000569let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000570def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000571 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000572 [(store (sra (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000573def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000574 "sar{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000575 [(store (sra (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000576def SAR64m1 : RI<0xD1, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000577 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000578 [(store (sra (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
579
580// Rotate instructions
581let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000582let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000583def ROL64rCL : RI<0xD3, MRM0r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000584 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000585 [(set GR64:$dst, (rotl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000586def ROL64ri : RIi8<0xC1, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000587 "rol{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000588 [(set GR64:$dst, (rotl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000589def ROL64r1 : RI<0xD1, MRM0r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000590 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000591 [(set GR64:$dst, (rotl GR64:$src1, (i8 1)))]>;
592} // isTwoAddress
593
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000594let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000595def ROL64mCL : I<0xD3, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000596 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000597 [(store (rotl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000598def ROL64mi : RIi8<0xC1, MRM0m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000599 "rol{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000600 [(store (rotl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000601def ROL64m1 : RI<0xD1, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000602 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000603 [(store (rotl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
604
605let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000606let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000607def ROR64rCL : RI<0xD3, MRM1r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000608 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000609 [(set GR64:$dst, (rotr GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000610def ROR64ri : RIi8<0xC1, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000611 "ror{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000612 [(set GR64:$dst, (rotr GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000613def ROR64r1 : RI<0xD1, MRM1r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000614 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000615 [(set GR64:$dst, (rotr GR64:$src1, (i8 1)))]>;
616} // isTwoAddress
617
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000618let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000619def ROR64mCL : RI<0xD3, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000620 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000621 [(store (rotr (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000622def ROR64mi : RIi8<0xC1, MRM1m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000623 "ror{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624 [(store (rotr (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000625def ROR64m1 : RI<0xD1, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000626 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627 [(store (rotr (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
628
629// Double shift instructions (generalizations of rotate)
630let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000631let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000632def SHLD64rrCL : RI<0xA5, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000633 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
634 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000635def SHRD64rrCL : RI<0xAD, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000636 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
637 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000638}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000639
640let isCommutable = 1 in { // FIXME: Update X86InstrInfo::commuteInstruction
641def SHLD64rri8 : RIi8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000642 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000643 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
644 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2,
645 (i8 imm:$src3)))]>,
646 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647def SHRD64rri8 : RIi8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000648 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000649 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
650 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2,
651 (i8 imm:$src3)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000652 TB;
653} // isCommutable
654} // isTwoAddress
655
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000656let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000657def SHLD64mrCL : RI<0xA5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000658 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
659 [(store (X86shld (loadi64 addr:$dst), GR64:$src2, CL),
660 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000661def SHRD64mrCL : RI<0xAD, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000662 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
663 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, CL),
664 addr:$dst)]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000665}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000666def SHLD64mri8 : RIi8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000667 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000668 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
669 [(store (X86shld (loadi64 addr:$dst), GR64:$src2,
670 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000671 TB;
672def SHRD64mri8 : RIi8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000673 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000674 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
675 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2,
676 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000677 TB;
Evan Cheng55687072007-09-14 21:48:26 +0000678} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000679
680//===----------------------------------------------------------------------===//
681// Logical Instructions...
682//
683
684let isTwoAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000685def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000686 [(set GR64:$dst, (not GR64:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000687def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000688 [(store (not (loadi64 addr:$dst)), addr:$dst)]>;
689
Evan Cheng55687072007-09-14 21:48:26 +0000690let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691let isTwoAddress = 1 in {
692let isCommutable = 1 in
693def AND64rr : RI<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000694 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000695 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000696 [(set GR64:$dst, (and GR64:$src1, GR64:$src2))]>;
697def AND64rm : RI<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000698 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000699 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000700 [(set GR64:$dst, (and GR64:$src1, (load addr:$src2)))]>;
701def AND64ri32 : RIi32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +0000702 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000703 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000704 [(set GR64:$dst, (and GR64:$src1, i64immSExt32:$src2))]>;
705def AND64ri8 : RIi8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +0000706 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000707 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708 [(set GR64:$dst, (and GR64:$src1, i64immSExt8:$src2))]>;
709} // isTwoAddress
710
711def AND64mr : RI<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000712 (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000713 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 [(store (and (load addr:$dst), GR64:$src), addr:$dst)]>;
715def AND64mi32 : RIi32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +0000716 (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000717 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718 [(store (and (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
719def AND64mi8 : RIi8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +0000720 (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000721 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000722 [(store (and (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
723
724let isTwoAddress = 1 in {
725let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000726def OR64rr : RI<0x09, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000727 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000728 [(set GR64:$dst, (or GR64:$src1, GR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000729def OR64rm : RI<0x0B, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000730 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000731 [(set GR64:$dst, (or GR64:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000732def OR64ri32 : RIi32<0x81, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000733 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000734 [(set GR64:$dst, (or GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000735def OR64ri8 : RIi8<0x83, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000736 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000737 [(set GR64:$dst, (or GR64:$src1, i64immSExt8:$src2))]>;
738} // isTwoAddress
739
Evan Chengb783fa32007-07-19 01:14:50 +0000740def OR64mr : RI<0x09, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000741 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000742 [(store (or (load addr:$dst), GR64:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000743def OR64mi32 : RIi32<0x81, MRM1m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000744 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000745 [(store (or (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000746def OR64mi8 : RIi8<0x83, MRM1m, (outs), (ins i64mem:$dst, i64i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000747 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748 [(store (or (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
749
750let isTwoAddress = 1 in {
751let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000752def XOR64rr : RI<0x31, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000753 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000754 [(set GR64:$dst, (xor GR64:$src1, GR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000755def XOR64rm : RI<0x33, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000756 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757 [(set GR64:$dst, (xor GR64:$src1, (load addr:$src2)))]>;
758def XOR64ri32 : RIi32<0x81, MRM6r,
Evan Chengb783fa32007-07-19 01:14:50 +0000759 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000760 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000761 [(set GR64:$dst, (xor GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000762def XOR64ri8 : RIi8<0x83, MRM6r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000763 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000764 [(set GR64:$dst, (xor GR64:$src1, i64immSExt8:$src2))]>;
765} // isTwoAddress
766
Evan Chengb783fa32007-07-19 01:14:50 +0000767def XOR64mr : RI<0x31, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000768 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000769 [(store (xor (load addr:$dst), GR64:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000770def XOR64mi32 : RIi32<0x81, MRM6m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000771 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000772 [(store (xor (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000773def XOR64mi8 : RIi8<0x83, MRM6m, (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000774 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000775 [(store (xor (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000776} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000777
778//===----------------------------------------------------------------------===//
779// Comparison Instructions...
780//
781
782// Integer comparison
Evan Cheng55687072007-09-14 21:48:26 +0000783let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000784let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000785def TEST64rr : RI<0x85, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000786 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000787 [(X86cmp (and GR64:$src1, GR64:$src2), 0),
788 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000789def TEST64rm : RI<0x85, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000790 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000791 [(X86cmp (and GR64:$src1, (loadi64 addr:$src2)), 0),
792 (implicit EFLAGS)]>;
793def TEST64ri32 : RIi32<0xF7, MRM0r, (outs),
794 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000795 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000796 [(X86cmp (and GR64:$src1, i64immSExt32:$src2), 0),
797 (implicit EFLAGS)]>;
798def TEST64mi32 : RIi32<0xF7, MRM0m, (outs),
799 (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000800 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000801 [(X86cmp (and (loadi64 addr:$src1), i64immSExt32:$src2), 0),
802 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000803
Evan Chengb783fa32007-07-19 01:14:50 +0000804def CMP64rr : RI<0x39, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000805 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000806 [(X86cmp GR64:$src1, GR64:$src2),
807 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000808def CMP64mr : RI<0x39, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000809 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000810 [(X86cmp (loadi64 addr:$src1), GR64:$src2),
811 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000812def CMP64rm : RI<0x3B, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000813 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000814 [(X86cmp GR64:$src1, (loadi64 addr:$src2)),
815 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000816def CMP64ri32 : RIi32<0x81, MRM7r, (outs), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000817 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000818 [(X86cmp GR64:$src1, i64immSExt32:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000819 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000820def CMP64mi32 : RIi32<0x81, MRM7m, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000821 (ins i64mem:$src1, i64i32imm:$src2),
822 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000823 [(X86cmp (loadi64 addr:$src1), i64immSExt32:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000824 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000825def CMP64mi8 : RIi8<0x83, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000826 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000827 [(X86cmp (loadi64 addr:$src1), i64immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000828 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000829def CMP64ri8 : RIi8<0x83, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000830 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000831 [(X86cmp GR64:$src1, i64immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000832 (implicit EFLAGS)]>;
833} // Defs = [EFLAGS]
834
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000835// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +0000836let Uses = [EFLAGS], isTwoAddress = 1 in {
Evan Cheng926658c2007-10-05 23:13:21 +0000837let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000838def CMOVB64rr : RI<0x42, MRMSrcReg, // if <u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000839 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000840 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000841 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000842 X86_COND_B, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843def CMOVAE64rr: RI<0x43, MRMSrcReg, // if >=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000844 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000845 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000847 X86_COND_AE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848def CMOVE64rr : RI<0x44, MRMSrcReg, // if ==, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000849 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000850 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000851 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000852 X86_COND_E, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853def CMOVNE64rr: RI<0x45, MRMSrcReg, // if !=, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000854 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000855 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000856 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000857 X86_COND_NE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000858def CMOVBE64rr: RI<0x46, MRMSrcReg, // if <=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000859 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000860 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000862 X86_COND_BE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000863def CMOVA64rr : RI<0x47, MRMSrcReg, // if >u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000864 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000865 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000866 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000867 X86_COND_A, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000868def CMOVL64rr : RI<0x4C, MRMSrcReg, // if <s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000869 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000870 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000871 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000872 X86_COND_L, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000873def CMOVGE64rr: RI<0x4D, MRMSrcReg, // if >=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000874 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000875 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000876 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000877 X86_COND_GE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000878def CMOVLE64rr: RI<0x4E, MRMSrcReg, // if <=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000879 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000880 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000882 X86_COND_LE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883def CMOVG64rr : RI<0x4F, MRMSrcReg, // if >s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000884 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000885 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000887 X86_COND_G, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888def CMOVS64rr : RI<0x48, MRMSrcReg, // if signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000889 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000890 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000891 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000892 X86_COND_S, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893def CMOVNS64rr: RI<0x49, MRMSrcReg, // if !signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000894 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000895 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000896 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000897 X86_COND_NS, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898def CMOVP64rr : RI<0x4A, MRMSrcReg, // if parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000899 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000900 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000902 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903def CMOVNP64rr : RI<0x4B, MRMSrcReg, // if !parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000904 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000905 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000907 X86_COND_NP, EFLAGS))]>, TB;
Evan Cheng926658c2007-10-05 23:13:21 +0000908} // isCommutable = 1
909
910def CMOVB64rm : RI<0x42, MRMSrcMem, // if <u, GR64 = [mem64]
911 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
912 "cmovb\t{$src2, $dst|$dst, $src2}",
913 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
914 X86_COND_B, EFLAGS))]>, TB;
915def CMOVAE64rm: RI<0x43, MRMSrcMem, // if >=u, GR64 = [mem64]
916 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
917 "cmovae\t{$src2, $dst|$dst, $src2}",
918 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
919 X86_COND_AE, EFLAGS))]>, TB;
920def CMOVE64rm : RI<0x44, MRMSrcMem, // if ==, GR64 = [mem64]
921 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
922 "cmove\t{$src2, $dst|$dst, $src2}",
923 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
924 X86_COND_E, EFLAGS))]>, TB;
925def CMOVNE64rm: RI<0x45, MRMSrcMem, // if !=, GR64 = [mem64]
926 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
927 "cmovne\t{$src2, $dst|$dst, $src2}",
928 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
929 X86_COND_NE, EFLAGS))]>, TB;
930def CMOVBE64rm: RI<0x46, MRMSrcMem, // if <=u, GR64 = [mem64]
931 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
932 "cmovbe\t{$src2, $dst|$dst, $src2}",
933 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
934 X86_COND_BE, EFLAGS))]>, TB;
935def CMOVA64rm : RI<0x47, MRMSrcMem, // if >u, GR64 = [mem64]
936 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
937 "cmova\t{$src2, $dst|$dst, $src2}",
938 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
939 X86_COND_A, EFLAGS))]>, TB;
940def CMOVL64rm : RI<0x4C, MRMSrcMem, // if <s, GR64 = [mem64]
941 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
942 "cmovl\t{$src2, $dst|$dst, $src2}",
943 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
944 X86_COND_L, EFLAGS))]>, TB;
945def CMOVGE64rm: RI<0x4D, MRMSrcMem, // if >=s, GR64 = [mem64]
946 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
947 "cmovge\t{$src2, $dst|$dst, $src2}",
948 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
949 X86_COND_GE, EFLAGS))]>, TB;
950def CMOVLE64rm: RI<0x4E, MRMSrcMem, // if <=s, GR64 = [mem64]
951 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
952 "cmovle\t{$src2, $dst|$dst, $src2}",
953 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
954 X86_COND_LE, EFLAGS))]>, TB;
955def CMOVG64rm : RI<0x4F, MRMSrcMem, // if >s, GR64 = [mem64]
956 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
957 "cmovg\t{$src2, $dst|$dst, $src2}",
958 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
959 X86_COND_G, EFLAGS))]>, TB;
960def CMOVS64rm : RI<0x48, MRMSrcMem, // if signed, GR64 = [mem64]
961 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
962 "cmovs\t{$src2, $dst|$dst, $src2}",
963 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
964 X86_COND_S, EFLAGS))]>, TB;
965def CMOVNS64rm: RI<0x49, MRMSrcMem, // if !signed, GR64 = [mem64]
966 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
967 "cmovns\t{$src2, $dst|$dst, $src2}",
968 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
969 X86_COND_NS, EFLAGS))]>, TB;
970def CMOVP64rm : RI<0x4A, MRMSrcMem, // if parity, GR64 = [mem64]
971 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
972 "cmovp\t{$src2, $dst|$dst, $src2}",
973 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
974 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000975def CMOVNP64rm : RI<0x4B, MRMSrcMem, // if !parity, GR64 = [mem64]
Evan Chengb783fa32007-07-19 01:14:50 +0000976 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000977 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000978 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000979 X86_COND_NP, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000980} // isTwoAddress
981
982//===----------------------------------------------------------------------===//
983// Conversion Instructions...
984//
985
986// f64 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +0000987def Int_CVTSD2SI64rr: RSDI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000988 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +0000989 [(set GR64:$dst,
990 (int_x86_sse2_cvtsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000991def Int_CVTSD2SI64rm: RSDI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000992 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +0000993 [(set GR64:$dst, (int_x86_sse2_cvtsd2si64
994 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000995def CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000996 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997 [(set GR64:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000998def CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000999 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000 [(set GR64:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001001def Int_CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001002 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001003 [(set GR64:$dst,
1004 (int_x86_sse2_cvttsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001005def Int_CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001006 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001007 [(set GR64:$dst,
1008 (int_x86_sse2_cvttsd2si64
1009 (load addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001010
1011// Signed i64 -> f64
Evan Chengb783fa32007-07-19 01:14:50 +00001012def CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001013 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001014 [(set FR64:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001015def CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001016 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001017 [(set FR64:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001018
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001019let isTwoAddress = 1 in {
1020def Int_CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001021 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001022 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001023 [(set VR128:$dst,
1024 (int_x86_sse2_cvtsi642sd VR128:$src1,
1025 GR64:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001026def Int_CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001027 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001028 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001029 [(set VR128:$dst,
1030 (int_x86_sse2_cvtsi642sd VR128:$src1,
1031 (loadi64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001032} // isTwoAddress
1033
1034// Signed i64 -> f32
Evan Chengb783fa32007-07-19 01:14:50 +00001035def CVTSI2SS64rr: RSSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001036 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001037 [(set FR32:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001038def CVTSI2SS64rm: RSSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001039 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040 [(set FR32:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001041
1042let isTwoAddress = 1 in {
1043 def Int_CVTSI2SS64rr : RSSI<0x2A, MRMSrcReg,
1044 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
1045 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1046 [(set VR128:$dst,
1047 (int_x86_sse_cvtsi642ss VR128:$src1,
1048 GR64:$src2))]>;
1049 def Int_CVTSI2SS64rm : RSSI<0x2A, MRMSrcMem,
1050 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
1051 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1052 [(set VR128:$dst,
1053 (int_x86_sse_cvtsi642ss VR128:$src1,
1054 (loadi64 addr:$src2)))]>;
1055}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001056
1057// f32 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +00001058def Int_CVTSS2SI64rr: RSSI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001059 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001060 [(set GR64:$dst,
1061 (int_x86_sse_cvtss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001062def Int_CVTSS2SI64rm: RSSI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001063 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001064 [(set GR64:$dst, (int_x86_sse_cvtss2si64
1065 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001066def CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001067 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001068 [(set GR64:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001069def CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001070 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001071 [(set GR64:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001072def Int_CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001073 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001074 [(set GR64:$dst,
1075 (int_x86_sse_cvttss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001076def Int_CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001077 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001078 [(set GR64:$dst,
1079 (int_x86_sse_cvttss2si64 (load addr:$src)))]>;
1080
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001081//===----------------------------------------------------------------------===//
1082// Alias Instructions
1083//===----------------------------------------------------------------------===//
1084
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001085// Zero-extension
1086// TODO: Remove this after proper i32 -> i64 zext support.
Evan Chengb783fa32007-07-19 01:14:50 +00001087def PsMOVZX64rr32: I<0x89, MRMDestReg, (outs GR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001088 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001089 [(set GR64:$dst, (zext GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001090def PsMOVZX64rm32: I<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001091 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001092 [(set GR64:$dst, (zextloadi64i32 addr:$src))]>;
1093
1094
Dan Gohman027cd112007-09-17 14:55:08 +00001095// Alias instructions that map movr0 to xor. Use xorl instead of xorq; it's
1096// equivalent due to implicit zero-extending, and it sometimes has a smaller
1097// encoding.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001098// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
1099// FIXME: AddedComplexity gives MOV64r0 a higher priority than MOV64ri32. Remove
1100// when we have a better way to specify isel priority.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001101let Defs = [EFLAGS], AddedComplexity = 1, isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001102def MOV64r0 : RI<0x31, MRMInitReg, (outs GR64:$dst), (ins),
Dan Gohman027cd112007-09-17 14:55:08 +00001103 "xor{l}\t${dst:subreg32}, ${dst:subreg32}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001104 [(set GR64:$dst, 0)]>;
1105
1106// Materialize i64 constant where top 32-bits are zero.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001107let AddedComplexity = 1, isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001108def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001109 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001110 [(set GR64:$dst, i64immZExt32:$src)]>;
1111
1112//===----------------------------------------------------------------------===//
1113// Non-Instruction Patterns
1114//===----------------------------------------------------------------------===//
1115
1116// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
1117def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
1118 (MOV64ri tconstpool :$dst)>, Requires<[NotSmallCode]>;
1119def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
1120 (MOV64ri tjumptable :$dst)>, Requires<[NotSmallCode]>;
1121def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
1122 (MOV64ri tglobaladdr :$dst)>, Requires<[NotSmallCode]>;
1123def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
1124 (MOV64ri texternalsym:$dst)>, Requires<[NotSmallCode]>;
1125
1126def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst),
1127 (MOV64mi32 addr:$dst, tconstpool:$src)>,
Evan Cheng415e2e92007-08-01 23:46:10 +00001128 Requires<[SmallCode, HasLow4G, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001129def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst),
1130 (MOV64mi32 addr:$dst, tjumptable:$src)>,
Evan Cheng415e2e92007-08-01 23:46:10 +00001131 Requires<[SmallCode, HasLow4G, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001132def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst),
1133 (MOV64mi32 addr:$dst, tglobaladdr:$src)>,
Evan Cheng415e2e92007-08-01 23:46:10 +00001134 Requires<[SmallCode, HasLow4G, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001135def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst),
1136 (MOV64mi32 addr:$dst, texternalsym:$src)>,
Evan Cheng415e2e92007-08-01 23:46:10 +00001137 Requires<[SmallCode, HasLow4G, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001138
1139// Calls
1140// Direct PC relative function call for small code model. 32-bit displacement
1141// sign extended to 64-bit.
1142def : Pat<(X86call (i64 tglobaladdr:$dst)),
1143 (CALL64pcrel32 tglobaladdr:$dst)>;
1144def : Pat<(X86call (i64 texternalsym:$dst)),
1145 (CALL64pcrel32 texternalsym:$dst)>;
1146
1147def : Pat<(X86tailcall (i64 tglobaladdr:$dst)),
1148 (CALL64pcrel32 tglobaladdr:$dst)>;
1149def : Pat<(X86tailcall (i64 texternalsym:$dst)),
1150 (CALL64pcrel32 texternalsym:$dst)>;
1151
1152def : Pat<(X86tailcall GR64:$dst),
1153 (CALL64r GR64:$dst)>;
1154
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001155
1156// tailcall stuff
1157def : Pat<(X86tailcall GR32:$dst),
1158 (TAILCALL)>;
1159def : Pat<(X86tailcall (i64 tglobaladdr:$dst)),
1160 (TAILCALL)>;
1161def : Pat<(X86tailcall (i64 texternalsym:$dst)),
1162 (TAILCALL)>;
1163
1164def : Pat<(X86tcret GR64:$dst, imm:$off),
1165 (TCRETURNri64 GR64:$dst, imm:$off)>;
1166
1167def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off),
1168 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1169
1170def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off),
1171 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1172
Dan Gohmanec596042007-09-17 14:35:24 +00001173// Comparisons.
1174
1175// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00001176def : Pat<(parallel (X86cmp GR64:$src1, 0), (implicit EFLAGS)),
Dan Gohmanec596042007-09-17 14:35:24 +00001177 (TEST64rr GR64:$src1, GR64:$src1)>;
1178
Duncan Sands082524c2008-01-23 20:39:46 +00001179// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001180def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1181
1182// extload
1183def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1184def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>;
1185def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>;
1186def : Pat<(extloadi64i32 addr:$src), (PsMOVZX64rm32 addr:$src)>;
1187
1188// anyext -> zext
1189def : Pat<(i64 (anyext GR8 :$src)), (MOVZX64rr8 GR8 :$src)>;
1190def : Pat<(i64 (anyext GR16:$src)), (MOVZX64rr16 GR16:$src)>;
1191def : Pat<(i64 (anyext GR32:$src)), (PsMOVZX64rr32 GR32:$src)>;
1192def : Pat<(i64 (anyext (loadi8 addr:$src))), (MOVZX64rm8 addr:$src)>;
1193def : Pat<(i64 (anyext (loadi16 addr:$src))), (MOVZX64rm16 addr:$src)>;
1194def : Pat<(i64 (anyext (loadi32 addr:$src))), (PsMOVZX64rm32 addr:$src)>;
1195
1196//===----------------------------------------------------------------------===//
1197// Some peepholes
1198//===----------------------------------------------------------------------===//
1199
1200// (shl x, 1) ==> (add x, x)
1201def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>;
1202
1203// (or (x >> c) | (y << (64 - c))) ==> (shrd64 x, y, c)
1204def : Pat<(or (srl GR64:$src1, CL:$amt),
1205 (shl GR64:$src2, (sub 64, CL:$amt))),
1206 (SHRD64rrCL GR64:$src1, GR64:$src2)>;
1207
1208def : Pat<(store (or (srl (loadi64 addr:$dst), CL:$amt),
1209 (shl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1210 (SHRD64mrCL addr:$dst, GR64:$src2)>;
1211
1212// (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
1213def : Pat<(or (shl GR64:$src1, CL:$amt),
1214 (srl GR64:$src2, (sub 64, CL:$amt))),
1215 (SHLD64rrCL GR64:$src1, GR64:$src2)>;
1216
1217def : Pat<(store (or (shl (loadi64 addr:$dst), CL:$amt),
1218 (srl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1219 (SHLD64mrCL addr:$dst, GR64:$src2)>;
1220
1221// X86 specific add which produces a flag.
1222def : Pat<(addc GR64:$src1, GR64:$src2),
1223 (ADD64rr GR64:$src1, GR64:$src2)>;
1224def : Pat<(addc GR64:$src1, (load addr:$src2)),
1225 (ADD64rm GR64:$src1, addr:$src2)>;
1226def : Pat<(addc GR64:$src1, i64immSExt32:$src2),
1227 (ADD64ri32 GR64:$src1, imm:$src2)>;
1228def : Pat<(addc GR64:$src1, i64immSExt8:$src2),
1229 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
1230
1231def : Pat<(subc GR64:$src1, GR64:$src2),
1232 (SUB64rr GR64:$src1, GR64:$src2)>;
1233def : Pat<(subc GR64:$src1, (load addr:$src2)),
1234 (SUB64rm GR64:$src1, addr:$src2)>;
1235def : Pat<(subc GR64:$src1, imm:$src2),
1236 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
1237def : Pat<(subc GR64:$src1, i64immSExt8:$src2),
1238 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
1239
1240
1241//===----------------------------------------------------------------------===//
1242// X86-64 SSE Instructions
1243//===----------------------------------------------------------------------===//
1244
1245// Move instructions...
1246
Evan Chengb783fa32007-07-19 01:14:50 +00001247def MOV64toPQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001248 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001249 [(set VR128:$dst,
1250 (v2i64 (scalar_to_vector GR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001251def MOVPQIto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001252 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253 [(set GR64:$dst, (vector_extract (v2i64 VR128:$src),
1254 (iPTR 0)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255
Evan Chengb783fa32007-07-19 01:14:50 +00001256def MOV64toSDrr : RPDI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001257 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001258 [(set FR64:$dst, (bitconvert GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001259def MOV64toSDrm : RPDI<0x6E, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001260 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001261 [(set FR64:$dst, (bitconvert (loadi64 addr:$src)))]>;
1262
Evan Chengb783fa32007-07-19 01:14:50 +00001263def MOVSDto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001264 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001265 [(set GR64:$dst, (bitconvert FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001266def MOVSDto64mr : RPDI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001267 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001268 [(store (i64 (bitconvert FR64:$src)), addr:$dst)]>;