blob: 1f3c59aad0b698fcb3cf7fc5299a72f253b46885 [file] [log] [blame]
Sanjiv Gupta0e687712008-05-13 09:02:57 +00001//===-- PIC16ISelLowering.h - PIC16 DAG Lowering Interface ------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PIC16 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef PIC16ISELLOWERING_H
16#define PIC16ISELLOWERING_H
17
Sanjiv Gupta0e687712008-05-13 09:02:57 +000018#include "PIC16.h"
19#include "PIC16Subtarget.h"
Sanjiv Gupta2010b3e2008-05-14 11:31:39 +000020#include "llvm/CodeGen/SelectionDAG.h"
21#include "llvm/Target/TargetLowering.h"
Sanjiv Guptacae1b622009-04-06 10:54:50 +000022#include <map>
Sanjiv Gupta0e687712008-05-13 09:02:57 +000023
24namespace llvm {
25 namespace PIC16ISD {
26 enum NodeType {
27 // Start the numbering from where ISD NodeType finishes.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000028 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Sanjiv Gupta0e687712008-05-13 09:02:57 +000029
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000030 Lo, // Low 8-bits of GlobalAddress.
31 Hi, // High 8-bits of GlobalAddress.
32 PIC16Load,
Sanjiv Guptab84d5a42009-04-02 17:42:00 +000033 PIC16LdArg, // This is replica of PIC16Load but used to load function
34 // arguments and is being used for facilitating for some
35 // store removal optimizations.
36
Sanjiv Gupta1b046942009-01-13 19:18:47 +000037 PIC16LdWF,
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000038 PIC16Store,
Sanjiv Gupta1b046942009-01-13 19:18:47 +000039 PIC16StWF,
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000040 Banksel,
Sanjiv Gupta7836fc12009-04-08 05:38:48 +000041 MTLO, // Move to low part of FSR
42 MTHI, // Move to high part of FSR
43 MTPCLATH, // Move to PCLATCH
44 PIC16Connect, // General connector for PIC16 nodes
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000045 BCF,
46 LSLF, // PIC16 Logical shift left
47 LRLF, // PIC16 Logical shift right
48 RLF, // Rotate left through carry
49 RRF, // Rotate right through carry
Sanjiv Gupta1b046942009-01-13 19:18:47 +000050 CALL, // PIC16 Call instruction
Sanjiv Gupta7836fc12009-04-08 05:38:48 +000051 CALLW, // PIC16 CALLW instruction
Bill Wendling51b16f42009-05-30 01:09:53 +000052 SUBCC, // Compare for equality or inequality.
Sanjiv Gupta1b046942009-01-13 19:18:47 +000053 SELECT_ICC, // Psuedo to be caught in schedular and expanded to brcond.
54 BRCOND, // Conditional branch.
Dan Gohman98ca4f22009-08-05 01:29:28 +000055 RET, // Return.
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000056 Dummy
57 };
Sanjiv Gupta0e687712008-05-13 09:02:57 +000058
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000059 // Keep track of different address spaces.
60 enum AddressSpace {
61 RAM_SPACE = 0, // RAM address space
62 ROM_SPACE = 1 // ROM address space number is 1
Sanjiv Gupta0e687712008-05-13 09:02:57 +000063 };
Sanjiv Gupta08b9b052009-01-21 05:44:05 +000064 enum PIC16Libcall {
Sanjiv Guptae0b4b0e2009-05-11 08:52:04 +000065 MUL_I8 = RTLIB::UNKNOWN_LIBCALL + 1,
Sanjiv Gupta1b046942009-01-13 19:18:47 +000066 SRA_I8,
67 SLL_I8,
68 SRL_I8,
Sanjiv Gupta1b046942009-01-13 19:18:47 +000069 PIC16UnknownCall
70 };
Sanjiv Gupta0e687712008-05-13 09:02:57 +000071 }
72
Sanjiv Gupta1b046942009-01-13 19:18:47 +000073
Sanjiv Gupta0e687712008-05-13 09:02:57 +000074 //===--------------------------------------------------------------------===//
75 // TargetLowering Implementation
76 //===--------------------------------------------------------------------===//
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000077 class PIC16TargetLowering : public TargetLowering {
Sanjiv Gupta0e687712008-05-13 09:02:57 +000078 public:
Sanjiv Gupta0e687712008-05-13 09:02:57 +000079 explicit PIC16TargetLowering(PIC16TargetMachine &TM);
80
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000081 /// getTargetNodeName - This method returns the name of a target specific
82 /// DAG node.
Sanjiv Gupta0e687712008-05-13 09:02:57 +000083 virtual const char *getTargetNodeName(unsigned Opcode) const;
Sanjiv Gupta1b046942009-01-13 19:18:47 +000084 /// getSetCCResultType - Return the ISD::SETCC ValueType
85 virtual MVT getSetCCResultType(MVT ValType) const;
Sanjiv Gupta08b9b052009-01-21 05:44:05 +000086 SDValue LowerShift(SDValue Op, SelectionDAG &DAG);
Sanjiv Gupta8e14eab2009-07-27 02:44:46 +000087 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG);
Sanjiv Gupta1b046942009-01-13 19:18:47 +000088 SDValue LowerADD(SDValue Op, SelectionDAG &DAG);
89 SDValue LowerSUB(SDValue Op, SelectionDAG &DAG);
Sanjiv Gupta8f78fa82008-11-26 10:53:50 +000090 SDValue LowerBinOp(SDValue Op, SelectionDAG &DAG);
Sanjiv Gupta7836fc12009-04-08 05:38:48 +000091 // Call returns
92 SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +000093 LowerDirectCallReturn(SDValue RetLabel, SDValue Chain, SDValue InFlag,
94 const SmallVectorImpl<ISD::InputArg> &Ins,
95 DebugLoc dl, SelectionDAG &DAG,
96 SmallVectorImpl<SDValue> &InVals);
Sanjiv Gupta7836fc12009-04-08 05:38:48 +000097 SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +000098 LowerIndirectCallReturn(SDValue Chain, SDValue InFlag,
99 SDValue DataAddr_Lo, SDValue DataAddr_Hi,
100 const SmallVectorImpl<ISD::InputArg> &Ins,
101 DebugLoc dl, SelectionDAG &DAG,
102 SmallVectorImpl<SDValue> &InVals);
Sanjiv Gupta7836fc12009-04-08 05:38:48 +0000103
104 // Call arguments
105 SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000106 LowerDirectCallArguments(SDValue ArgLabel, SDValue Chain, SDValue InFlag,
107 const SmallVectorImpl<ISD::OutputArg> &Outs,
108 DebugLoc dl, SelectionDAG &DAG);
Sanjiv Gupta7836fc12009-04-08 05:38:48 +0000109
110 SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000111 LowerIndirectCallArguments(SDValue Chain, SDValue InFlag,
Sanjiv Gupta7836fc12009-04-08 05:38:48 +0000112 SDValue DataAddr_Lo, SDValue DataAddr_Hi,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000113 const SmallVectorImpl<ISD::OutputArg> &Outs,
114 DebugLoc dl, SelectionDAG &DAG);
Sanjiv Gupta7836fc12009-04-08 05:38:48 +0000115
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000116 SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG);
117 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG);
118 SDValue getPIC16Cmp(SDValue LHS, SDValue RHS, unsigned OrigCC, SDValue &CC,
Dale Johannesen2fabcb22009-02-05 01:01:16 +0000119 SelectionDAG &DAG, DebugLoc dl);
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000120 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000121 MachineBasicBlock *MBB) const;
Sanjiv Gupta0e687712008-05-13 09:02:57 +0000122
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000123
Sanjiv Gupta08b9b052009-01-21 05:44:05 +0000124 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000125 virtual void ReplaceNodeResults(SDNode *N,
126 SmallVectorImpl<SDValue> &Results,
Duncan Sands1607f052008-12-01 11:39:25 +0000127 SelectionDAG &DAG);
Duncan Sands9fbc7e22009-01-21 09:00:29 +0000128 virtual void LowerOperationWrapper(SDNode *N,
129 SmallVectorImpl<SDValue> &Results,
130 SelectionDAG &DAG);
Sanjiv Gupta08b9b052009-01-21 05:44:05 +0000131
Dan Gohman98ca4f22009-08-05 01:29:28 +0000132 virtual SDValue
133 LowerFormalArguments(SDValue Chain,
134 unsigned CallConv,
135 bool isVarArg,
136 const SmallVectorImpl<ISD::InputArg> &Ins,
137 DebugLoc dl, SelectionDAG &DAG,
138 SmallVectorImpl<SDValue> &InVals);
139
140 virtual SDValue
141 LowerCall(SDValue Chain, SDValue Callee,
142 unsigned CallConv, bool isVarArg, bool isTailCall,
143 const SmallVectorImpl<ISD::OutputArg> &Outs,
144 const SmallVectorImpl<ISD::InputArg> &Ins,
145 DebugLoc dl, SelectionDAG &DAG,
146 SmallVectorImpl<SDValue> &InVals);
147
148 virtual SDValue
149 LowerReturn(SDValue Chain,
150 unsigned CallConv, bool isVarArg,
151 const SmallVectorImpl<ISD::OutputArg> &Outs,
152 DebugLoc dl, SelectionDAG &DAG);
153
Duncan Sands1607f052008-12-01 11:39:25 +0000154 SDValue ExpandStore(SDNode *N, SelectionDAG &DAG);
155 SDValue ExpandLoad(SDNode *N, SelectionDAG &DAG);
Duncan Sands1607f052008-12-01 11:39:25 +0000156 SDValue ExpandGlobalAddress(SDNode *N, SelectionDAG &DAG);
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000157 SDValue ExpandExternalSymbol(SDNode *N, SelectionDAG &DAG);
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000158 SDValue ExpandFrameIndex(SDNode *N, SelectionDAG &DAG);
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000159
160 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
161 SDValue PerformPIC16LoadCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Sanjiv Guptab84d5a42009-04-02 17:42:00 +0000162 SDValue PerformStoreCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000163
Sanjiv Guptacae1b622009-04-06 10:54:50 +0000164 // This function returns the Tmp Offset for FrameIndex. If any TmpOffset
165 // already exists for the FI then it returns the same else it creates the
166 // new offset and returns.
Sanjiv Guptaa3613be2009-04-10 15:10:14 +0000167 unsigned GetTmpOffsetForFI(unsigned FI, unsigned slot_size);
Sanjiv Guptacae1b622009-04-06 10:54:50 +0000168 void ResetTmpOffsetMap() { FiTmpOffsetMap.clear(); SetTmpSize(0); }
Sanjiv Guptae16178b2009-04-21 05:54:51 +0000169 void InitReservedFrameCount(const Function *F);
Sanjiv Guptacae1b622009-04-06 10:54:50 +0000170
171 // Return the size of Tmp variable
172 unsigned GetTmpSize() { return TmpSize; }
173 void SetTmpSize(unsigned Size) { TmpSize = Size; }
174
Bill Wendlingb4202b82009-07-01 18:50:55 +0000175 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000176 virtual unsigned getFunctionAlignment(const Function *) const {
177 // FIXME: The function never seems to be aligned.
178 return 1;
179 }
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000180 private:
Sanjiv Guptab84d5a42009-04-02 17:42:00 +0000181 // If the Node is a BUILD_PAIR representing a direct Address,
182 // then this function will return true.
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000183 bool isDirectAddress(const SDValue &Op);
184
185 // If the Node is a DirectAddress in ROM_SPACE then this
186 // function will return true
187 bool isRomAddress(const SDValue &Op);
188
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000189 // Extract the Lo and Hi component of Op.
190 void GetExpandedParts(SDValue Op, SelectionDAG &DAG, SDValue &Lo,
191 SDValue &Hi);
192
193
194 // Load pointer can be a direct or indirect address. In PIC16 direct
195 // addresses need Banksel and Indirect addresses need to be loaded to
196 // FSR first. Handle address specific cases here.
197 void LegalizeAddress(SDValue Ptr, SelectionDAG &DAG, SDValue &Chain,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000198 SDValue &NewPtr, unsigned &Offset, DebugLoc dl);
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000199
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000200 // FrameIndex should be broken down into ExternalSymbol and FrameOffset.
201 void LegalizeFrameIndex(SDValue Op, SelectionDAG &DAG, SDValue &ES,
202 int &Offset);
203
Sanjiv Gupta7836fc12009-04-08 05:38:48 +0000204 // For indirect calls data address of the callee frame need to be
205 // extracted. This function fills the arguments DataAddr_Lo and
206 // DataAddr_Hi with the address of the callee frame.
207 void GetDataAddress(DebugLoc dl, SDValue Callee, SDValue &Chain,
208 SDValue &DataAddr_Lo, SDValue &DataAddr_Hi,
209 SelectionDAG &DAG);
210
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000211 // We can not have both operands of a binary operation in W.
212 // This function is used to put one operand on stack and generate a load.
Dale Johannesen2fabcb22009-02-05 01:01:16 +0000213 SDValue ConvertToMemOperand(SDValue Op, SelectionDAG &DAG, DebugLoc dl);
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000214
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000215 // This function checks if we need to put an operand of an operation on
216 // stack and generate a load or not.
217 bool NeedToConvertToMemOp(SDValue Op, unsigned &MemOp);
218
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000219 /// Subtarget - Keep a pointer to the PIC16Subtarget around so that we can
220 /// make the right decision when generating code for different targets.
221 const PIC16Subtarget *Subtarget;
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000222
223
224 // Extending the LIB Call framework of LLVM
Sanjiv Guptab84d5a42009-04-02 17:42:00 +0000225 // to hold the names of PIC16Libcalls.
Sanjiv Gupta08b9b052009-01-21 05:44:05 +0000226 const char *PIC16LibcallNames[PIC16ISD::PIC16UnknownCall];
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000227
Sanjiv Guptab84d5a42009-04-02 17:42:00 +0000228 // To set and retrieve the lib call names.
Sanjiv Gupta08b9b052009-01-21 05:44:05 +0000229 void setPIC16LibcallName(PIC16ISD::PIC16Libcall Call, const char *Name);
230 const char *getPIC16LibcallName(PIC16ISD::PIC16Libcall Call);
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000231
Sanjiv Guptab84d5a42009-04-02 17:42:00 +0000232 // Make PIC16 Libcall.
Sanjiv Gupta08b9b052009-01-21 05:44:05 +0000233 SDValue MakePIC16Libcall(PIC16ISD::PIC16Libcall Call, MVT RetVT,
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000234 const SDValue *Ops, unsigned NumOps, bool isSigned,
Dale Johannesen7d2ad622009-01-30 23:10:59 +0000235 SelectionDAG &DAG, DebugLoc dl);
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000236
237 // Check if operation has a direct load operand.
238 inline bool isDirectLoad(const SDValue Op);
239
Sanjiv Guptacae1b622009-04-06 10:54:50 +0000240 private:
241 // The frameindexes generated for spill/reload are stack based.
242 // This maps maintain zero based indexes for these FIs.
243 std::map<unsigned, unsigned> FiTmpOffsetMap;
244 unsigned TmpSize;
Sanjiv Guptae16178b2009-04-21 05:54:51 +0000245
246 // These are the frames for return value and argument passing
247 // These FrameIndices will be expanded to foo.frame external symbol
248 // and all others will be expanded to foo.tmp external symbol.
249 unsigned ReservedFrameCount;
Sanjiv Gupta0e687712008-05-13 09:02:57 +0000250 };
251} // namespace llvm
252
253#endif // PIC16ISELLOWERING_H