blob: 4008a6a63cf802e6dbec37645dfef1b1add2b037 [file] [log] [blame]
Jim Grosbach2973b572010-01-06 16:48:02 +00001//===----- AggressiveAntiDepBreaker.cpp - Anti-dep breaker ----------------===//
David Goodwin34877712009-10-26 19:32:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AggressiveAntiDepBreaker class, which
11// implements register anti-dependence breaking during post-RA
12// scheduling. It attempts to break all anti-dependencies within a
13// block.
14//
15//===----------------------------------------------------------------------===//
16
David Goodwin4de099d2009-11-03 20:57:50 +000017#define DEBUG_TYPE "post-RA-sched"
David Goodwin34877712009-10-26 19:32:42 +000018#include "AggressiveAntiDepBreaker.h"
19#include "llvm/CodeGen/MachineBasicBlock.h"
20#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineInstr.h"
22#include "llvm/Target/TargetInstrInfo.h"
23#include "llvm/Target/TargetMachine.h"
24#include "llvm/Target/TargetRegisterInfo.h"
David Goodwine10deca2009-10-26 22:31:16 +000025#include "llvm/Support/CommandLine.h"
David Goodwin34877712009-10-26 19:32:42 +000026#include "llvm/Support/Debug.h"
27#include "llvm/Support/ErrorHandling.h"
28#include "llvm/Support/raw_ostream.h"
David Goodwin34877712009-10-26 19:32:42 +000029using namespace llvm;
30
David Goodwin3e72d302009-11-19 23:12:37 +000031// If DebugDiv > 0 then only break antidep with (ID % DebugDiv) == DebugMod
32static cl::opt<int>
33DebugDiv("agg-antidep-debugdiv",
Bob Wilson347fa3f2010-04-09 21:38:26 +000034 cl::desc("Debug control for aggressive anti-dep breaker"),
35 cl::init(0), cl::Hidden);
David Goodwin3e72d302009-11-19 23:12:37 +000036static cl::opt<int>
37DebugMod("agg-antidep-debugmod",
Bob Wilson347fa3f2010-04-09 21:38:26 +000038 cl::desc("Debug control for aggressive anti-dep breaker"),
39 cl::init(0), cl::Hidden);
David Goodwin3e72d302009-11-19 23:12:37 +000040
David Goodwin990d2852009-12-09 17:18:22 +000041AggressiveAntiDepState::AggressiveAntiDepState(const unsigned TargetRegs,
42 MachineBasicBlock *BB) :
43 NumTargetRegs(TargetRegs), GroupNodes(TargetRegs, 0) {
David Goodwin34877712009-10-26 19:32:42 +000044
David Goodwin990d2852009-12-09 17:18:22 +000045 const unsigned BBSize = BB->size();
46 for (unsigned i = 0; i < NumTargetRegs; ++i) {
47 // Initialize all registers to be in their own group. Initially we
48 // assign the register to the same-indexed GroupNode.
49 GroupNodeIndices[i] = i;
50 // Initialize the indices to indicate that no registers are live.
51 KillIndices[i] = ~0u;
52 DefIndices[i] = BBSize;
53 }
David Goodwin34877712009-10-26 19:32:42 +000054}
55
David Goodwine10deca2009-10-26 22:31:16 +000056unsigned AggressiveAntiDepState::GetGroup(unsigned Reg)
David Goodwin34877712009-10-26 19:32:42 +000057{
58 unsigned Node = GroupNodeIndices[Reg];
59 while (GroupNodes[Node] != Node)
60 Node = GroupNodes[Node];
61
62 return Node;
63}
64
David Goodwin87d21b92009-11-13 19:52:48 +000065void AggressiveAntiDepState::GetGroupRegs(
66 unsigned Group,
67 std::vector<unsigned> &Regs,
68 std::multimap<unsigned, AggressiveAntiDepState::RegisterReference> *RegRefs)
David Goodwin34877712009-10-26 19:32:42 +000069{
David Goodwin990d2852009-12-09 17:18:22 +000070 for (unsigned Reg = 0; Reg != NumTargetRegs; ++Reg) {
David Goodwin87d21b92009-11-13 19:52:48 +000071 if ((GetGroup(Reg) == Group) && (RegRefs->count(Reg) > 0))
David Goodwin34877712009-10-26 19:32:42 +000072 Regs.push_back(Reg);
73 }
74}
75
David Goodwine10deca2009-10-26 22:31:16 +000076unsigned AggressiveAntiDepState::UnionGroups(unsigned Reg1, unsigned Reg2)
David Goodwin34877712009-10-26 19:32:42 +000077{
78 assert(GroupNodes[0] == 0 && "GroupNode 0 not parent!");
79 assert(GroupNodeIndices[0] == 0 && "Reg 0 not in Group 0!");
Jim Grosbach2973b572010-01-06 16:48:02 +000080
David Goodwin34877712009-10-26 19:32:42 +000081 // find group for each register
82 unsigned Group1 = GetGroup(Reg1);
83 unsigned Group2 = GetGroup(Reg2);
Jim Grosbach2973b572010-01-06 16:48:02 +000084
David Goodwin34877712009-10-26 19:32:42 +000085 // if either group is 0, then that must become the parent
86 unsigned Parent = (Group1 == 0) ? Group1 : Group2;
87 unsigned Other = (Parent == Group1) ? Group2 : Group1;
88 GroupNodes.at(Other) = Parent;
89 return Parent;
90}
Jim Grosbach2973b572010-01-06 16:48:02 +000091
David Goodwine10deca2009-10-26 22:31:16 +000092unsigned AggressiveAntiDepState::LeaveGroup(unsigned Reg)
David Goodwin34877712009-10-26 19:32:42 +000093{
94 // Create a new GroupNode for Reg. Reg's existing GroupNode must
95 // stay as is because there could be other GroupNodes referring to
96 // it.
97 unsigned idx = GroupNodes.size();
98 GroupNodes.push_back(idx);
99 GroupNodeIndices[Reg] = idx;
100 return idx;
101}
102
David Goodwine10deca2009-10-26 22:31:16 +0000103bool AggressiveAntiDepState::IsLive(unsigned Reg)
David Goodwin34877712009-10-26 19:32:42 +0000104{
105 // KillIndex must be defined and DefIndex not defined for a register
106 // to be live.
107 return((KillIndices[Reg] != ~0u) && (DefIndices[Reg] == ~0u));
108}
109
David Goodwine10deca2009-10-26 22:31:16 +0000110
111
112AggressiveAntiDepBreaker::
David Goodwin0855dee2009-11-10 00:15:47 +0000113AggressiveAntiDepBreaker(MachineFunction& MFi,
Jim Grosbach2973b572010-01-06 16:48:02 +0000114 TargetSubtarget::RegClassVector& CriticalPathRCs) :
David Goodwine10deca2009-10-26 22:31:16 +0000115 AntiDepBreaker(), MF(MFi),
116 MRI(MF.getRegInfo()),
117 TRI(MF.getTarget().getRegisterInfo()),
118 AllocatableSet(TRI->getAllocatableSet(MF)),
David Goodwin557bbe62009-11-20 19:32:48 +0000119 State(NULL) {
David Goodwin87d21b92009-11-13 19:52:48 +0000120 /* Collect a bitset of all registers that are only broken if they
121 are on the critical path. */
122 for (unsigned i = 0, e = CriticalPathRCs.size(); i < e; ++i) {
123 BitVector CPSet = TRI->getAllocatableSet(MF, CriticalPathRCs[i]);
124 if (CriticalPathSet.none())
125 CriticalPathSet = CPSet;
126 else
127 CriticalPathSet |= CPSet;
128 }
Jim Grosbach2973b572010-01-06 16:48:02 +0000129
David Greene5393b252009-12-24 00:14:25 +0000130 DEBUG(dbgs() << "AntiDep Critical-Path Registers:");
Jim Grosbach2973b572010-01-06 16:48:02 +0000131 DEBUG(for (int r = CriticalPathSet.find_first(); r != -1;
David Goodwin87d21b92009-11-13 19:52:48 +0000132 r = CriticalPathSet.find_next(r))
David Greene5393b252009-12-24 00:14:25 +0000133 dbgs() << " " << TRI->getName(r));
134 DEBUG(dbgs() << '\n');
David Goodwine10deca2009-10-26 22:31:16 +0000135}
136
137AggressiveAntiDepBreaker::~AggressiveAntiDepBreaker() {
138 delete State;
David Goodwine10deca2009-10-26 22:31:16 +0000139}
140
141void AggressiveAntiDepBreaker::StartBlock(MachineBasicBlock *BB) {
142 assert(State == NULL);
David Goodwin990d2852009-12-09 17:18:22 +0000143 State = new AggressiveAntiDepState(TRI->getNumRegs(), BB);
David Goodwine10deca2009-10-26 22:31:16 +0000144
145 bool IsReturnBlock = (!BB->empty() && BB->back().getDesc().isReturn());
146 unsigned *KillIndices = State->GetKillIndices();
147 unsigned *DefIndices = State->GetDefIndices();
148
149 // Determine the live-out physregs for this block.
150 if (IsReturnBlock) {
151 // In a return block, examine the function live-out regs.
152 for (MachineRegisterInfo::liveout_iterator I = MRI.liveout_begin(),
153 E = MRI.liveout_end(); I != E; ++I) {
154 unsigned Reg = *I;
155 State->UnionGroups(Reg, 0);
156 KillIndices[Reg] = BB->size();
157 DefIndices[Reg] = ~0u;
158 // Repeat, for all aliases.
159 for (const unsigned *Alias = TRI->getAliasSet(Reg); *Alias; ++Alias) {
160 unsigned AliasReg = *Alias;
161 State->UnionGroups(AliasReg, 0);
162 KillIndices[AliasReg] = BB->size();
163 DefIndices[AliasReg] = ~0u;
164 }
165 }
166 } else {
167 // In a non-return block, examine the live-in regs of all successors.
168 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
169 SE = BB->succ_end(); SI != SE; ++SI)
170 for (MachineBasicBlock::livein_iterator I = (*SI)->livein_begin(),
171 E = (*SI)->livein_end(); I != E; ++I) {
172 unsigned Reg = *I;
173 State->UnionGroups(Reg, 0);
174 KillIndices[Reg] = BB->size();
175 DefIndices[Reg] = ~0u;
176 // Repeat, for all aliases.
177 for (const unsigned *Alias = TRI->getAliasSet(Reg); *Alias; ++Alias) {
178 unsigned AliasReg = *Alias;
179 State->UnionGroups(AliasReg, 0);
180 KillIndices[AliasReg] = BB->size();
181 DefIndices[AliasReg] = ~0u;
182 }
183 }
184 }
185
186 // Mark live-out callee-saved registers. In a return block this is
187 // all callee-saved registers. In non-return this is any
188 // callee-saved register that is not saved in the prolog.
189 const MachineFrameInfo *MFI = MF.getFrameInfo();
190 BitVector Pristine = MFI->getPristineRegs(BB);
191 for (const unsigned *I = TRI->getCalleeSavedRegs(); *I; ++I) {
192 unsigned Reg = *I;
193 if (!IsReturnBlock && !Pristine.test(Reg)) continue;
194 State->UnionGroups(Reg, 0);
195 KillIndices[Reg] = BB->size();
196 DefIndices[Reg] = ~0u;
197 // Repeat, for all aliases.
198 for (const unsigned *Alias = TRI->getAliasSet(Reg); *Alias; ++Alias) {
199 unsigned AliasReg = *Alias;
200 State->UnionGroups(AliasReg, 0);
201 KillIndices[AliasReg] = BB->size();
202 DefIndices[AliasReg] = ~0u;
203 }
204 }
205}
206
207void AggressiveAntiDepBreaker::FinishBlock() {
208 delete State;
209 State = NULL;
David Goodwine10deca2009-10-26 22:31:16 +0000210}
211
212void AggressiveAntiDepBreaker::Observe(MachineInstr *MI, unsigned Count,
Bob Wilson347fa3f2010-04-09 21:38:26 +0000213 unsigned InsertPosIndex) {
David Goodwine10deca2009-10-26 22:31:16 +0000214 assert(Count < InsertPosIndex && "Instruction index out of expected range!");
215
David Goodwin5b3c3082009-10-29 23:30:59 +0000216 std::set<unsigned> PassthruRegs;
217 GetPassthruRegs(MI, PassthruRegs);
218 PrescanInstruction(MI, Count, PassthruRegs);
219 ScanInstruction(MI, Count);
220
David Greene5393b252009-12-24 00:14:25 +0000221 DEBUG(dbgs() << "Observe: ");
David Goodwine10deca2009-10-26 22:31:16 +0000222 DEBUG(MI->dump());
David Greene5393b252009-12-24 00:14:25 +0000223 DEBUG(dbgs() << "\tRegs:");
David Goodwine10deca2009-10-26 22:31:16 +0000224
225 unsigned *DefIndices = State->GetDefIndices();
David Goodwin990d2852009-12-09 17:18:22 +0000226 for (unsigned Reg = 0; Reg != TRI->getNumRegs(); ++Reg) {
David Goodwine10deca2009-10-26 22:31:16 +0000227 // If Reg is current live, then mark that it can't be renamed as
228 // we don't know the extent of its live-range anymore (now that it
229 // has been scheduled). If it is not live but was defined in the
230 // previous schedule region, then set its def index to the most
231 // conservative location (i.e. the beginning of the previous
232 // schedule region).
233 if (State->IsLive(Reg)) {
234 DEBUG(if (State->GetGroup(Reg) != 0)
Jim Grosbach2973b572010-01-06 16:48:02 +0000235 dbgs() << " " << TRI->getName(Reg) << "=g" <<
David Goodwine10deca2009-10-26 22:31:16 +0000236 State->GetGroup(Reg) << "->g0(region live-out)");
237 State->UnionGroups(Reg, 0);
Jim Grosbach2973b572010-01-06 16:48:02 +0000238 } else if ((DefIndices[Reg] < InsertPosIndex)
239 && (DefIndices[Reg] >= Count)) {
David Goodwine10deca2009-10-26 22:31:16 +0000240 DefIndices[Reg] = Count;
241 }
242 }
David Greene5393b252009-12-24 00:14:25 +0000243 DEBUG(dbgs() << '\n');
David Goodwine10deca2009-10-26 22:31:16 +0000244}
245
David Goodwin34877712009-10-26 19:32:42 +0000246bool AggressiveAntiDepBreaker::IsImplicitDefUse(MachineInstr *MI,
Bob Wilson347fa3f2010-04-09 21:38:26 +0000247 MachineOperand& MO)
David Goodwin34877712009-10-26 19:32:42 +0000248{
249 if (!MO.isReg() || !MO.isImplicit())
250 return false;
251
252 unsigned Reg = MO.getReg();
253 if (Reg == 0)
254 return false;
255
256 MachineOperand *Op = NULL;
257 if (MO.isDef())
258 Op = MI->findRegisterUseOperand(Reg, true);
259 else
260 Op = MI->findRegisterDefOperand(Reg);
261
262 return((Op != NULL) && Op->isImplicit());
263}
264
265void AggressiveAntiDepBreaker::GetPassthruRegs(MachineInstr *MI,
266 std::set<unsigned>& PassthruRegs) {
267 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
268 MachineOperand &MO = MI->getOperand(i);
269 if (!MO.isReg()) continue;
Jim Grosbach2973b572010-01-06 16:48:02 +0000270 if ((MO.isDef() && MI->isRegTiedToUseOperand(i)) ||
David Goodwin34877712009-10-26 19:32:42 +0000271 IsImplicitDefUse(MI, MO)) {
272 const unsigned Reg = MO.getReg();
273 PassthruRegs.insert(Reg);
274 for (const unsigned *Subreg = TRI->getSubRegisters(Reg);
275 *Subreg; ++Subreg) {
276 PassthruRegs.insert(*Subreg);
277 }
278 }
279 }
280}
281
David Goodwin557bbe62009-11-20 19:32:48 +0000282/// AntiDepEdges - Return in Edges the anti- and output- dependencies
283/// in SU that we want to consider for breaking.
Dan Gohman66db3a02010-04-19 23:11:58 +0000284static void AntiDepEdges(const SUnit *SU, std::vector<const SDep*>& Edges) {
David Goodwin557bbe62009-11-20 19:32:48 +0000285 SmallSet<unsigned, 4> RegSet;
Dan Gohman66db3a02010-04-19 23:11:58 +0000286 for (SUnit::const_pred_iterator P = SU->Preds.begin(), PE = SU->Preds.end();
David Goodwin34877712009-10-26 19:32:42 +0000287 P != PE; ++P) {
David Goodwin12dd99d2009-11-12 19:08:21 +0000288 if ((P->getKind() == SDep::Anti) || (P->getKind() == SDep::Output)) {
David Goodwin34877712009-10-26 19:32:42 +0000289 unsigned Reg = P->getReg();
David Goodwin557bbe62009-11-20 19:32:48 +0000290 if (RegSet.count(Reg) == 0) {
David Goodwin34877712009-10-26 19:32:42 +0000291 Edges.push_back(&*P);
David Goodwin557bbe62009-11-20 19:32:48 +0000292 RegSet.insert(Reg);
David Goodwin34877712009-10-26 19:32:42 +0000293 }
294 }
295 }
296}
297
David Goodwin87d21b92009-11-13 19:52:48 +0000298/// CriticalPathStep - Return the next SUnit after SU on the bottom-up
299/// critical path.
Dan Gohman66db3a02010-04-19 23:11:58 +0000300static const SUnit *CriticalPathStep(const SUnit *SU) {
301 const SDep *Next = 0;
David Goodwin87d21b92009-11-13 19:52:48 +0000302 unsigned NextDepth = 0;
303 // Find the predecessor edge with the greatest depth.
304 if (SU != 0) {
Dan Gohman66db3a02010-04-19 23:11:58 +0000305 for (SUnit::const_pred_iterator P = SU->Preds.begin(), PE = SU->Preds.end();
David Goodwin87d21b92009-11-13 19:52:48 +0000306 P != PE; ++P) {
Dan Gohman66db3a02010-04-19 23:11:58 +0000307 const SUnit *PredSU = P->getSUnit();
David Goodwin87d21b92009-11-13 19:52:48 +0000308 unsigned PredLatency = P->getLatency();
309 unsigned PredTotalLatency = PredSU->getDepth() + PredLatency;
310 // In the case of a latency tie, prefer an anti-dependency edge over
311 // other types of edges.
312 if (NextDepth < PredTotalLatency ||
313 (NextDepth == PredTotalLatency && P->getKind() == SDep::Anti)) {
314 NextDepth = PredTotalLatency;
315 Next = &*P;
316 }
317 }
318 }
319
320 return (Next) ? Next->getSUnit() : 0;
321}
322
David Goodwin67a8a7b2009-10-29 19:17:04 +0000323void AggressiveAntiDepBreaker::HandleLastUse(unsigned Reg, unsigned KillIdx,
Jim Grosbach2973b572010-01-06 16:48:02 +0000324 const char *tag,
325 const char *header,
David Goodwin3e72d302009-11-19 23:12:37 +0000326 const char *footer) {
David Goodwin67a8a7b2009-10-29 19:17:04 +0000327 unsigned *KillIndices = State->GetKillIndices();
328 unsigned *DefIndices = State->GetDefIndices();
Jim Grosbach2973b572010-01-06 16:48:02 +0000329 std::multimap<unsigned, AggressiveAntiDepState::RegisterReference>&
David Goodwin67a8a7b2009-10-29 19:17:04 +0000330 RegRefs = State->GetRegRefs();
331
332 if (!State->IsLive(Reg)) {
333 KillIndices[Reg] = KillIdx;
334 DefIndices[Reg] = ~0u;
335 RegRefs.erase(Reg);
336 State->LeaveGroup(Reg);
David Goodwin3e72d302009-11-19 23:12:37 +0000337 DEBUG(if (header != NULL) {
David Greene5393b252009-12-24 00:14:25 +0000338 dbgs() << header << TRI->getName(Reg); header = NULL; });
339 DEBUG(dbgs() << "->g" << State->GetGroup(Reg) << tag);
David Goodwin67a8a7b2009-10-29 19:17:04 +0000340 }
341 // Repeat for subregisters.
342 for (const unsigned *Subreg = TRI->getSubRegisters(Reg);
343 *Subreg; ++Subreg) {
344 unsigned SubregReg = *Subreg;
345 if (!State->IsLive(SubregReg)) {
346 KillIndices[SubregReg] = KillIdx;
347 DefIndices[SubregReg] = ~0u;
348 RegRefs.erase(SubregReg);
349 State->LeaveGroup(SubregReg);
David Goodwin3e72d302009-11-19 23:12:37 +0000350 DEBUG(if (header != NULL) {
David Greene5393b252009-12-24 00:14:25 +0000351 dbgs() << header << TRI->getName(Reg); header = NULL; });
352 DEBUG(dbgs() << " " << TRI->getName(SubregReg) << "->g" <<
David Goodwin67a8a7b2009-10-29 19:17:04 +0000353 State->GetGroup(SubregReg) << tag);
354 }
355 }
David Goodwin3e72d302009-11-19 23:12:37 +0000356
David Greene5393b252009-12-24 00:14:25 +0000357 DEBUG(if ((header == NULL) && (footer != NULL)) dbgs() << footer);
David Goodwin67a8a7b2009-10-29 19:17:04 +0000358}
359
Jim Grosbach2973b572010-01-06 16:48:02 +0000360void AggressiveAntiDepBreaker::PrescanInstruction(MachineInstr *MI,
361 unsigned Count,
Bob Wilson347fa3f2010-04-09 21:38:26 +0000362 std::set<unsigned>& PassthruRegs) {
David Goodwine10deca2009-10-26 22:31:16 +0000363 unsigned *DefIndices = State->GetDefIndices();
Jim Grosbach2973b572010-01-06 16:48:02 +0000364 std::multimap<unsigned, AggressiveAntiDepState::RegisterReference>&
David Goodwine10deca2009-10-26 22:31:16 +0000365 RegRefs = State->GetRegRefs();
366
David Goodwin67a8a7b2009-10-29 19:17:04 +0000367 // Handle dead defs by simulating a last-use of the register just
368 // after the def. A dead def can occur because the def is truely
369 // dead, or because only a subregister is live at the def. If we
370 // don't do this the dead def will be incorrectly merged into the
371 // previous def.
David Goodwin34877712009-10-26 19:32:42 +0000372 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
373 MachineOperand &MO = MI->getOperand(i);
374 if (!MO.isReg() || !MO.isDef()) continue;
375 unsigned Reg = MO.getReg();
376 if (Reg == 0) continue;
Jim Grosbach2973b572010-01-06 16:48:02 +0000377
David Goodwin3e72d302009-11-19 23:12:37 +0000378 HandleLastUse(Reg, Count + 1, "", "\tDead Def: ", "\n");
David Goodwin34877712009-10-26 19:32:42 +0000379 }
380
David Greene5393b252009-12-24 00:14:25 +0000381 DEBUG(dbgs() << "\tDef Groups:");
David Goodwin34877712009-10-26 19:32:42 +0000382 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
383 MachineOperand &MO = MI->getOperand(i);
384 if (!MO.isReg() || !MO.isDef()) continue;
385 unsigned Reg = MO.getReg();
386 if (Reg == 0) continue;
387
Jim Grosbach2973b572010-01-06 16:48:02 +0000388 DEBUG(dbgs() << " " << TRI->getName(Reg) << "=g" << State->GetGroup(Reg));
David Goodwin34877712009-10-26 19:32:42 +0000389
David Goodwin67a8a7b2009-10-29 19:17:04 +0000390 // If MI's defs have a special allocation requirement, don't allow
David Goodwin34877712009-10-26 19:32:42 +0000391 // any def registers to be changed. Also assume all registers
392 // defined in a call must not be changed (ABI).
393 if (MI->getDesc().isCall() || MI->getDesc().hasExtraDefRegAllocReq()) {
David Greene5393b252009-12-24 00:14:25 +0000394 DEBUG(if (State->GetGroup(Reg) != 0) dbgs() << "->g0(alloc-req)");
David Goodwine10deca2009-10-26 22:31:16 +0000395 State->UnionGroups(Reg, 0);
David Goodwin34877712009-10-26 19:32:42 +0000396 }
397
398 // Any aliased that are live at this point are completely or
David Goodwin67a8a7b2009-10-29 19:17:04 +0000399 // partially defined here, so group those aliases with Reg.
David Goodwin34877712009-10-26 19:32:42 +0000400 for (const unsigned *Alias = TRI->getAliasSet(Reg); *Alias; ++Alias) {
401 unsigned AliasReg = *Alias;
David Goodwine10deca2009-10-26 22:31:16 +0000402 if (State->IsLive(AliasReg)) {
403 State->UnionGroups(Reg, AliasReg);
Jim Grosbach2973b572010-01-06 16:48:02 +0000404 DEBUG(dbgs() << "->g" << State->GetGroup(Reg) << "(via " <<
David Goodwin34877712009-10-26 19:32:42 +0000405 TRI->getName(AliasReg) << ")");
406 }
407 }
Jim Grosbach2973b572010-01-06 16:48:02 +0000408
David Goodwin34877712009-10-26 19:32:42 +0000409 // Note register reference...
410 const TargetRegisterClass *RC = NULL;
411 if (i < MI->getDesc().getNumOperands())
412 RC = MI->getDesc().OpInfo[i].getRegClass(TRI);
David Goodwine10deca2009-10-26 22:31:16 +0000413 AggressiveAntiDepState::RegisterReference RR = { &MO, RC };
David Goodwin34877712009-10-26 19:32:42 +0000414 RegRefs.insert(std::make_pair(Reg, RR));
415 }
416
David Greene5393b252009-12-24 00:14:25 +0000417 DEBUG(dbgs() << '\n');
David Goodwin67a8a7b2009-10-29 19:17:04 +0000418
419 // Scan the register defs for this instruction and update
420 // live-ranges.
421 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
422 MachineOperand &MO = MI->getOperand(i);
423 if (!MO.isReg() || !MO.isDef()) continue;
424 unsigned Reg = MO.getReg();
425 if (Reg == 0) continue;
David Goodwin3e72d302009-11-19 23:12:37 +0000426 // Ignore KILLs and passthru registers for liveness...
Chris Lattner518bb532010-02-09 19:54:29 +0000427 if (MI->isKill() || (PassthruRegs.count(Reg) != 0))
David Goodwin3e72d302009-11-19 23:12:37 +0000428 continue;
David Goodwin67a8a7b2009-10-29 19:17:04 +0000429
David Goodwin3e72d302009-11-19 23:12:37 +0000430 // Update def for Reg and aliases.
David Goodwin67a8a7b2009-10-29 19:17:04 +0000431 DefIndices[Reg] = Count;
David Goodwin3e72d302009-11-19 23:12:37 +0000432 for (const unsigned *Alias = TRI->getAliasSet(Reg);
433 *Alias; ++Alias) {
434 unsigned AliasReg = *Alias;
435 DefIndices[AliasReg] = Count;
David Goodwin67a8a7b2009-10-29 19:17:04 +0000436 }
437 }
David Goodwin34877712009-10-26 19:32:42 +0000438}
439
440void AggressiveAntiDepBreaker::ScanInstruction(MachineInstr *MI,
Bob Wilson347fa3f2010-04-09 21:38:26 +0000441 unsigned Count) {
David Greene5393b252009-12-24 00:14:25 +0000442 DEBUG(dbgs() << "\tUse Groups:");
Jim Grosbach2973b572010-01-06 16:48:02 +0000443 std::multimap<unsigned, AggressiveAntiDepState::RegisterReference>&
David Goodwine10deca2009-10-26 22:31:16 +0000444 RegRefs = State->GetRegRefs();
David Goodwin34877712009-10-26 19:32:42 +0000445
446 // Scan the register uses for this instruction and update
447 // live-ranges, groups and RegRefs.
448 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
449 MachineOperand &MO = MI->getOperand(i);
450 if (!MO.isReg() || !MO.isUse()) continue;
451 unsigned Reg = MO.getReg();
452 if (Reg == 0) continue;
Jim Grosbach2973b572010-01-06 16:48:02 +0000453
454 DEBUG(dbgs() << " " << TRI->getName(Reg) << "=g" <<
455 State->GetGroup(Reg));
David Goodwin34877712009-10-26 19:32:42 +0000456
457 // It wasn't previously live but now it is, this is a kill. Forget
458 // the previous live-range information and start a new live-range
459 // for the register.
David Goodwin67a8a7b2009-10-29 19:17:04 +0000460 HandleLastUse(Reg, Count, "(last-use)");
David Goodwin34877712009-10-26 19:32:42 +0000461
462 // If MI's uses have special allocation requirement, don't allow
463 // any use registers to be changed. Also assume all registers
464 // used in a call must not be changed (ABI).
465 if (MI->getDesc().isCall() || MI->getDesc().hasExtraSrcRegAllocReq()) {
David Greene5393b252009-12-24 00:14:25 +0000466 DEBUG(if (State->GetGroup(Reg) != 0) dbgs() << "->g0(alloc-req)");
David Goodwine10deca2009-10-26 22:31:16 +0000467 State->UnionGroups(Reg, 0);
David Goodwin34877712009-10-26 19:32:42 +0000468 }
469
470 // Note register reference...
471 const TargetRegisterClass *RC = NULL;
472 if (i < MI->getDesc().getNumOperands())
473 RC = MI->getDesc().OpInfo[i].getRegClass(TRI);
David Goodwine10deca2009-10-26 22:31:16 +0000474 AggressiveAntiDepState::RegisterReference RR = { &MO, RC };
David Goodwin34877712009-10-26 19:32:42 +0000475 RegRefs.insert(std::make_pair(Reg, RR));
476 }
Jim Grosbach2973b572010-01-06 16:48:02 +0000477
David Greene5393b252009-12-24 00:14:25 +0000478 DEBUG(dbgs() << '\n');
David Goodwin34877712009-10-26 19:32:42 +0000479
480 // Form a group of all defs and uses of a KILL instruction to ensure
481 // that all registers are renamed as a group.
Chris Lattner518bb532010-02-09 19:54:29 +0000482 if (MI->isKill()) {
David Greene5393b252009-12-24 00:14:25 +0000483 DEBUG(dbgs() << "\tKill Group:");
David Goodwin34877712009-10-26 19:32:42 +0000484
485 unsigned FirstReg = 0;
486 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
487 MachineOperand &MO = MI->getOperand(i);
488 if (!MO.isReg()) continue;
489 unsigned Reg = MO.getReg();
490 if (Reg == 0) continue;
Jim Grosbach2973b572010-01-06 16:48:02 +0000491
David Goodwin34877712009-10-26 19:32:42 +0000492 if (FirstReg != 0) {
David Greene5393b252009-12-24 00:14:25 +0000493 DEBUG(dbgs() << "=" << TRI->getName(Reg));
David Goodwine10deca2009-10-26 22:31:16 +0000494 State->UnionGroups(FirstReg, Reg);
David Goodwin34877712009-10-26 19:32:42 +0000495 } else {
David Greene5393b252009-12-24 00:14:25 +0000496 DEBUG(dbgs() << " " << TRI->getName(Reg));
David Goodwin34877712009-10-26 19:32:42 +0000497 FirstReg = Reg;
498 }
499 }
Jim Grosbach2973b572010-01-06 16:48:02 +0000500
David Greene5393b252009-12-24 00:14:25 +0000501 DEBUG(dbgs() << "->g" << State->GetGroup(FirstReg) << '\n');
David Goodwin34877712009-10-26 19:32:42 +0000502 }
503}
504
505BitVector AggressiveAntiDepBreaker::GetRenameRegisters(unsigned Reg) {
506 BitVector BV(TRI->getNumRegs(), false);
507 bool first = true;
508
509 // Check all references that need rewriting for Reg. For each, use
510 // the corresponding register class to narrow the set of registers
511 // that are appropriate for renaming.
Jim Grosbach2973b572010-01-06 16:48:02 +0000512 std::pair<std::multimap<unsigned,
David Goodwine10deca2009-10-26 22:31:16 +0000513 AggressiveAntiDepState::RegisterReference>::iterator,
514 std::multimap<unsigned,
515 AggressiveAntiDepState::RegisterReference>::iterator>
516 Range = State->GetRegRefs().equal_range(Reg);
Jim Grosbach2973b572010-01-06 16:48:02 +0000517 for (std::multimap<unsigned,
518 AggressiveAntiDepState::RegisterReference>::iterator Q = Range.first,
519 QE = Range.second; Q != QE; ++Q) {
David Goodwin34877712009-10-26 19:32:42 +0000520 const TargetRegisterClass *RC = Q->second.RC;
521 if (RC == NULL) continue;
522
523 BitVector RCBV = TRI->getAllocatableSet(MF, RC);
524 if (first) {
525 BV |= RCBV;
526 first = false;
527 } else {
528 BV &= RCBV;
529 }
530
David Greene5393b252009-12-24 00:14:25 +0000531 DEBUG(dbgs() << " " << RC->getName());
David Goodwin34877712009-10-26 19:32:42 +0000532 }
Jim Grosbach2973b572010-01-06 16:48:02 +0000533
David Goodwin34877712009-10-26 19:32:42 +0000534 return BV;
Jim Grosbach2973b572010-01-06 16:48:02 +0000535}
David Goodwin34877712009-10-26 19:32:42 +0000536
537bool AggressiveAntiDepBreaker::FindSuitableFreeRegisters(
David Goodwin54097832009-11-05 01:19:35 +0000538 unsigned AntiDepGroupIndex,
539 RenameOrderType& RenameOrder,
540 std::map<unsigned, unsigned> &RenameMap) {
David Goodwine10deca2009-10-26 22:31:16 +0000541 unsigned *KillIndices = State->GetKillIndices();
542 unsigned *DefIndices = State->GetDefIndices();
Jim Grosbach2973b572010-01-06 16:48:02 +0000543 std::multimap<unsigned, AggressiveAntiDepState::RegisterReference>&
David Goodwine10deca2009-10-26 22:31:16 +0000544 RegRefs = State->GetRegRefs();
545
David Goodwin87d21b92009-11-13 19:52:48 +0000546 // Collect all referenced registers in the same group as
547 // AntiDepReg. These all need to be renamed together if we are to
548 // break the anti-dependence.
David Goodwin34877712009-10-26 19:32:42 +0000549 std::vector<unsigned> Regs;
David Goodwin87d21b92009-11-13 19:52:48 +0000550 State->GetGroupRegs(AntiDepGroupIndex, Regs, &RegRefs);
David Goodwin34877712009-10-26 19:32:42 +0000551 assert(Regs.size() > 0 && "Empty register group!");
552 if (Regs.size() == 0)
553 return false;
554
555 // Find the "superest" register in the group. At the same time,
556 // collect the BitVector of registers that can be used to rename
557 // each register.
Jim Grosbach2973b572010-01-06 16:48:02 +0000558 DEBUG(dbgs() << "\tRename Candidates for Group g" << AntiDepGroupIndex
559 << ":\n");
David Goodwin34877712009-10-26 19:32:42 +0000560 std::map<unsigned, BitVector> RenameRegisterMap;
561 unsigned SuperReg = 0;
562 for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
563 unsigned Reg = Regs[i];
564 if ((SuperReg == 0) || TRI->isSuperRegister(SuperReg, Reg))
565 SuperReg = Reg;
566
567 // If Reg has any references, then collect possible rename regs
568 if (RegRefs.count(Reg) > 0) {
David Greene5393b252009-12-24 00:14:25 +0000569 DEBUG(dbgs() << "\t\t" << TRI->getName(Reg) << ":");
Jim Grosbach2973b572010-01-06 16:48:02 +0000570
David Goodwin34877712009-10-26 19:32:42 +0000571 BitVector BV = GetRenameRegisters(Reg);
572 RenameRegisterMap.insert(std::pair<unsigned, BitVector>(Reg, BV));
573
David Greene5393b252009-12-24 00:14:25 +0000574 DEBUG(dbgs() << " ::");
David Goodwin34877712009-10-26 19:32:42 +0000575 DEBUG(for (int r = BV.find_first(); r != -1; r = BV.find_next(r))
David Greene5393b252009-12-24 00:14:25 +0000576 dbgs() << " " << TRI->getName(r));
577 DEBUG(dbgs() << "\n");
David Goodwin34877712009-10-26 19:32:42 +0000578 }
579 }
580
581 // All group registers should be a subreg of SuperReg.
582 for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
583 unsigned Reg = Regs[i];
584 if (Reg == SuperReg) continue;
585 bool IsSub = TRI->isSubRegister(SuperReg, Reg);
586 assert(IsSub && "Expecting group subregister");
587 if (!IsSub)
588 return false;
589 }
590
David Goodwin00621ef2009-11-20 23:33:54 +0000591#ifndef NDEBUG
592 // If DebugDiv > 0 then only rename (renamecnt % DebugDiv) == DebugMod
593 if (DebugDiv > 0) {
594 static int renamecnt = 0;
595 if (renamecnt++ % DebugDiv != DebugMod)
596 return false;
Jim Grosbach2973b572010-01-06 16:48:02 +0000597
David Greene5393b252009-12-24 00:14:25 +0000598 dbgs() << "*** Performing rename " << TRI->getName(SuperReg) <<
David Goodwin00621ef2009-11-20 23:33:54 +0000599 " for debug ***\n";
600 }
601#endif
602
David Goodwin54097832009-11-05 01:19:35 +0000603 // Check each possible rename register for SuperReg in round-robin
604 // order. If that register is available, and the corresponding
605 // registers are available for the other group subregisters, then we
606 // can use those registers to rename.
Jim Grosbach2973b572010-01-06 16:48:02 +0000607 const TargetRegisterClass *SuperRC =
David Goodwin54097832009-11-05 01:19:35 +0000608 TRI->getPhysicalRegisterRegClass(SuperReg, MVT::Other);
Jim Grosbach2973b572010-01-06 16:48:02 +0000609
David Goodwin54097832009-11-05 01:19:35 +0000610 const TargetRegisterClass::iterator RB = SuperRC->allocation_order_begin(MF);
611 const TargetRegisterClass::iterator RE = SuperRC->allocation_order_end(MF);
612 if (RB == RE) {
David Greene5393b252009-12-24 00:14:25 +0000613 DEBUG(dbgs() << "\tEmpty Super Regclass!!\n");
David Goodwin54097832009-11-05 01:19:35 +0000614 return false;
615 }
616
David Greene5393b252009-12-24 00:14:25 +0000617 DEBUG(dbgs() << "\tFind Registers:");
David Goodwin3e72d302009-11-19 23:12:37 +0000618
David Goodwin54097832009-11-05 01:19:35 +0000619 if (RenameOrder.count(SuperRC) == 0)
620 RenameOrder.insert(RenameOrderType::value_type(SuperRC, RE));
621
David Goodwin98f2f1a2009-11-05 01:45:50 +0000622 const TargetRegisterClass::iterator OrigR = RenameOrder[SuperRC];
David Goodwin54097832009-11-05 01:19:35 +0000623 const TargetRegisterClass::iterator EndR = ((OrigR == RE) ? RB : OrigR);
624 TargetRegisterClass::iterator R = OrigR;
625 do {
626 if (R == RB) R = RE;
627 --R;
David Goodwin00621ef2009-11-20 23:33:54 +0000628 const unsigned NewSuperReg = *R;
David Goodwin34877712009-10-26 19:32:42 +0000629 // Don't replace a register with itself.
David Goodwin00621ef2009-11-20 23:33:54 +0000630 if (NewSuperReg == SuperReg) continue;
Jim Grosbach2973b572010-01-06 16:48:02 +0000631
David Greene5393b252009-12-24 00:14:25 +0000632 DEBUG(dbgs() << " [" << TRI->getName(NewSuperReg) << ':');
David Goodwin00621ef2009-11-20 23:33:54 +0000633 RenameMap.clear();
634
635 // For each referenced group register (which must be a SuperReg or
636 // a subregister of SuperReg), find the corresponding subregister
637 // of NewSuperReg and make sure it is free to be renamed.
638 for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
639 unsigned Reg = Regs[i];
640 unsigned NewReg = 0;
641 if (Reg == SuperReg) {
642 NewReg = NewSuperReg;
643 } else {
644 unsigned NewSubRegIdx = TRI->getSubRegIndex(SuperReg, Reg);
645 if (NewSubRegIdx != 0)
646 NewReg = TRI->getSubReg(NewSuperReg, NewSubRegIdx);
David Goodwin34877712009-10-26 19:32:42 +0000647 }
David Goodwin00621ef2009-11-20 23:33:54 +0000648
David Greene5393b252009-12-24 00:14:25 +0000649 DEBUG(dbgs() << " " << TRI->getName(NewReg));
Jim Grosbach2973b572010-01-06 16:48:02 +0000650
David Goodwin00621ef2009-11-20 23:33:54 +0000651 // Check if Reg can be renamed to NewReg.
652 BitVector BV = RenameRegisterMap[Reg];
653 if (!BV.test(NewReg)) {
David Greene5393b252009-12-24 00:14:25 +0000654 DEBUG(dbgs() << "(no rename)");
David Goodwin00621ef2009-11-20 23:33:54 +0000655 goto next_super_reg;
656 }
657
658 // If NewReg is dead and NewReg's most recent def is not before
659 // Regs's kill, it's safe to replace Reg with NewReg. We
660 // must also check all aliases of NewReg, because we can't define a
661 // register when any sub or super is already live.
662 if (State->IsLive(NewReg) || (KillIndices[Reg] > DefIndices[NewReg])) {
David Greene5393b252009-12-24 00:14:25 +0000663 DEBUG(dbgs() << "(live)");
David Goodwin00621ef2009-11-20 23:33:54 +0000664 goto next_super_reg;
665 } else {
666 bool found = false;
667 for (const unsigned *Alias = TRI->getAliasSet(NewReg);
668 *Alias; ++Alias) {
669 unsigned AliasReg = *Alias;
Jim Grosbach2973b572010-01-06 16:48:02 +0000670 if (State->IsLive(AliasReg) ||
671 (KillIndices[Reg] > DefIndices[AliasReg])) {
David Greene5393b252009-12-24 00:14:25 +0000672 DEBUG(dbgs() << "(alias " << TRI->getName(AliasReg) << " live)");
David Goodwin00621ef2009-11-20 23:33:54 +0000673 found = true;
674 break;
675 }
676 }
677 if (found)
678 goto next_super_reg;
679 }
Jim Grosbach2973b572010-01-06 16:48:02 +0000680
David Goodwin00621ef2009-11-20 23:33:54 +0000681 // Record that 'Reg' can be renamed to 'NewReg'.
682 RenameMap.insert(std::pair<unsigned, unsigned>(Reg, NewReg));
David Goodwin34877712009-10-26 19:32:42 +0000683 }
Jim Grosbach2973b572010-01-06 16:48:02 +0000684
David Goodwin00621ef2009-11-20 23:33:54 +0000685 // If we fall-out here, then every register in the group can be
686 // renamed, as recorded in RenameMap.
687 RenameOrder.erase(SuperRC);
688 RenameOrder.insert(RenameOrderType::value_type(SuperRC, R));
David Greene5393b252009-12-24 00:14:25 +0000689 DEBUG(dbgs() << "]\n");
David Goodwin00621ef2009-11-20 23:33:54 +0000690 return true;
691
692 next_super_reg:
David Greene5393b252009-12-24 00:14:25 +0000693 DEBUG(dbgs() << ']');
David Goodwin54097832009-11-05 01:19:35 +0000694 } while (R != EndR);
David Goodwin34877712009-10-26 19:32:42 +0000695
David Greene5393b252009-12-24 00:14:25 +0000696 DEBUG(dbgs() << '\n');
David Goodwin34877712009-10-26 19:32:42 +0000697
698 // No registers are free and available!
699 return false;
700}
701
702/// BreakAntiDependencies - Identifiy anti-dependencies within the
703/// ScheduleDAG and break them by renaming registers.
704///
David Goodwine10deca2009-10-26 22:31:16 +0000705unsigned AggressiveAntiDepBreaker::BreakAntiDependencies(
Dan Gohman66db3a02010-04-19 23:11:58 +0000706 const std::vector<SUnit>& SUnits,
707 MachineBasicBlock::iterator Begin,
708 MachineBasicBlock::iterator End,
David Goodwine10deca2009-10-26 22:31:16 +0000709 unsigned InsertPosIndex) {
710 unsigned *KillIndices = State->GetKillIndices();
711 unsigned *DefIndices = State->GetDefIndices();
Jim Grosbach2973b572010-01-06 16:48:02 +0000712 std::multimap<unsigned, AggressiveAntiDepState::RegisterReference>&
David Goodwine10deca2009-10-26 22:31:16 +0000713 RegRefs = State->GetRegRefs();
714
David Goodwin34877712009-10-26 19:32:42 +0000715 // The code below assumes that there is at least one instruction,
716 // so just duck out immediately if the block is empty.
David Goodwin4de099d2009-11-03 20:57:50 +0000717 if (SUnits.empty()) return 0;
Jim Grosbach2973b572010-01-06 16:48:02 +0000718
David Goodwin54097832009-11-05 01:19:35 +0000719 // For each regclass the next register to use for renaming.
720 RenameOrderType RenameOrder;
David Goodwin34877712009-10-26 19:32:42 +0000721
722 // ...need a map from MI to SUnit.
Dan Gohman66db3a02010-04-19 23:11:58 +0000723 std::map<MachineInstr *, const SUnit *> MISUnitMap;
David Goodwin34877712009-10-26 19:32:42 +0000724 for (unsigned i = 0, e = SUnits.size(); i != e; ++i) {
Dan Gohman66db3a02010-04-19 23:11:58 +0000725 const SUnit *SU = &SUnits[i];
726 MISUnitMap.insert(std::pair<MachineInstr *, const SUnit *>(SU->getInstr(),
727 SU));
David Goodwin34877712009-10-26 19:32:42 +0000728 }
729
David Goodwin87d21b92009-11-13 19:52:48 +0000730 // Track progress along the critical path through the SUnit graph as
731 // we walk the instructions. This is needed for regclasses that only
732 // break critical-path anti-dependencies.
Dan Gohman66db3a02010-04-19 23:11:58 +0000733 const SUnit *CriticalPathSU = 0;
David Goodwin87d21b92009-11-13 19:52:48 +0000734 MachineInstr *CriticalPathMI = 0;
735 if (CriticalPathSet.any()) {
736 for (unsigned i = 0, e = SUnits.size(); i != e; ++i) {
Dan Gohman66db3a02010-04-19 23:11:58 +0000737 const SUnit *SU = &SUnits[i];
Jim Grosbach2973b572010-01-06 16:48:02 +0000738 if (!CriticalPathSU ||
739 ((SU->getDepth() + SU->Latency) >
David Goodwin87d21b92009-11-13 19:52:48 +0000740 (CriticalPathSU->getDepth() + CriticalPathSU->Latency))) {
741 CriticalPathSU = SU;
742 }
743 }
Jim Grosbach2973b572010-01-06 16:48:02 +0000744
David Goodwin87d21b92009-11-13 19:52:48 +0000745 CriticalPathMI = CriticalPathSU->getInstr();
746 }
747
Jim Grosbach2973b572010-01-06 16:48:02 +0000748#ifndef NDEBUG
David Greene5393b252009-12-24 00:14:25 +0000749 DEBUG(dbgs() << "\n===== Aggressive anti-dependency breaking\n");
750 DEBUG(dbgs() << "Available regs:");
David Goodwin557bbe62009-11-20 19:32:48 +0000751 for (unsigned Reg = 0; Reg < TRI->getNumRegs(); ++Reg) {
752 if (!State->IsLive(Reg))
David Greene5393b252009-12-24 00:14:25 +0000753 DEBUG(dbgs() << " " << TRI->getName(Reg));
David Goodwin34877712009-10-26 19:32:42 +0000754 }
David Greene5393b252009-12-24 00:14:25 +0000755 DEBUG(dbgs() << '\n');
David Goodwin34877712009-10-26 19:32:42 +0000756#endif
757
758 // Attempt to break anti-dependence edges. Walk the instructions
759 // from the bottom up, tracking information about liveness as we go
760 // to help determine which registers are available.
761 unsigned Broken = 0;
762 unsigned Count = InsertPosIndex - 1;
763 for (MachineBasicBlock::iterator I = End, E = Begin;
764 I != E; --Count) {
765 MachineInstr *MI = --I;
766
David Greene5393b252009-12-24 00:14:25 +0000767 DEBUG(dbgs() << "Anti: ");
David Goodwin34877712009-10-26 19:32:42 +0000768 DEBUG(MI->dump());
769
770 std::set<unsigned> PassthruRegs;
771 GetPassthruRegs(MI, PassthruRegs);
772
773 // Process the defs in MI...
774 PrescanInstruction(MI, Count, PassthruRegs);
Jim Grosbach2973b572010-01-06 16:48:02 +0000775
David Goodwin557bbe62009-11-20 19:32:48 +0000776 // The dependence edges that represent anti- and output-
David Goodwin87d21b92009-11-13 19:52:48 +0000777 // dependencies that are candidates for breaking.
Dan Gohman66db3a02010-04-19 23:11:58 +0000778 std::vector<const SDep *> Edges;
779 const SUnit *PathSU = MISUnitMap[MI];
David Goodwin557bbe62009-11-20 19:32:48 +0000780 AntiDepEdges(PathSU, Edges);
David Goodwin87d21b92009-11-13 19:52:48 +0000781
782 // If MI is not on the critical path, then we don't rename
783 // registers in the CriticalPathSet.
784 BitVector *ExcludeRegs = NULL;
785 if (MI == CriticalPathMI) {
786 CriticalPathSU = CriticalPathStep(CriticalPathSU);
787 CriticalPathMI = (CriticalPathSU) ? CriticalPathSU->getInstr() : 0;
Jim Grosbach2973b572010-01-06 16:48:02 +0000788 } else {
David Goodwin87d21b92009-11-13 19:52:48 +0000789 ExcludeRegs = &CriticalPathSet;
790 }
791
David Goodwin34877712009-10-26 19:32:42 +0000792 // Ignore KILL instructions (they form a group in ScanInstruction
793 // but don't cause any anti-dependence breaking themselves)
Chris Lattner518bb532010-02-09 19:54:29 +0000794 if (!MI->isKill()) {
David Goodwin34877712009-10-26 19:32:42 +0000795 // Attempt to break each anti-dependency...
796 for (unsigned i = 0, e = Edges.size(); i != e; ++i) {
Dan Gohman66db3a02010-04-19 23:11:58 +0000797 const SDep *Edge = Edges[i];
David Goodwin34877712009-10-26 19:32:42 +0000798 SUnit *NextSU = Edge->getSUnit();
Jim Grosbach2973b572010-01-06 16:48:02 +0000799
David Goodwin12dd99d2009-11-12 19:08:21 +0000800 if ((Edge->getKind() != SDep::Anti) &&
801 (Edge->getKind() != SDep::Output)) continue;
Jim Grosbach2973b572010-01-06 16:48:02 +0000802
David Goodwin34877712009-10-26 19:32:42 +0000803 unsigned AntiDepReg = Edge->getReg();
David Greene5393b252009-12-24 00:14:25 +0000804 DEBUG(dbgs() << "\tAntidep reg: " << TRI->getName(AntiDepReg));
David Goodwin34877712009-10-26 19:32:42 +0000805 assert(AntiDepReg != 0 && "Anti-dependence on reg0?");
Jim Grosbach2973b572010-01-06 16:48:02 +0000806
David Goodwin34877712009-10-26 19:32:42 +0000807 if (!AllocatableSet.test(AntiDepReg)) {
808 // Don't break anti-dependencies on non-allocatable registers.
David Greene5393b252009-12-24 00:14:25 +0000809 DEBUG(dbgs() << " (non-allocatable)\n");
David Goodwin34877712009-10-26 19:32:42 +0000810 continue;
David Goodwin87d21b92009-11-13 19:52:48 +0000811 } else if ((ExcludeRegs != NULL) && ExcludeRegs->test(AntiDepReg)) {
812 // Don't break anti-dependencies for critical path registers
813 // if not on the critical path
David Greene5393b252009-12-24 00:14:25 +0000814 DEBUG(dbgs() << " (not critical-path)\n");
David Goodwin87d21b92009-11-13 19:52:48 +0000815 continue;
David Goodwin34877712009-10-26 19:32:42 +0000816 } else if (PassthruRegs.count(AntiDepReg) != 0) {
817 // If the anti-dep register liveness "passes-thru", then
818 // don't try to change it. It will be changed along with
819 // the use if required to break an earlier antidep.
David Greene5393b252009-12-24 00:14:25 +0000820 DEBUG(dbgs() << " (passthru)\n");
David Goodwin34877712009-10-26 19:32:42 +0000821 continue;
822 } else {
823 // No anti-dep breaking for implicit deps
824 MachineOperand *AntiDepOp = MI->findRegisterDefOperand(AntiDepReg);
Jim Grosbach2973b572010-01-06 16:48:02 +0000825 assert(AntiDepOp != NULL &&
826 "Can't find index for defined register operand");
David Goodwin34877712009-10-26 19:32:42 +0000827 if ((AntiDepOp == NULL) || AntiDepOp->isImplicit()) {
David Greene5393b252009-12-24 00:14:25 +0000828 DEBUG(dbgs() << " (implicit)\n");
David Goodwin34877712009-10-26 19:32:42 +0000829 continue;
830 }
Jim Grosbach2973b572010-01-06 16:48:02 +0000831
David Goodwin34877712009-10-26 19:32:42 +0000832 // If the SUnit has other dependencies on the SUnit that
833 // it anti-depends on, don't bother breaking the
834 // anti-dependency since those edges would prevent such
835 // units from being scheduled past each other
836 // regardless.
David Goodwin557bbe62009-11-20 19:32:48 +0000837 //
838 // Also, if there are dependencies on other SUnits with the
839 // same register as the anti-dependency, don't attempt to
840 // break it.
Dan Gohman66db3a02010-04-19 23:11:58 +0000841 for (SUnit::const_pred_iterator P = PathSU->Preds.begin(),
David Goodwin34877712009-10-26 19:32:42 +0000842 PE = PathSU->Preds.end(); P != PE; ++P) {
David Goodwin557bbe62009-11-20 19:32:48 +0000843 if (P->getSUnit() == NextSU ?
844 (P->getKind() != SDep::Anti || P->getReg() != AntiDepReg) :
845 (P->getKind() == SDep::Data && P->getReg() == AntiDepReg)) {
846 AntiDepReg = 0;
847 break;
848 }
849 }
Dan Gohman66db3a02010-04-19 23:11:58 +0000850 for (SUnit::const_pred_iterator P = PathSU->Preds.begin(),
David Goodwin557bbe62009-11-20 19:32:48 +0000851 PE = PathSU->Preds.end(); P != PE; ++P) {
852 if ((P->getSUnit() == NextSU) && (P->getKind() != SDep::Anti) &&
853 (P->getKind() != SDep::Output)) {
David Greene5393b252009-12-24 00:14:25 +0000854 DEBUG(dbgs() << " (real dependency)\n");
David Goodwin34877712009-10-26 19:32:42 +0000855 AntiDepReg = 0;
856 break;
Jim Grosbach2973b572010-01-06 16:48:02 +0000857 } else if ((P->getSUnit() != NextSU) &&
858 (P->getKind() == SDep::Data) &&
David Goodwin557bbe62009-11-20 19:32:48 +0000859 (P->getReg() == AntiDepReg)) {
David Greene5393b252009-12-24 00:14:25 +0000860 DEBUG(dbgs() << " (other dependency)\n");
David Goodwin557bbe62009-11-20 19:32:48 +0000861 AntiDepReg = 0;
862 break;
David Goodwin34877712009-10-26 19:32:42 +0000863 }
864 }
Jim Grosbach2973b572010-01-06 16:48:02 +0000865
David Goodwin34877712009-10-26 19:32:42 +0000866 if (AntiDepReg == 0) continue;
867 }
Jim Grosbach2973b572010-01-06 16:48:02 +0000868
David Goodwin34877712009-10-26 19:32:42 +0000869 assert(AntiDepReg != 0);
870 if (AntiDepReg == 0) continue;
Jim Grosbach2973b572010-01-06 16:48:02 +0000871
David Goodwin34877712009-10-26 19:32:42 +0000872 // Determine AntiDepReg's register group.
David Goodwine10deca2009-10-26 22:31:16 +0000873 const unsigned GroupIndex = State->GetGroup(AntiDepReg);
David Goodwin34877712009-10-26 19:32:42 +0000874 if (GroupIndex == 0) {
David Greene5393b252009-12-24 00:14:25 +0000875 DEBUG(dbgs() << " (zero group)\n");
David Goodwin34877712009-10-26 19:32:42 +0000876 continue;
877 }
Jim Grosbach2973b572010-01-06 16:48:02 +0000878
David Greene5393b252009-12-24 00:14:25 +0000879 DEBUG(dbgs() << '\n');
Jim Grosbach2973b572010-01-06 16:48:02 +0000880
David Goodwin34877712009-10-26 19:32:42 +0000881 // Look for a suitable register to use to break the anti-dependence.
882 std::map<unsigned, unsigned> RenameMap;
David Goodwin54097832009-11-05 01:19:35 +0000883 if (FindSuitableFreeRegisters(GroupIndex, RenameOrder, RenameMap)) {
David Greene5393b252009-12-24 00:14:25 +0000884 DEBUG(dbgs() << "\tBreaking anti-dependence edge on "
David Goodwin34877712009-10-26 19:32:42 +0000885 << TRI->getName(AntiDepReg) << ":");
Jim Grosbach2973b572010-01-06 16:48:02 +0000886
David Goodwin34877712009-10-26 19:32:42 +0000887 // Handle each group register...
888 for (std::map<unsigned, unsigned>::iterator
889 S = RenameMap.begin(), E = RenameMap.end(); S != E; ++S) {
890 unsigned CurrReg = S->first;
891 unsigned NewReg = S->second;
Jim Grosbach2973b572010-01-06 16:48:02 +0000892
893 DEBUG(dbgs() << " " << TRI->getName(CurrReg) << "->" <<
894 TRI->getName(NewReg) << "(" <<
David Goodwin34877712009-10-26 19:32:42 +0000895 RegRefs.count(CurrReg) << " refs)");
Jim Grosbach2973b572010-01-06 16:48:02 +0000896
David Goodwin34877712009-10-26 19:32:42 +0000897 // Update the references to the old register CurrReg to
898 // refer to the new register NewReg.
Jim Grosbach2973b572010-01-06 16:48:02 +0000899 std::pair<std::multimap<unsigned,
900 AggressiveAntiDepState::RegisterReference>::iterator,
David Goodwine10deca2009-10-26 22:31:16 +0000901 std::multimap<unsigned,
Jim Grosbach2973b572010-01-06 16:48:02 +0000902 AggressiveAntiDepState::RegisterReference>::iterator>
David Goodwin34877712009-10-26 19:32:42 +0000903 Range = RegRefs.equal_range(CurrReg);
Jim Grosbach2973b572010-01-06 16:48:02 +0000904 for (std::multimap<unsigned,
905 AggressiveAntiDepState::RegisterReference>::iterator
David Goodwin34877712009-10-26 19:32:42 +0000906 Q = Range.first, QE = Range.second; Q != QE; ++Q) {
907 Q->second.Operand->setReg(NewReg);
908 }
Jim Grosbach2973b572010-01-06 16:48:02 +0000909
David Goodwin34877712009-10-26 19:32:42 +0000910 // We just went back in time and modified history; the
911 // liveness information for CurrReg is now inconsistent. Set
912 // the state as if it were dead.
David Goodwine10deca2009-10-26 22:31:16 +0000913 State->UnionGroups(NewReg, 0);
David Goodwin34877712009-10-26 19:32:42 +0000914 RegRefs.erase(NewReg);
915 DefIndices[NewReg] = DefIndices[CurrReg];
916 KillIndices[NewReg] = KillIndices[CurrReg];
Jim Grosbach2973b572010-01-06 16:48:02 +0000917
David Goodwine10deca2009-10-26 22:31:16 +0000918 State->UnionGroups(CurrReg, 0);
David Goodwin34877712009-10-26 19:32:42 +0000919 RegRefs.erase(CurrReg);
920 DefIndices[CurrReg] = KillIndices[CurrReg];
921 KillIndices[CurrReg] = ~0u;
922 assert(((KillIndices[CurrReg] == ~0u) !=
923 (DefIndices[CurrReg] == ~0u)) &&
924 "Kill and Def maps aren't consistent for AntiDepReg!");
925 }
Jim Grosbach2973b572010-01-06 16:48:02 +0000926
David Goodwin34877712009-10-26 19:32:42 +0000927 ++Broken;
David Greene5393b252009-12-24 00:14:25 +0000928 DEBUG(dbgs() << '\n');
David Goodwin34877712009-10-26 19:32:42 +0000929 }
930 }
931 }
932
933 ScanInstruction(MI, Count);
934 }
Jim Grosbach2973b572010-01-06 16:48:02 +0000935
David Goodwin34877712009-10-26 19:32:42 +0000936 return Broken;
937}