blob: 51ad217fc8793b983588e1f418102d89a69f0c13 [file] [log] [blame]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.cpp - AMDGPU Common DAG lowering functions -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief This is the parent TargetLowering class for hardware code gen
12/// targets.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUISelLowering.h"
Tom Stellarde7397ee2013-06-03 17:40:11 +000017#include "AMDGPU.h"
Tom Stellarda2b4eb62013-11-13 23:36:50 +000018#include "AMDGPUFrameLowering.h"
Christian Konig90c64cb2013-03-07 09:03:52 +000019#include "AMDGPURegisterInfo.h"
Christian Konig90c64cb2013-03-07 09:03:52 +000020#include "AMDGPUSubtarget.h"
Benjamin Kramer5c352902013-05-23 17:10:37 +000021#include "AMDILIntrinsicInfo.h"
Tom Stellardf502c292013-07-23 01:48:05 +000022#include "R600MachineFunctionInfo.h"
Tom Stellarde7397ee2013-06-03 17:40:11 +000023#include "SIMachineFunctionInfo.h"
Christian Konig90c64cb2013-03-07 09:03:52 +000024#include "llvm/CodeGen/CallingConvLower.h"
Tom Stellardf98f2ce2012-12-11 21:25:42 +000025#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineRegisterInfo.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Tom Stellarde3d4cbc2013-06-28 15:47:08 +000029#include "llvm/IR/DataLayout.h"
Tom Stellardf98f2ce2012-12-11 21:25:42 +000030
31using namespace llvm;
Tom Stellardf95b1622013-10-23 00:44:32 +000032static bool allocateStack(unsigned ValNo, MVT ValVT, MVT LocVT,
33 CCValAssign::LocInfo LocInfo,
34 ISD::ArgFlagsTy ArgFlags, CCState &State) {
35 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() / 8, ArgFlags.getOrigAlign());
36 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
37
38 return true;
39}
Tom Stellardf98f2ce2012-12-11 21:25:42 +000040
Christian Konig90c64cb2013-03-07 09:03:52 +000041#include "AMDGPUGenCallingConv.inc"
42
Tom Stellardf98f2ce2012-12-11 21:25:42 +000043AMDGPUTargetLowering::AMDGPUTargetLowering(TargetMachine &TM) :
44 TargetLowering(TM, new TargetLoweringObjectFileELF()) {
45
46 // Initialize target lowering borrowed from AMDIL
47 InitAMDILLowering();
48
49 // We need to custom lower some of the intrinsics
50 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
51
52 // Library functions. These default to Expand, but we have instructions
53 // for them.
54 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
55 setOperationAction(ISD::FEXP2, MVT::f32, Legal);
56 setOperationAction(ISD::FPOW, MVT::f32, Legal);
57 setOperationAction(ISD::FLOG2, MVT::f32, Legal);
58 setOperationAction(ISD::FABS, MVT::f32, Legal);
59 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
60 setOperationAction(ISD::FRINT, MVT::f32, Legal);
61
Tom Stellardba534c22013-05-20 15:02:19 +000062 // The hardware supports ROTR, but not ROTL
63 setOperationAction(ISD::ROTL, MVT::i32, Expand);
64
Tom Stellardf98f2ce2012-12-11 21:25:42 +000065 // Lower floating point store/load to integer store/load to reduce the number
66 // of patterns in tablegen.
67 setOperationAction(ISD::STORE, MVT::f32, Promote);
68 AddPromotedToType(ISD::STORE, MVT::f32, MVT::i32);
69
Tom Stellardfc047272013-07-18 21:43:42 +000070 setOperationAction(ISD::STORE, MVT::v2f32, Promote);
71 AddPromotedToType(ISD::STORE, MVT::v2f32, MVT::v2i32);
72
Tom Stellardf98f2ce2012-12-11 21:25:42 +000073 setOperationAction(ISD::STORE, MVT::v4f32, Promote);
74 AddPromotedToType(ISD::STORE, MVT::v4f32, MVT::v4i32);
75
Tom Stellardf95b1622013-10-23 00:44:32 +000076 setOperationAction(ISD::STORE, MVT::v8f32, Promote);
77 AddPromotedToType(ISD::STORE, MVT::v8f32, MVT::v8i32);
78
79 setOperationAction(ISD::STORE, MVT::v16f32, Promote);
80 AddPromotedToType(ISD::STORE, MVT::v16f32, MVT::v16i32);
81
Tom Stellard68e13282013-07-12 18:14:56 +000082 setOperationAction(ISD::STORE, MVT::f64, Promote);
83 AddPromotedToType(ISD::STORE, MVT::f64, MVT::i64);
84
Tom Stellard7a0282d2013-08-26 15:05:44 +000085 // Custom lowering of vector stores is required for local address space
86 // stores.
87 setOperationAction(ISD::STORE, MVT::v4i32, Custom);
88 // XXX: Native v2i32 local address space stores are possible, but not
89 // currently implemented.
90 setOperationAction(ISD::STORE, MVT::v2i32, Custom);
91
Tom Stellard4c52d452013-08-16 01:12:11 +000092 setTruncStoreAction(MVT::v2i32, MVT::v2i16, Custom);
93 setTruncStoreAction(MVT::v2i32, MVT::v2i8, Custom);
94 setTruncStoreAction(MVT::v4i32, MVT::v4i8, Custom);
95 // XXX: This can be change to Custom, once ExpandVectorStores can
96 // handle 64-bit stores.
97 setTruncStoreAction(MVT::v4i32, MVT::v4i16, Expand);
98
Tom Stellardf98f2ce2012-12-11 21:25:42 +000099 setOperationAction(ISD::LOAD, MVT::f32, Promote);
100 AddPromotedToType(ISD::LOAD, MVT::f32, MVT::i32);
101
Tom Stellardac85f3f2013-07-18 21:43:48 +0000102 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
103 AddPromotedToType(ISD::LOAD, MVT::v2f32, MVT::v2i32);
104
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000105 setOperationAction(ISD::LOAD, MVT::v4f32, Promote);
106 AddPromotedToType(ISD::LOAD, MVT::v4f32, MVT::v4i32);
107
Tom Stellardf95b1622013-10-23 00:44:32 +0000108 setOperationAction(ISD::LOAD, MVT::v8f32, Promote);
109 AddPromotedToType(ISD::LOAD, MVT::v8f32, MVT::v8i32);
110
111 setOperationAction(ISD::LOAD, MVT::v16f32, Promote);
112 AddPromotedToType(ISD::LOAD, MVT::v16f32, MVT::v16i32);
113
Tom Stellard68e13282013-07-12 18:14:56 +0000114 setOperationAction(ISD::LOAD, MVT::f64, Promote);
115 AddPromotedToType(ISD::LOAD, MVT::f64, MVT::i64);
116
Tom Stellarda41520c2013-08-14 23:25:00 +0000117 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
118 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f32, Custom);
119 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2i32, Custom);
120 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2f32, Custom);
Tom Stellard692ee102013-08-01 15:23:42 +0000121
Tom Stellard30d84d82013-08-16 01:12:16 +0000122 setLoadExtAction(ISD::EXTLOAD, MVT::v2i8, Expand);
123 setLoadExtAction(ISD::SEXTLOAD, MVT::v2i8, Expand);
124 setLoadExtAction(ISD::ZEXTLOAD, MVT::v2i8, Expand);
125 setLoadExtAction(ISD::EXTLOAD, MVT::v4i8, Expand);
126 setLoadExtAction(ISD::SEXTLOAD, MVT::v4i8, Expand);
127 setLoadExtAction(ISD::ZEXTLOAD, MVT::v4i8, Expand);
128 setLoadExtAction(ISD::EXTLOAD, MVT::v2i16, Expand);
129 setLoadExtAction(ISD::SEXTLOAD, MVT::v2i16, Expand);
130 setLoadExtAction(ISD::ZEXTLOAD, MVT::v2i16, Expand);
131 setLoadExtAction(ISD::EXTLOAD, MVT::v4i16, Expand);
132 setLoadExtAction(ISD::SEXTLOAD, MVT::v4i16, Expand);
133 setLoadExtAction(ISD::ZEXTLOAD, MVT::v4i16, Expand);
134
Tom Stellardd7a472c2013-07-23 01:47:46 +0000135 setOperationAction(ISD::FNEG, MVT::v2f32, Expand);
136 setOperationAction(ISD::FNEG, MVT::v4f32, Expand);
137
Tom Stellardaa1d0782013-10-30 17:22:05 +0000138 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
139
Christian Konig45b14e32013-03-27 09:12:51 +0000140 setOperationAction(ISD::MUL, MVT::i64, Expand);
141
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000142 setOperationAction(ISD::UDIV, MVT::i32, Expand);
143 setOperationAction(ISD::UDIVREM, MVT::i32, Custom);
144 setOperationAction(ISD::UREM, MVT::i32, Expand);
Tom Stellardf5660aa2013-07-18 21:43:35 +0000145 setOperationAction(ISD::VSELECT, MVT::v2f32, Expand);
146 setOperationAction(ISD::VSELECT, MVT::v4f32, Expand);
Aaron Watryf97c7fe2013-06-25 13:55:57 +0000147
Tom Stellard5464a922013-08-21 22:14:17 +0000148 static const MVT::SimpleValueType IntTypes[] = {
149 MVT::v2i32, MVT::v4i32
Aaron Watryf97c7fe2013-06-25 13:55:57 +0000150 };
Tom Stellard0991c312013-08-16 23:51:24 +0000151 const size_t NumIntTypes = array_lengthof(IntTypes);
Aaron Watryf97c7fe2013-06-25 13:55:57 +0000152
Tom Stellard0991c312013-08-16 23:51:24 +0000153 for (unsigned int x = 0; x < NumIntTypes; ++x) {
Tom Stellard5464a922013-08-21 22:14:17 +0000154 MVT::SimpleValueType VT = IntTypes[x];
Aaron Watryf97c7fe2013-06-25 13:55:57 +0000155 //Expand the following operations for the current type by default
156 setOperationAction(ISD::ADD, VT, Expand);
157 setOperationAction(ISD::AND, VT, Expand);
Tom Stellarde3d60ac2013-07-30 14:31:03 +0000158 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
159 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Aaron Watryf97c7fe2013-06-25 13:55:57 +0000160 setOperationAction(ISD::MUL, VT, Expand);
161 setOperationAction(ISD::OR, VT, Expand);
162 setOperationAction(ISD::SHL, VT, Expand);
Tom Stellarde3d60ac2013-07-30 14:31:03 +0000163 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
Aaron Watryf97c7fe2013-06-25 13:55:57 +0000164 setOperationAction(ISD::SRL, VT, Expand);
165 setOperationAction(ISD::SRA, VT, Expand);
166 setOperationAction(ISD::SUB, VT, Expand);
167 setOperationAction(ISD::UDIV, VT, Expand);
Tom Stellarde3d60ac2013-07-30 14:31:03 +0000168 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
Aaron Watryf97c7fe2013-06-25 13:55:57 +0000169 setOperationAction(ISD::UREM, VT, Expand);
Tom Stellardf5660aa2013-07-18 21:43:35 +0000170 setOperationAction(ISD::VSELECT, VT, Expand);
Aaron Watryf97c7fe2013-06-25 13:55:57 +0000171 setOperationAction(ISD::XOR, VT, Expand);
172 }
Tom Stellard0991c312013-08-16 23:51:24 +0000173
Tom Stellard5464a922013-08-21 22:14:17 +0000174 static const MVT::SimpleValueType FloatTypes[] = {
175 MVT::v2f32, MVT::v4f32
Tom Stellard0991c312013-08-16 23:51:24 +0000176 };
177 const size_t NumFloatTypes = array_lengthof(FloatTypes);
178
179 for (unsigned int x = 0; x < NumFloatTypes; ++x) {
Tom Stellard5464a922013-08-21 22:14:17 +0000180 MVT::SimpleValueType VT = FloatTypes[x];
Tom Stellard0991c312013-08-16 23:51:24 +0000181 setOperationAction(ISD::FADD, VT, Expand);
182 setOperationAction(ISD::FDIV, VT, Expand);
Tom Stellard84c0bd92013-08-16 23:51:29 +0000183 setOperationAction(ISD::FFLOOR, VT, Expand);
Tom Stellard0991c312013-08-16 23:51:24 +0000184 setOperationAction(ISD::FMUL, VT, Expand);
Tom Stellard3cae8232013-08-16 23:51:33 +0000185 setOperationAction(ISD::FRINT, VT, Expand);
Tom Stellardf54a8402013-10-29 16:37:20 +0000186 setOperationAction(ISD::FSQRT, VT, Expand);
Tom Stellard0991c312013-08-16 23:51:24 +0000187 setOperationAction(ISD::FSUB, VT, Expand);
188 }
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000189}
190
Tom Stellard2b272a12013-08-05 22:22:07 +0000191//===----------------------------------------------------------------------===//
192// Target Information
193//===----------------------------------------------------------------------===//
194
195MVT AMDGPUTargetLowering::getVectorIdxTy() const {
196 return MVT::i32;
197}
198
199
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000200//===---------------------------------------------------------------------===//
Tom Stellard1f67c632013-07-23 23:55:03 +0000201// Target Properties
202//===---------------------------------------------------------------------===//
203
204bool AMDGPUTargetLowering::isFAbsFree(EVT VT) const {
205 assert(VT.isFloatingPoint());
206 return VT == MVT::f32;
207}
208
209bool AMDGPUTargetLowering::isFNegFree(EVT VT) const {
210 assert(VT.isFloatingPoint());
211 return VT == MVT::f32;
212}
213
214//===---------------------------------------------------------------------===//
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000215// TargetLowering Callbacks
216//===---------------------------------------------------------------------===//
217
Christian Konig90c64cb2013-03-07 09:03:52 +0000218void AMDGPUTargetLowering::AnalyzeFormalArguments(CCState &State,
219 const SmallVectorImpl<ISD::InputArg> &Ins) const {
220
221 State.AnalyzeFormalArguments(Ins, CC_AMDGPU);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000222}
223
224SDValue AMDGPUTargetLowering::LowerReturn(
225 SDValue Chain,
226 CallingConv::ID CallConv,
227 bool isVarArg,
228 const SmallVectorImpl<ISD::OutputArg> &Outs,
229 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000230 SDLoc DL, SelectionDAG &DAG) const {
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000231 return DAG.getNode(AMDGPUISD::RET_FLAG, DL, MVT::Other, Chain);
232}
233
234//===---------------------------------------------------------------------===//
235// Target specific lowering
236//===---------------------------------------------------------------------===//
237
238SDValue AMDGPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG)
239 const {
240 switch (Op.getOpcode()) {
241 default:
242 Op.getNode()->dump();
243 assert(0 && "Custom lowering code for this"
244 "instruction is not implemented yet!");
245 break;
246 // AMDIL DAG lowering
247 case ISD::SDIV: return LowerSDIV(Op, DAG);
248 case ISD::SREM: return LowerSREM(Op, DAG);
249 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
250 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
251 // AMDGPU DAG lowering
Tom Stellarda41520c2013-08-14 23:25:00 +0000252 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
253 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
Tom Stellarda2b4eb62013-11-13 23:36:50 +0000254 case ISD::FrameIndex: return LowerFrameIndex(Op, DAG);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000255 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
256 case ISD::UDIVREM: return LowerUDIVREM(Op, DAG);
Tom Stellardaa1d0782013-10-30 17:22:05 +0000257 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000258 }
259 return Op;
260}
261
Tom Stellarde3d4cbc2013-06-28 15:47:08 +0000262SDValue AMDGPUTargetLowering::LowerGlobalAddress(AMDGPUMachineFunction* MFI,
263 SDValue Op,
264 SelectionDAG &DAG) const {
265
266 const DataLayout *TD = getTargetMachine().getDataLayout();
267 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Op);
Tom Stellardda25cd32013-08-26 15:05:36 +0000268
269 assert(G->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS);
Tom Stellarde3d4cbc2013-06-28 15:47:08 +0000270 // XXX: What does the value of G->getOffset() mean?
271 assert(G->getOffset() == 0 &&
272 "Do not know what to do with an non-zero offset");
273
Tom Stellarde3d4cbc2013-06-28 15:47:08 +0000274 const GlobalValue *GV = G->getGlobal();
Tom Stellarde3d4cbc2013-06-28 15:47:08 +0000275
Tom Stellard470c4512013-09-05 18:37:57 +0000276 unsigned Offset;
277 if (MFI->LocalMemoryObjects.count(GV) == 0) {
278 uint64_t Size = TD->getTypeAllocSize(GV->getType()->getElementType());
279 Offset = MFI->LDSSize;
280 MFI->LocalMemoryObjects[GV] = Offset;
281 // XXX: Account for alignment?
282 MFI->LDSSize += Size;
283 } else {
284 Offset = MFI->LocalMemoryObjects[GV];
285 }
Tom Stellarde3d4cbc2013-06-28 15:47:08 +0000286
Tom Stellardda25cd32013-08-26 15:05:36 +0000287 return DAG.getConstant(Offset, getPointerTy(G->getAddressSpace()));
Tom Stellarde3d4cbc2013-06-28 15:47:08 +0000288}
289
Tom Stellarda41520c2013-08-14 23:25:00 +0000290void AMDGPUTargetLowering::ExtractVectorElements(SDValue Op, SelectionDAG &DAG,
291 SmallVectorImpl<SDValue> &Args,
292 unsigned Start,
293 unsigned Count) const {
294 EVT VT = Op.getValueType();
295 for (unsigned i = Start, e = Start + Count; i != e; ++i) {
296 Args.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SDLoc(Op),
297 VT.getVectorElementType(),
298 Op, DAG.getConstant(i, MVT::i32)));
299 }
300}
301
302SDValue AMDGPUTargetLowering::LowerCONCAT_VECTORS(SDValue Op,
303 SelectionDAG &DAG) const {
304 SmallVector<SDValue, 8> Args;
305 SDValue A = Op.getOperand(0);
306 SDValue B = Op.getOperand(1);
307
308 ExtractVectorElements(A, DAG, Args, 0,
309 A.getValueType().getVectorNumElements());
310 ExtractVectorElements(B, DAG, Args, 0,
311 B.getValueType().getVectorNumElements());
312
313 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Op), Op.getValueType(),
314 &Args[0], Args.size());
315}
316
317SDValue AMDGPUTargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op,
318 SelectionDAG &DAG) const {
319
320 SmallVector<SDValue, 8> Args;
321 EVT VT = Op.getValueType();
322 unsigned Start = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
323 ExtractVectorElements(Op.getOperand(0), DAG, Args, Start,
324 VT.getVectorNumElements());
325
326 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Op), Op.getValueType(),
327 &Args[0], Args.size());
328}
329
Tom Stellarda2b4eb62013-11-13 23:36:50 +0000330SDValue AMDGPUTargetLowering::LowerFrameIndex(SDValue Op,
331 SelectionDAG &DAG) const {
332
333 MachineFunction &MF = DAG.getMachineFunction();
334 const AMDGPUFrameLowering *TFL =
335 static_cast<const AMDGPUFrameLowering*>(getTargetMachine().getFrameLowering());
336
337 FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Op);
338 assert(FIN);
339
340 unsigned FrameIndex = FIN->getIndex();
341 unsigned Offset = TFL->getFrameIndexOffset(MF, FrameIndex);
342 return DAG.getConstant(Offset * 4 * TFL->getStackWidth(MF),
343 Op.getValueType());
344}
Tom Stellarda41520c2013-08-14 23:25:00 +0000345
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000346SDValue AMDGPUTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
347 SelectionDAG &DAG) const {
348 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +0000349 SDLoc DL(Op);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000350 EVT VT = Op.getValueType();
351
352 switch (IntrinsicID) {
353 default: return Op;
354 case AMDGPUIntrinsic::AMDIL_abs:
355 return LowerIntrinsicIABS(Op, DAG);
356 case AMDGPUIntrinsic::AMDIL_exp:
357 return DAG.getNode(ISD::FEXP2, DL, VT, Op.getOperand(1));
358 case AMDGPUIntrinsic::AMDGPU_lrp:
359 return LowerIntrinsicLRP(Op, DAG);
360 case AMDGPUIntrinsic::AMDIL_fraction:
361 return DAG.getNode(AMDGPUISD::FRACT, DL, VT, Op.getOperand(1));
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000362 case AMDGPUIntrinsic::AMDIL_max:
363 return DAG.getNode(AMDGPUISD::FMAX, DL, VT, Op.getOperand(1),
364 Op.getOperand(2));
365 case AMDGPUIntrinsic::AMDGPU_imax:
366 return DAG.getNode(AMDGPUISD::SMAX, DL, VT, Op.getOperand(1),
367 Op.getOperand(2));
368 case AMDGPUIntrinsic::AMDGPU_umax:
369 return DAG.getNode(AMDGPUISD::UMAX, DL, VT, Op.getOperand(1),
370 Op.getOperand(2));
371 case AMDGPUIntrinsic::AMDIL_min:
372 return DAG.getNode(AMDGPUISD::FMIN, DL, VT, Op.getOperand(1),
373 Op.getOperand(2));
374 case AMDGPUIntrinsic::AMDGPU_imin:
375 return DAG.getNode(AMDGPUISD::SMIN, DL, VT, Op.getOperand(1),
376 Op.getOperand(2));
377 case AMDGPUIntrinsic::AMDGPU_umin:
378 return DAG.getNode(AMDGPUISD::UMIN, DL, VT, Op.getOperand(1),
379 Op.getOperand(2));
380 case AMDGPUIntrinsic::AMDIL_round_nearest:
381 return DAG.getNode(ISD::FRINT, DL, VT, Op.getOperand(1));
382 }
383}
384
385///IABS(a) = SMAX(sub(0, a), a)
386SDValue AMDGPUTargetLowering::LowerIntrinsicIABS(SDValue Op,
387 SelectionDAG &DAG) const {
388
Andrew Trickac6d9be2013-05-25 02:42:55 +0000389 SDLoc DL(Op);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000390 EVT VT = Op.getValueType();
391 SDValue Neg = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT),
392 Op.getOperand(1));
393
394 return DAG.getNode(AMDGPUISD::SMAX, DL, VT, Neg, Op.getOperand(1));
395}
396
397/// Linear Interpolation
398/// LRP(a, b, c) = muladd(a, b, (1 - a) * c)
399SDValue AMDGPUTargetLowering::LowerIntrinsicLRP(SDValue Op,
400 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000401 SDLoc DL(Op);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000402 EVT VT = Op.getValueType();
403 SDValue OneSubA = DAG.getNode(ISD::FSUB, DL, VT,
404 DAG.getConstantFP(1.0f, MVT::f32),
405 Op.getOperand(1));
406 SDValue OneSubAC = DAG.getNode(ISD::FMUL, DL, VT, OneSubA,
407 Op.getOperand(3));
Vincent Lejeunee3111962013-02-18 14:11:28 +0000408 return DAG.getNode(ISD::FADD, DL, VT,
409 DAG.getNode(ISD::FMUL, DL, VT, Op.getOperand(1), Op.getOperand(2)),
410 OneSubAC);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000411}
412
413/// \brief Generate Min/Max node
414SDValue AMDGPUTargetLowering::LowerMinMax(SDValue Op,
415 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000416 SDLoc DL(Op);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000417 EVT VT = Op.getValueType();
418
419 SDValue LHS = Op.getOperand(0);
420 SDValue RHS = Op.getOperand(1);
421 SDValue True = Op.getOperand(2);
422 SDValue False = Op.getOperand(3);
423 SDValue CC = Op.getOperand(4);
424
425 if (VT != MVT::f32 ||
426 !((LHS == True && RHS == False) || (LHS == False && RHS == True))) {
427 return SDValue();
428 }
429
430 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(CC)->get();
431 switch (CCOpcode) {
432 case ISD::SETOEQ:
433 case ISD::SETONE:
434 case ISD::SETUNE:
435 case ISD::SETNE:
436 case ISD::SETUEQ:
437 case ISD::SETEQ:
438 case ISD::SETFALSE:
439 case ISD::SETFALSE2:
440 case ISD::SETTRUE:
441 case ISD::SETTRUE2:
442 case ISD::SETUO:
443 case ISD::SETO:
444 assert(0 && "Operation should already be optimised !");
445 case ISD::SETULE:
446 case ISD::SETULT:
447 case ISD::SETOLE:
448 case ISD::SETOLT:
449 case ISD::SETLE:
450 case ISD::SETLT: {
451 if (LHS == True)
452 return DAG.getNode(AMDGPUISD::FMIN, DL, VT, LHS, RHS);
453 else
454 return DAG.getNode(AMDGPUISD::FMAX, DL, VT, LHS, RHS);
455 }
456 case ISD::SETGT:
457 case ISD::SETGE:
458 case ISD::SETUGE:
459 case ISD::SETOGE:
460 case ISD::SETUGT:
461 case ISD::SETOGT: {
462 if (LHS == True)
463 return DAG.getNode(AMDGPUISD::FMAX, DL, VT, LHS, RHS);
464 else
465 return DAG.getNode(AMDGPUISD::FMIN, DL, VT, LHS, RHS);
466 }
467 case ISD::SETCC_INVALID:
468 assert(0 && "Invalid setcc condcode !");
469 }
470 return Op;
471}
472
Tom Stellardd08a9302013-08-26 15:06:04 +0000473SDValue AMDGPUTargetLowering::SplitVectorLoad(const SDValue &Op,
474 SelectionDAG &DAG) const {
475 LoadSDNode *Load = dyn_cast<LoadSDNode>(Op);
476 EVT MemEltVT = Load->getMemoryVT().getVectorElementType();
477 EVT EltVT = Op.getValueType().getVectorElementType();
478 EVT PtrVT = Load->getBasePtr().getValueType();
479 unsigned NumElts = Load->getMemoryVT().getVectorNumElements();
480 SmallVector<SDValue, 8> Loads;
481 SDLoc SL(Op);
482
483 for (unsigned i = 0, e = NumElts; i != e; ++i) {
484 SDValue Ptr = DAG.getNode(ISD::ADD, SL, PtrVT, Load->getBasePtr(),
485 DAG.getConstant(i * (MemEltVT.getSizeInBits() / 8), PtrVT));
486 Loads.push_back(DAG.getExtLoad(Load->getExtensionType(), SL, EltVT,
487 Load->getChain(), Ptr,
488 MachinePointerInfo(Load->getMemOperand()->getValue()),
489 MemEltVT, Load->isVolatile(), Load->isNonTemporal(),
490 Load->getAlignment()));
491 }
492 return DAG.getNode(ISD::BUILD_VECTOR, SL, Op.getValueType(), &Loads[0],
493 Loads.size());
494}
495
Tom Stellard7a0282d2013-08-26 15:05:44 +0000496SDValue AMDGPUTargetLowering::MergeVectorStore(const SDValue &Op,
497 SelectionDAG &DAG) const {
498 StoreSDNode *Store = dyn_cast<StoreSDNode>(Op);
499 EVT MemVT = Store->getMemoryVT();
500 unsigned MemBits = MemVT.getSizeInBits();
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000501
Tom Stellard7a0282d2013-08-26 15:05:44 +0000502 // Byte stores are really expensive, so if possible, try to pack
503 // 32-bit vector truncatating store into an i32 store.
504 // XXX: We could also handle optimize other vector bitwidths
505 if (!MemVT.isVector() || MemBits > 32) {
506 return SDValue();
507 }
508
509 SDLoc DL(Op);
510 const SDValue &Value = Store->getValue();
511 EVT VT = Value.getValueType();
512 const SDValue &Ptr = Store->getBasePtr();
513 EVT MemEltVT = MemVT.getVectorElementType();
514 unsigned MemEltBits = MemEltVT.getSizeInBits();
515 unsigned MemNumElements = MemVT.getVectorNumElements();
516 EVT PackedVT = EVT::getIntegerVT(*DAG.getContext(), MemVT.getSizeInBits());
517 SDValue Mask;
518 switch(MemEltBits) {
519 case 8:
520 Mask = DAG.getConstant(0xFF, PackedVT);
521 break;
522 case 16:
523 Mask = DAG.getConstant(0xFFFF, PackedVT);
524 break;
525 default:
526 llvm_unreachable("Cannot lower this vector store");
527 }
528 SDValue PackedValue;
529 for (unsigned i = 0; i < MemNumElements; ++i) {
530 EVT ElemVT = VT.getVectorElementType();
531 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, ElemVT, Value,
532 DAG.getConstant(i, MVT::i32));
533 Elt = DAG.getZExtOrTrunc(Elt, DL, PackedVT);
534 Elt = DAG.getNode(ISD::AND, DL, PackedVT, Elt, Mask);
535 SDValue Shift = DAG.getConstant(MemEltBits * i, PackedVT);
536 Elt = DAG.getNode(ISD::SHL, DL, PackedVT, Elt, Shift);
537 if (i == 0) {
538 PackedValue = Elt;
539 } else {
540 PackedValue = DAG.getNode(ISD::OR, DL, PackedVT, PackedValue, Elt);
541 }
542 }
543 return DAG.getStore(Store->getChain(), DL, PackedValue, Ptr,
544 MachinePointerInfo(Store->getMemOperand()->getValue()),
545 Store->isVolatile(), Store->isNonTemporal(),
546 Store->getAlignment());
547}
548
549SDValue AMDGPUTargetLowering::SplitVectorStore(SDValue Op,
550 SelectionDAG &DAG) const {
551 StoreSDNode *Store = cast<StoreSDNode>(Op);
552 EVT MemEltVT = Store->getMemoryVT().getVectorElementType();
553 EVT EltVT = Store->getValue().getValueType().getVectorElementType();
554 EVT PtrVT = Store->getBasePtr().getValueType();
555 unsigned NumElts = Store->getMemoryVT().getVectorNumElements();
556 SDLoc SL(Op);
557
558 SmallVector<SDValue, 8> Chains;
559
560 for (unsigned i = 0, e = NumElts; i != e; ++i) {
561 SDValue Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, EltVT,
562 Store->getValue(), DAG.getConstant(i, MVT::i32));
563 SDValue Ptr = DAG.getNode(ISD::ADD, SL, PtrVT,
564 Store->getBasePtr(),
565 DAG.getConstant(i * (MemEltVT.getSizeInBits() / 8),
566 PtrVT));
Tom Stellard8e780122013-08-26 15:05:49 +0000567 Chains.push_back(DAG.getTruncStore(Store->getChain(), SL, Val, Ptr,
Tom Stellard7a0282d2013-08-26 15:05:44 +0000568 MachinePointerInfo(Store->getMemOperand()->getValue()),
Tom Stellard8e780122013-08-26 15:05:49 +0000569 MemEltVT, Store->isVolatile(), Store->isNonTemporal(),
Tom Stellard7a0282d2013-08-26 15:05:44 +0000570 Store->getAlignment()));
571 }
572 return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, &Chains[0], NumElts);
573}
574
575SDValue AMDGPUTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
576 SDValue Result = AMDGPUTargetLowering::MergeVectorStore(Op, DAG);
577 if (Result.getNode()) {
578 return Result;
579 }
580
581 StoreSDNode *Store = cast<StoreSDNode>(Op);
Tom Stellarda2b4eb62013-11-13 23:36:50 +0000582 if ((Store->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS ||
583 Store->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS) &&
Tom Stellard7a0282d2013-08-26 15:05:44 +0000584 Store->getValue().getValueType().isVector()) {
585 return SplitVectorStore(Op, DAG);
586 }
587 return SDValue();
588}
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000589
590SDValue AMDGPUTargetLowering::LowerUDIVREM(SDValue Op,
591 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000592 SDLoc DL(Op);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000593 EVT VT = Op.getValueType();
594
595 SDValue Num = Op.getOperand(0);
596 SDValue Den = Op.getOperand(1);
597
598 SmallVector<SDValue, 8> Results;
599
600 // RCP = URECIP(Den) = 2^32 / Den + e
601 // e is rounding error.
602 SDValue RCP = DAG.getNode(AMDGPUISD::URECIP, DL, VT, Den);
603
604 // RCP_LO = umulo(RCP, Den) */
605 SDValue RCP_LO = DAG.getNode(ISD::UMULO, DL, VT, RCP, Den);
606
607 // RCP_HI = mulhu (RCP, Den) */
608 SDValue RCP_HI = DAG.getNode(ISD::MULHU, DL, VT, RCP, Den);
609
610 // NEG_RCP_LO = -RCP_LO
611 SDValue NEG_RCP_LO = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT),
612 RCP_LO);
613
614 // ABS_RCP_LO = (RCP_HI == 0 ? NEG_RCP_LO : RCP_LO)
615 SDValue ABS_RCP_LO = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, VT),
616 NEG_RCP_LO, RCP_LO,
617 ISD::SETEQ);
618 // Calculate the rounding error from the URECIP instruction
619 // E = mulhu(ABS_RCP_LO, RCP)
620 SDValue E = DAG.getNode(ISD::MULHU, DL, VT, ABS_RCP_LO, RCP);
621
622 // RCP_A_E = RCP + E
623 SDValue RCP_A_E = DAG.getNode(ISD::ADD, DL, VT, RCP, E);
624
625 // RCP_S_E = RCP - E
626 SDValue RCP_S_E = DAG.getNode(ISD::SUB, DL, VT, RCP, E);
627
628 // Tmp0 = (RCP_HI == 0 ? RCP_A_E : RCP_SUB_E)
629 SDValue Tmp0 = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, VT),
630 RCP_A_E, RCP_S_E,
631 ISD::SETEQ);
632 // Quotient = mulhu(Tmp0, Num)
633 SDValue Quotient = DAG.getNode(ISD::MULHU, DL, VT, Tmp0, Num);
634
635 // Num_S_Remainder = Quotient * Den
636 SDValue Num_S_Remainder = DAG.getNode(ISD::UMULO, DL, VT, Quotient, Den);
637
638 // Remainder = Num - Num_S_Remainder
639 SDValue Remainder = DAG.getNode(ISD::SUB, DL, VT, Num, Num_S_Remainder);
640
641 // Remainder_GE_Den = (Remainder >= Den ? -1 : 0)
642 SDValue Remainder_GE_Den = DAG.getSelectCC(DL, Remainder, Den,
643 DAG.getConstant(-1, VT),
644 DAG.getConstant(0, VT),
Vincent Lejeune69239a92013-11-06 17:36:04 +0000645 ISD::SETUGE);
646 // Remainder_GE_Zero = (Num >= Num_S_Remainder ? -1 : 0)
647 SDValue Remainder_GE_Zero = DAG.getSelectCC(DL, Num,
648 Num_S_Remainder,
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000649 DAG.getConstant(-1, VT),
650 DAG.getConstant(0, VT),
Vincent Lejeune69239a92013-11-06 17:36:04 +0000651 ISD::SETUGE);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000652 // Tmp1 = Remainder_GE_Den & Remainder_GE_Zero
653 SDValue Tmp1 = DAG.getNode(ISD::AND, DL, VT, Remainder_GE_Den,
654 Remainder_GE_Zero);
655
656 // Calculate Division result:
657
658 // Quotient_A_One = Quotient + 1
659 SDValue Quotient_A_One = DAG.getNode(ISD::ADD, DL, VT, Quotient,
660 DAG.getConstant(1, VT));
661
662 // Quotient_S_One = Quotient - 1
663 SDValue Quotient_S_One = DAG.getNode(ISD::SUB, DL, VT, Quotient,
664 DAG.getConstant(1, VT));
665
666 // Div = (Tmp1 == 0 ? Quotient : Quotient_A_One)
667 SDValue Div = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, VT),
668 Quotient, Quotient_A_One, ISD::SETEQ);
669
670 // Div = (Remainder_GE_Zero == 0 ? Quotient_S_One : Div)
671 Div = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, VT),
672 Quotient_S_One, Div, ISD::SETEQ);
673
674 // Calculate Rem result:
675
676 // Remainder_S_Den = Remainder - Den
677 SDValue Remainder_S_Den = DAG.getNode(ISD::SUB, DL, VT, Remainder, Den);
678
679 // Remainder_A_Den = Remainder + Den
680 SDValue Remainder_A_Den = DAG.getNode(ISD::ADD, DL, VT, Remainder, Den);
681
682 // Rem = (Tmp1 == 0 ? Remainder : Remainder_S_Den)
683 SDValue Rem = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, VT),
684 Remainder, Remainder_S_Den, ISD::SETEQ);
685
686 // Rem = (Remainder_GE_Zero == 0 ? Remainder_A_Den : Rem)
687 Rem = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, VT),
688 Remainder_A_Den, Rem, ISD::SETEQ);
689 SDValue Ops[2];
690 Ops[0] = Div;
691 Ops[1] = Rem;
692 return DAG.getMergeValues(Ops, 2, DL);
693}
694
Tom Stellardaa1d0782013-10-30 17:22:05 +0000695SDValue AMDGPUTargetLowering::LowerUINT_TO_FP(SDValue Op,
696 SelectionDAG &DAG) const {
697 SDValue S0 = Op.getOperand(0);
698 SDLoc DL(Op);
699 if (Op.getValueType() != MVT::f32 || S0.getValueType() != MVT::i64)
700 return SDValue();
701
702 // f32 uint_to_fp i64
703 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, S0,
704 DAG.getConstant(0, MVT::i32));
705 SDValue FloatLo = DAG.getNode(ISD::UINT_TO_FP, DL, MVT::f32, Lo);
706 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, S0,
707 DAG.getConstant(1, MVT::i32));
708 SDValue FloatHi = DAG.getNode(ISD::UINT_TO_FP, DL, MVT::f32, Hi);
709 FloatHi = DAG.getNode(ISD::FMUL, DL, MVT::f32, FloatHi,
710 DAG.getConstantFP(4294967296.0f, MVT::f32)); // 2^32
711 return DAG.getNode(ISD::FADD, DL, MVT::f32, FloatLo, FloatHi);
712
713}
Tom Stellard4c52d452013-08-16 01:12:11 +0000714
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000715//===----------------------------------------------------------------------===//
716// Helper functions
717//===----------------------------------------------------------------------===//
718
Tom Stellardf95b1622013-10-23 00:44:32 +0000719void AMDGPUTargetLowering::getOriginalFunctionArgs(
720 SelectionDAG &DAG,
721 const Function *F,
722 const SmallVectorImpl<ISD::InputArg> &Ins,
723 SmallVectorImpl<ISD::InputArg> &OrigIns) const {
724
725 for (unsigned i = 0, e = Ins.size(); i < e; ++i) {
726 if (Ins[i].ArgVT == Ins[i].VT) {
727 OrigIns.push_back(Ins[i]);
728 continue;
729 }
730
731 EVT VT;
732 if (Ins[i].ArgVT.isVector() && !Ins[i].VT.isVector()) {
733 // Vector has been split into scalars.
734 VT = Ins[i].ArgVT.getVectorElementType();
735 } else if (Ins[i].VT.isVector() && Ins[i].ArgVT.isVector() &&
736 Ins[i].ArgVT.getVectorElementType() !=
737 Ins[i].VT.getVectorElementType()) {
738 // Vector elements have been promoted
739 VT = Ins[i].ArgVT;
740 } else {
741 // Vector has been spilt into smaller vectors.
742 VT = Ins[i].VT;
743 }
744
745 ISD::InputArg Arg(Ins[i].Flags, VT, VT, Ins[i].Used,
746 Ins[i].OrigArgIndex, Ins[i].PartOffset);
747 OrigIns.push_back(Arg);
748 }
749}
750
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000751bool AMDGPUTargetLowering::isHWTrueValue(SDValue Op) const {
752 if (ConstantFPSDNode * CFP = dyn_cast<ConstantFPSDNode>(Op)) {
753 return CFP->isExactlyValue(1.0);
754 }
755 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
756 return C->isAllOnesValue();
757 }
758 return false;
759}
760
761bool AMDGPUTargetLowering::isHWFalseValue(SDValue Op) const {
762 if (ConstantFPSDNode * CFP = dyn_cast<ConstantFPSDNode>(Op)) {
763 return CFP->getValueAPF().isZero();
764 }
765 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
766 return C->isNullValue();
767 }
768 return false;
769}
770
771SDValue AMDGPUTargetLowering::CreateLiveInRegister(SelectionDAG &DAG,
772 const TargetRegisterClass *RC,
773 unsigned Reg, EVT VT) const {
774 MachineFunction &MF = DAG.getMachineFunction();
775 MachineRegisterInfo &MRI = MF.getRegInfo();
776 unsigned VirtualRegister;
777 if (!MRI.isLiveIn(Reg)) {
778 VirtualRegister = MRI.createVirtualRegister(RC);
779 MRI.addLiveIn(Reg, VirtualRegister);
780 } else {
781 VirtualRegister = MRI.getLiveInVirtReg(Reg);
782 }
783 return DAG.getRegister(VirtualRegister, VT);
784}
785
786#define NODE_NAME_CASE(node) case AMDGPUISD::node: return #node;
787
788const char* AMDGPUTargetLowering::getTargetNodeName(unsigned Opcode) const {
789 switch (Opcode) {
790 default: return 0;
791 // AMDIL DAG nodes
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000792 NODE_NAME_CASE(CALL);
793 NODE_NAME_CASE(UMUL);
794 NODE_NAME_CASE(DIV_INF);
795 NODE_NAME_CASE(RET_FLAG);
796 NODE_NAME_CASE(BRANCH_COND);
797
798 // AMDGPU DAG nodes
799 NODE_NAME_CASE(DWORDADDR)
800 NODE_NAME_CASE(FRACT)
801 NODE_NAME_CASE(FMAX)
802 NODE_NAME_CASE(SMAX)
803 NODE_NAME_CASE(UMAX)
804 NODE_NAME_CASE(FMIN)
805 NODE_NAME_CASE(SMIN)
806 NODE_NAME_CASE(UMIN)
807 NODE_NAME_CASE(URECIP)
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000808 NODE_NAME_CASE(EXPORT)
Tom Stellardc7e18882013-01-23 02:09:03 +0000809 NODE_NAME_CASE(CONST_ADDRESS)
Tom Stellardc0b0c672013-02-06 17:32:29 +0000810 NODE_NAME_CASE(REGISTER_LOAD)
811 NODE_NAME_CASE(REGISTER_STORE)
Tom Stellard68db37b2013-08-14 23:24:45 +0000812 NODE_NAME_CASE(LOAD_CONSTANT)
813 NODE_NAME_CASE(LOAD_INPUT)
814 NODE_NAME_CASE(SAMPLE)
815 NODE_NAME_CASE(SAMPLEB)
816 NODE_NAME_CASE(SAMPLED)
817 NODE_NAME_CASE(SAMPLEL)
Tom Stellardec484272013-08-16 01:12:06 +0000818 NODE_NAME_CASE(STORE_MSKOR)
Tom Stellarda3c2bcf2013-09-12 02:55:14 +0000819 NODE_NAME_CASE(TBUFFER_STORE_FORMAT)
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000820 }
821}