blob: 3fe25fdac4d3a54a259e30e38bb2ef9ae1412dba [file] [log] [blame]
Nate Begeman8c00f8c2005-08-04 07:12:09 +00001//===-- X86Subtarget.cpp - X86 Subtarget Information ------------*- C++ -*-===//
Nate Begemanfb5792f2005-07-12 01:41:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Nate Begeman and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the X86 specific subclass of TargetSubtarget.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86Subtarget.h"
Evan Chenga26eb5e2006-10-06 09:17:41 +000015#include "X86GenSubtarget.inc"
Nate Begemanfb5792f2005-07-12 01:41:54 +000016#include "llvm/Module.h"
Jim Laskey05a059d2006-09-07 12:23:47 +000017#include "llvm/Support/CommandLine.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000018#include <iostream>
Nate Begemanfb5792f2005-07-12 01:41:54 +000019using namespace llvm;
20
Jim Laskey05a059d2006-09-07 12:23:47 +000021cl::opt<X86Subtarget::AsmWriterFlavorTy>
Chris Lattnercdb341d2006-09-07 22:29:41 +000022AsmWriterFlavor("x86-asm-syntax", cl::init(X86Subtarget::unset),
Jim Laskey05a059d2006-09-07 12:23:47 +000023 cl::desc("Choose style of code to emit from X86 backend:"),
24 cl::values(
25 clEnumValN(X86Subtarget::att, "att", " Emit AT&T-style assembly"),
26 clEnumValN(X86Subtarget::intel, "intel", " Emit Intel-style assembly"),
Chris Lattnercdb341d2006-09-07 22:29:41 +000027 clEnumValEnd));
Jim Laskey05a059d2006-09-07 12:23:47 +000028
Chris Lattner1e39a152006-01-28 06:05:41 +000029/// GetCpuIDAndInfo - Execute the specified cpuid and return the 4 values in the
30/// specified arguments. If we can't run cpuid on the host, return true.
Evan Cheng88c15782006-10-06 07:50:56 +000031static inline bool GetCpuIDAndInfo(unsigned value, unsigned *rEAX, unsigned *rEBX,
Jeff Cohen41adb0d2006-01-28 18:09:06 +000032 unsigned *rECX, unsigned *rEDX) {
Evan Cheng25ab6902006-09-08 06:48:29 +000033#if defined(__x86_64__)
34 asm ("pushq\t%%rbx\n\t"
35 "cpuid\n\t"
36 "movl\t%%ebx, %%esi\n\t"
37 "popq\t%%rbx"
38 : "=a" (*rEAX),
39 "=S" (*rEBX),
40 "=c" (*rECX),
41 "=d" (*rEDX)
42 : "a" (value));
43 return false;
44#elif defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)
Evan Cheng559806f2006-01-27 08:10:46 +000045#if defined(__GNUC__)
46 asm ("pushl\t%%ebx\n\t"
47 "cpuid\n\t"
Evan Chengb3a7e212006-01-27 19:30:30 +000048 "movl\t%%ebx, %%esi\n\t"
Evan Cheng559806f2006-01-27 08:10:46 +000049 "popl\t%%ebx"
Jeff Cohen41adb0d2006-01-28 18:09:06 +000050 : "=a" (*rEAX),
51 "=S" (*rEBX),
52 "=c" (*rECX),
53 "=d" (*rEDX)
Evan Cheng559806f2006-01-27 08:10:46 +000054 : "a" (value));
Chris Lattner1e39a152006-01-28 06:05:41 +000055 return false;
Jeff Cohen41adb0d2006-01-28 18:09:06 +000056#elif defined(_MSC_VER)
57 __asm {
58 mov eax,value
59 cpuid
60 mov esi,rEAX
61 mov dword ptr [esi],eax
62 mov esi,rEBX
63 mov dword ptr [esi],ebx
64 mov esi,rECX
65 mov dword ptr [esi],ecx
66 mov esi,rEDX
67 mov dword ptr [esi],edx
68 }
69 return false;
Evan Cheng559806f2006-01-27 08:10:46 +000070#endif
71#endif
Chris Lattner1e39a152006-01-28 06:05:41 +000072 return true;
Evan Cheng559806f2006-01-27 08:10:46 +000073}
74
Evan Chenga26eb5e2006-10-06 09:17:41 +000075void X86Subtarget::AutoDetectSubtargetFeatures() {
Evan Chengb3a7e212006-01-27 19:30:30 +000076 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
Jeff Cohena3496402006-01-28 18:47:32 +000077 union {
Jeff Cohen216d2812006-01-28 19:48:34 +000078 unsigned u[3];
79 char c[12];
Jeff Cohena3496402006-01-28 18:47:32 +000080 } text;
81
Evan Chengabc346c2006-10-06 08:21:07 +000082 if (GetCpuIDAndInfo(0, &EAX, text.u+0, text.u+2, text.u+1))
83 return;
Jeff Cohen41adb0d2006-01-28 18:09:06 +000084
Evan Chengabc346c2006-10-06 08:21:07 +000085 // FIXME: support for AMD family of processors.
86 if (memcmp(text.c, "GenuineIntel", 12) == 0) {
87 GetCpuIDAndInfo(0x1, &EAX, &EBX, &ECX, &EDX);
88
89 if ((EDX >> 23) & 0x1) X86SSELevel = MMX;
90 if ((EDX >> 25) & 0x1) X86SSELevel = SSE1;
91 if ((EDX >> 26) & 0x1) X86SSELevel = SSE2;
92 if (ECX & 0x1) X86SSELevel = SSE3;
93
94 GetCpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
95 HasX86_64 = (EDX >> 29) & 0x1;
Evan Cheng559806f2006-01-27 08:10:46 +000096 }
97}
Evan Cheng97c7fc32006-01-26 09:53:06 +000098
Evan Chenga26eb5e2006-10-06 09:17:41 +000099static const char *GetCurrentX86CPU() {
100 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
101 if (GetCpuIDAndInfo(0x1, &EAX, &EBX, &ECX, &EDX))
102 return "generic";
103 unsigned Family = (EAX >> 8) & 0xf; // Bits 8 - 11
104 unsigned Model = (EAX >> 4) & 0xf; // Bits 4 - 7
105 GetCpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
106 bool Em64T = EDX & (1 << 29);
107
108 union {
109 unsigned u[3];
110 char c[12];
111 } text;
112
113 GetCpuIDAndInfo(0, &EAX, text.u+0, text.u+2, text.u+1);
114 if (memcmp(text.c, "GenuineIntel", 12) == 0) {
115 switch (Family) {
116 case 3:
117 return "i386";
118 case 4:
119 return "i486";
120 case 5:
121 switch (Model) {
122 case 4: return "pentium-mmx";
123 default: return "pentium";
124 }
125 case 6:
126 switch (Model) {
127 case 1: return "pentiumpro";
128 case 3:
129 case 5:
130 case 6: return "pentium2";
131 case 7:
132 case 8:
133 case 10:
134 case 11: return "pentium3";
135 case 9:
136 case 13: return "pentium-m";
137 case 14: return "yonah";
138 case 15: return "core2";
139 default: return "i686";
140 }
141 case 15: {
142 switch (Model) {
143 case 3:
144 case 4:
145 return (Em64T) ? "nocona" : "prescott";
146 default:
147 return (Em64T) ? "x86-64" : "pentium4";
148 }
149 }
150
151 default:
152 return "generic";
153 }
154 } else if (memcmp(text.c, "AuthenticAMD", 12) == 0) {
155 // FIXME: this poorly matches the generated SubtargetFeatureKV table. There
156 // appears to be no way to generate the wide variety of AMD-specific targets
157 // from the information returned from CPUID.
158 switch (Family) {
159 case 4:
160 return "i486";
161 case 5:
162 switch (Model) {
163 case 6:
164 case 7: return "k6";
165 case 8: return "k6-2";
166 case 9:
167 case 13: return "k6-3";
168 default: return "pentium";
169 }
170 case 6:
171 switch (Model) {
172 case 4: return "athlon-tbird";
173 case 6:
174 case 7:
175 case 8: return "athlon-mp";
176 case 10: return "athlon-xp";
177 default: return "athlon";
178 }
179 case 15:
180 switch (Model) {
181 case 5: return "athlon-fx"; // also opteron
182 default: return "athlon64";
183 }
184
185 default:
186 return "generic";
187 }
188 } else {
189 return "generic";
190 }
191}
192
Evan Cheng25ab6902006-09-08 06:48:29 +0000193X86Subtarget::X86Subtarget(const Module &M, const std::string &FS, bool is64Bit)
Evan Cheng8e0055d2006-10-04 18:33:00 +0000194 : AsmFlavor(AsmWriterFlavor)
Evan Cheng25ab6902006-09-08 06:48:29 +0000195 , X86SSELevel(NoMMXSSE)
Evan Cheng25ab6902006-09-08 06:48:29 +0000196 , HasX86_64(false)
197 , stackAlignment(8)
198 // FIXME: this is a known good value for Yonah. How about others?
199 , MinRepStrSizeThreshold(128)
200 , Is64Bit(is64Bit)
201 , TargetType(isELF) { // Default to ELF unless otherwise specified.
Chris Lattner104988a2006-01-27 22:37:09 +0000202
Evan Cheng97c7fc32006-01-26 09:53:06 +0000203 // Determine default and user specified characteristics
Evan Chenga26eb5e2006-10-06 09:17:41 +0000204 if (!FS.empty()) {
205 // If feature string is not empty, parse features string.
206 std::string CPU = GetCurrentX86CPU();
207 ParseSubtargetFeatures(FS, CPU);
208 } else
209 // Otherwise, use CPUID to auto-detect feature set.
210 AutoDetectSubtargetFeatures();
211
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 if (Is64Bit && !HasX86_64) {
213 std::cerr << "Warning: Generation of 64-bit code for a 32-bit processor "
214 "requested.\n";
215 HasX86_64 = true;
216 }
217
Nate Begemanfb5792f2005-07-12 01:41:54 +0000218 // Set the boolean corresponding to the current target triple, or the default
219 // if one cannot be determined, to true.
220 const std::string& TT = M.getTargetTriple();
221 if (TT.length() > 5) {
Chris Lattnere5600e52005-11-21 22:31:58 +0000222 if (TT.find("cygwin") != std::string::npos ||
223 TT.find("mingw") != std::string::npos)
224 TargetType = isCygwin;
225 else if (TT.find("darwin") != std::string::npos)
226 TargetType = isDarwin;
227 else if (TT.find("win32") != std::string::npos)
228 TargetType = isWindows;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000229 } else if (TT.empty()) {
230#if defined(__CYGWIN__) || defined(__MINGW32__)
Chris Lattnere5600e52005-11-21 22:31:58 +0000231 TargetType = isCygwin;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000232#elif defined(__APPLE__)
Chris Lattnere5600e52005-11-21 22:31:58 +0000233 TargetType = isDarwin;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000234#elif defined(_WIN32)
Chris Lattnere5600e52005-11-21 22:31:58 +0000235 TargetType = isWindows;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000236#endif
237 }
238
Chris Lattnercdb341d2006-09-07 22:29:41 +0000239 // If the asm syntax hasn't been overridden on the command line, use whatever
240 // the target wants.
241 if (AsmFlavor == X86Subtarget::unset) {
242 if (TargetType == isWindows) {
243 AsmFlavor = X86Subtarget::intel;
244 } else {
245 AsmFlavor = X86Subtarget::att;
246 }
247 }
248
Evan Cheng932ad512006-05-25 21:59:08 +0000249 if (TargetType == isDarwin || TargetType == isCygwin)
Nate Begemanfb5792f2005-07-12 01:41:54 +0000250 stackAlignment = 16;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000251}