blob: e9fed979cf71a078e4a8911d8bc42a448ed76f77 [file] [log] [blame]
Jason W Kimd4d4f4f2010-09-30 02:17:26 +00001//===-- ARMAsmBackend.cpp - ARM Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000010#include "ARM.h"
Jim Grosbachdff84b02010-12-02 00:28:45 +000011#include "ARMAddressingModes.h"
Jim Grosbach679cbd32010-11-09 01:37:15 +000012#include "ARMFixupKinds.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000013#include "llvm/ADT/Twine.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000014#include "llvm/MC/MCAssembler.h"
Jim Grosbach5be6d2a2010-12-08 01:16:55 +000015#include "llvm/MC/MCDirectives.h"
Rafael Espindola285b3e52010-12-17 16:59:53 +000016#include "llvm/MC/MCELFObjectWriter.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000017#include "llvm/MC/MCExpr.h"
Daniel Dunbaraa4b7dd2010-12-16 16:08:33 +000018#include "llvm/MC/MCMachObjectWriter.h"
Rafael Espindolaf230df92010-10-16 18:23:53 +000019#include "llvm/MC/MCObjectFormat.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000020#include "llvm/MC/MCObjectWriter.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000021#include "llvm/MC/MCSectionELF.h"
22#include "llvm/MC/MCSectionMachO.h"
Daniel Dunbar36d76a82010-11-27 04:38:36 +000023#include "llvm/Object/MachOFormat.h"
Wesley Peckeecb8582010-10-22 15:52:49 +000024#include "llvm/Support/ELF.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000025#include "llvm/Support/ErrorHandling.h"
26#include "llvm/Support/raw_ostream.h"
Jim Grosbachdff84b02010-12-02 00:28:45 +000027#include "llvm/Target/TargetAsmBackend.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000028#include "llvm/Target/TargetRegistry.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000029using namespace llvm;
30
31namespace {
Daniel Dunbarae5abd52010-12-16 16:09:19 +000032class ARMMachObjectWriter : public MCMachObjectTargetWriter {
Daniel Dunbar5d05d972010-12-16 17:21:02 +000033public:
34 ARMMachObjectWriter(bool Is64Bit, uint32_t CPUType,
35 uint32_t CPUSubtype)
Daniel Dunbar1139d502010-12-17 06:00:24 +000036 : MCMachObjectTargetWriter(Is64Bit, CPUType, CPUSubtype,
37 /*UseAggressiveSymbolFolding=*/true) {}
Daniel Dunbarae5abd52010-12-16 16:09:19 +000038};
39
Rafael Espindola6024c972010-12-17 17:45:22 +000040class ARMELFObjectWriter : public MCELFObjectTargetWriter {
41public:
42 ARMELFObjectWriter() : MCELFObjectTargetWriter() {}
43};
44
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000045class ARMAsmBackend : public TargetAsmBackend {
Jim Grosbach5be6d2a2010-12-08 01:16:55 +000046 bool isThumbMode; // Currently emitting Thumb code.
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000047public:
Jim Grosbach022ab372010-12-08 15:36:45 +000048 ARMAsmBackend(const Target &T) : TargetAsmBackend(), isThumbMode(false) {}
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000049
Daniel Dunbar2761fc42010-12-16 03:20:06 +000050 unsigned getNumFixupKinds() const { return ARM::NumTargetFixupKinds; }
51
52 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
53 const static MCFixupKindInfo Infos[ARM::NumTargetFixupKinds] = {
54// This table *must* be in the order that the fixup_* kinds are defined in
55// ARMFixupKinds.h.
56//
57// Name Offset (bits) Size (bits) Flags
58{ "fixup_arm_ldst_pcrel_12", 1, 24, MCFixupKindInfo::FKF_IsPCRel },
59{ "fixup_t2_ldst_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
60 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
61{ "fixup_arm_pcrel_10", 1, 24, MCFixupKindInfo::FKF_IsPCRel },
62{ "fixup_t2_pcrel_10", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
63 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
64{ "fixup_thumb_adr_pcrel_10",0, 8, MCFixupKindInfo::FKF_IsPCRel |
65 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
66{ "fixup_arm_adr_pcrel_12", 1, 24, MCFixupKindInfo::FKF_IsPCRel },
67{ "fixup_t2_adr_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
68 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
69{ "fixup_arm_branch", 0, 24, MCFixupKindInfo::FKF_IsPCRel },
70{ "fixup_t2_condbranch", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
71{ "fixup_t2_uncondbranch", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
72{ "fixup_arm_thumb_br", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
73{ "fixup_arm_thumb_bl", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
74{ "fixup_arm_thumb_blx", 7, 21, MCFixupKindInfo::FKF_IsPCRel },
75{ "fixup_arm_thumb_cb", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
76{ "fixup_arm_thumb_cp", 1, 8, MCFixupKindInfo::FKF_IsPCRel },
77{ "fixup_arm_thumb_bcc", 1, 8, MCFixupKindInfo::FKF_IsPCRel },
78{ "fixup_arm_movt_hi16", 0, 16, 0 },
79{ "fixup_arm_movw_lo16", 0, 16, 0 },
80 };
81
82 if (Kind < FirstTargetFixupKind)
83 return TargetAsmBackend::getFixupKindInfo(Kind);
84
85 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
86 "Invalid kind!");
87 return Infos[Kind - FirstTargetFixupKind];
88 }
89
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000090 bool MayNeedRelaxation(const MCInst &Inst) const;
91
92 void RelaxInstruction(const MCInst &Inst, MCInst &Res) const;
93
94 bool WriteNopData(uint64_t Count, MCObjectWriter *OW) const;
Jim Grosbach3787a402010-09-30 17:45:51 +000095
Jim Grosbach5be6d2a2010-12-08 01:16:55 +000096 void HandleAssemblerFlag(MCAssemblerFlag Flag) {
97 switch (Flag) {
98 default: break;
99 case MCAF_Code16:
100 setIsThumb(true);
101 break;
102 case MCAF_Code32:
103 setIsThumb(false);
104 break;
105 }
Jim Grosbach3787a402010-09-30 17:45:51 +0000106 }
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000107
108 unsigned getPointerSize() const { return 4; }
109 bool isThumb() const { return isThumbMode; }
110 void setIsThumb(bool it) { isThumbMode = it; }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000111};
Chris Lattnerb75c6512010-11-17 05:41:32 +0000112} // end anonymous namespace
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000113
114bool ARMAsmBackend::MayNeedRelaxation(const MCInst &Inst) const {
115 // FIXME: Thumb targets, different move constant targets..
116 return false;
117}
118
119void ARMAsmBackend::RelaxInstruction(const MCInst &Inst, MCInst &Res) const {
120 assert(0 && "ARMAsmBackend::RelaxInstruction() unimplemented");
121 return;
122}
123
124bool ARMAsmBackend::WriteNopData(uint64_t Count, MCObjectWriter *OW) const {
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000125 if (isThumb()) {
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000126 // FIXME: 0xbf00 is the ARMv7 value. For v6 and before, we'll need to
127 // use 0x46c0 (which is a 'mov r8, r8' insn).
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000128 uint64_t NumNops = Count / 2;
129 for (uint64_t i = 0; i != NumNops; ++i)
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000130 OW->Write16(0xbf00);
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000131 if (Count & 1)
132 OW->Write8(0);
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000133 return true;
134 }
135 // ARM mode
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000136 uint64_t NumNops = Count / 4;
137 for (uint64_t i = 0; i != NumNops; ++i)
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000138 OW->Write32(0xe1a00000);
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000139 switch (Count % 4) {
140 default: break; // No leftover bytes to write
141 case 1: OW->Write8(0); break;
142 case 2: OW->Write16(0); break;
143 case 3: OW->Write16(0); OW->Write8(0xa0); break;
144 }
145
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000146 return true;
Jim Grosbach87dc3aa2010-09-30 03:20:34 +0000147}
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000148
Jason W Kim0c628c22010-12-01 22:46:50 +0000149static unsigned adjustFixupValue(unsigned Kind, uint64_t Value) {
150 switch (Kind) {
151 default:
152 llvm_unreachable("Unknown fixup kind!");
Jim Grosbach6ec6eeb2010-12-17 18:39:10 +0000153 case FK_Data_1:
154 case FK_Data_2:
Jason W Kim0c628c22010-12-01 22:46:50 +0000155 case FK_Data_4:
Jason W Kim0c628c22010-12-01 22:46:50 +0000156 return Value;
Jason W Kim2ccf1482010-12-03 19:40:23 +0000157 case ARM::fixup_arm_movt_hi16:
158 case ARM::fixup_arm_movw_lo16: {
159 unsigned Hi4 = (Value & 0xF000) >> 12;
160 unsigned Lo12 = Value & 0x0FFF;
161 // inst{19-16} = Hi4;
162 // inst{11-0} = Lo12;
163 Value = (Hi4 << 16) | (Lo12);
164 return Value;
165 }
Owen Andersond7b3f582010-12-09 01:51:07 +0000166 case ARM::fixup_arm_ldst_pcrel_12:
Jason W Kim0c628c22010-12-01 22:46:50 +0000167 // ARM PC-relative values are offset by 8.
Owen Anderson05018c22010-12-09 20:27:52 +0000168 Value -= 4;
Owen Andersonfe7fac72010-12-09 21:34:47 +0000169 // FALLTHROUGH
Owen Andersond7b3f582010-12-09 01:51:07 +0000170 case ARM::fixup_t2_ldst_pcrel_12: {
171 // Offset by 4, adjusted by two due to the half-word ordering of thumb.
Owen Anderson05018c22010-12-09 20:27:52 +0000172 Value -= 4;
Owen Andersond7b3f582010-12-09 01:51:07 +0000173 bool isAdd = true;
Jason W Kim0c628c22010-12-01 22:46:50 +0000174 if ((int64_t)Value < 0) {
175 Value = -Value;
176 isAdd = false;
177 }
178 assert ((Value < 4096) && "Out of range pc-relative fixup value!");
179 Value |= isAdd << 23;
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000180
Owen Andersond7b3f582010-12-09 01:51:07 +0000181 // Same addressing mode as fixup_arm_pcrel_10,
182 // but with 16-bit halfwords swapped.
183 if (Kind == ARM::fixup_t2_ldst_pcrel_12) {
184 uint64_t swapped = (Value & 0xFFFF0000) >> 16;
185 swapped |= (Value & 0x0000FFFF) << 16;
186 return swapped;
187 }
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000188
Jason W Kim0c628c22010-12-01 22:46:50 +0000189 return Value;
190 }
Jim Grosbachd40963c2010-12-14 22:28:03 +0000191 case ARM::fixup_thumb_adr_pcrel_10:
192 return ((Value - 4) >> 2) & 0xff;
Jim Grosbachdff84b02010-12-02 00:28:45 +0000193 case ARM::fixup_arm_adr_pcrel_12: {
194 // ARM PC-relative values are offset by 8.
195 Value -= 8;
196 unsigned opc = 4; // bits {24-21}. Default to add: 0b0100
197 if ((int64_t)Value < 0) {
198 Value = -Value;
199 opc = 2; // 0b0010
200 }
201 assert(ARM_AM::getSOImmVal(Value) != -1 &&
202 "Out of range pc-relative fixup value!");
203 // Encode the immediate and shift the opcode into place.
204 return ARM_AM::getSOImmVal(Value) | (opc << 21);
205 }
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000206
Owen Andersona838a252010-12-14 00:36:49 +0000207 case ARM::fixup_t2_adr_pcrel_12: {
208 Value -= 4;
209 unsigned opc = 0;
210 if ((int64_t)Value < 0) {
211 Value = -Value;
212 opc = 5;
213 }
214
215 uint32_t out = (opc << 21);
216 out |= (Value & 0x800) << 14;
217 out |= (Value & 0x700) << 4;
218 out |= (Value & 0x0FF);
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000219
Owen Andersona838a252010-12-14 00:36:49 +0000220 uint64_t swapped = (out & 0xFFFF0000) >> 16;
221 swapped |= (out & 0x0000FFFF) << 16;
222 return swapped;
223 }
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000224
Jason W Kim0c628c22010-12-01 22:46:50 +0000225 case ARM::fixup_arm_branch:
226 // These values don't encode the low two bits since they're always zero.
227 // Offset by 8 just as above.
Jim Grosbach662a8162010-12-06 23:57:07 +0000228 return 0xffffff & ((Value - 8) >> 2);
Owen Andersonc2666002010-12-13 19:31:11 +0000229 case ARM::fixup_t2_uncondbranch: {
Owen Anderson63ee2202010-12-10 23:02:28 +0000230 Value = Value - 4;
Owen Andersonfb20d892010-12-09 00:27:41 +0000231 Value >>= 1; // Low bit is not encoded.
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000232
Jim Grosbach56a25352010-12-13 19:25:46 +0000233 uint32_t out = 0;
Owen Andersonc2666002010-12-13 19:31:11 +0000234 bool I = Value & 0x800000;
235 bool J1 = Value & 0x400000;
236 bool J2 = Value & 0x200000;
237 J1 ^= I;
238 J2 ^= I;
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000239
Owen Andersonc2666002010-12-13 19:31:11 +0000240 out |= I << 26; // S bit
241 out |= !J1 << 13; // J1 bit
242 out |= !J2 << 11; // J2 bit
243 out |= (Value & 0x1FF800) << 5; // imm6 field
244 out |= (Value & 0x0007FF); // imm11 field
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000245
Owen Andersonc2666002010-12-13 19:31:11 +0000246 uint64_t swapped = (out & 0xFFFF0000) >> 16;
247 swapped |= (out & 0x0000FFFF) << 16;
248 return swapped;
249 }
250 case ARM::fixup_t2_condbranch: {
251 Value = Value - 4;
252 Value >>= 1; // Low bit is not encoded.
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000253
Owen Andersonc2666002010-12-13 19:31:11 +0000254 uint64_t out = 0;
Owen Anderson8f079432010-12-09 01:02:09 +0000255 out |= (Value & 0x80000) << 7; // S bit
256 out |= (Value & 0x40000) >> 7; // J2 bit
257 out |= (Value & 0x20000) >> 4; // J1 bit
258 out |= (Value & 0x1F800) << 5; // imm6 field
259 out |= (Value & 0x007FF); // imm11 field
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000260
Jim Grosbach56a25352010-12-13 19:25:46 +0000261 uint32_t swapped = (out & 0xFFFF0000) >> 16;
Owen Andersonfb20d892010-12-09 00:27:41 +0000262 swapped |= (out & 0x0000FFFF) << 16;
263 return swapped;
264 }
Jim Grosbach662a8162010-12-06 23:57:07 +0000265 case ARM::fixup_arm_thumb_bl: {
266 // The value doesn't encode the low bit (always zero) and is offset by
267 // four. The value is encoded into disjoint bit positions in the destination
268 // opcode. x = unchanged, I = immediate value bit, S = sign extension bit
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000269 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000270 // BL: xxxxxSIIIIIIIIII xxxxxIIIIIIIIIII
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000271 //
Jim Grosbach662a8162010-12-06 23:57:07 +0000272 // Note that the halfwords are stored high first, low second; so we need
273 // to transpose the fixup value here to map properly.
Bill Wendling09aa3f02010-12-09 00:39:08 +0000274 unsigned isNeg = (int64_t(Value) < 0) ? 1 : 0;
Bill Wendling797b7aa2010-12-09 00:44:33 +0000275 uint32_t Binary = 0;
276 Value = 0x3fffff & ((Value - 4) >> 1);
277 Binary = (Value & 0x7ff) << 16; // Low imm11 value.
278 Binary |= (Value & 0x1ffc00) >> 11; // High imm10 value.
279 Binary |= isNeg << 10; // Sign bit.
Bill Wendling09aa3f02010-12-09 00:39:08 +0000280 return Binary;
281 }
282 case ARM::fixup_arm_thumb_blx: {
283 // The value doesn't encode the low two bits (always zero) and is offset by
284 // four (see fixup_arm_thumb_cp). The value is encoded into disjoint bit
285 // positions in the destination opcode. x = unchanged, I = immediate value
286 // bit, S = sign extension bit, 0 = zero.
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000287 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000288 // BLX: xxxxxSIIIIIIIIII xxxxxIIIIIIIIII0
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000289 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000290 // Note that the halfwords are stored high first, low second; so we need
291 // to transpose the fixup value here to map properly.
292 unsigned isNeg = (int64_t(Value) < 0) ? 1 : 0;
Bill Wendling797b7aa2010-12-09 00:44:33 +0000293 uint32_t Binary = 0;
294 Value = 0xfffff & ((Value - 2) >> 2);
295 Binary = (Value & 0x3ff) << 17; // Low imm10L value.
296 Binary |= (Value & 0xffc00) >> 10; // High imm10H value.
297 Binary |= isNeg << 10; // Sign bit.
Jim Grosbach662a8162010-12-06 23:57:07 +0000298 return Binary;
299 }
Bill Wendlingb8958b02010-12-08 01:57:09 +0000300 case ARM::fixup_arm_thumb_cp:
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000301 // Offset by 4, and don't encode the low two bits. Two bytes of that
302 // 'off by 4' is implicitly handled by the half-word ordering of the
303 // Thumb encoding, so we only need to adjust by 2 here.
304 return ((Value - 2) >> 2) & 0xff;
Jim Grosbachb492a7c2010-12-09 19:50:12 +0000305 case ARM::fixup_arm_thumb_cb: {
Bill Wendlingdff2f712010-12-08 23:01:43 +0000306 // Offset by 4 and don't encode the lower bit, which is always 0.
307 uint32_t Binary = (Value - 4) >> 1;
Owen Anderson86abd482010-12-14 19:42:53 +0000308 return ((Binary & 0x20) << 4) | ((Binary & 0x1f) << 3);
Bill Wendlingdff2f712010-12-08 23:01:43 +0000309 }
Jim Grosbache2467172010-12-10 18:21:33 +0000310 case ARM::fixup_arm_thumb_br:
311 // Offset by 4 and don't encode the lower bit, which is always 0.
312 return ((Value - 4) >> 1) & 0x7ff;
Jim Grosbach01086452010-12-10 17:13:40 +0000313 case ARM::fixup_arm_thumb_bcc:
314 // Offset by 4 and don't encode the lower bit, which is always 0.
315 return ((Value - 4) >> 1) & 0xff;
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000316 case ARM::fixup_arm_pcrel_10:
Owen Andersone2e0f582010-12-10 22:46:47 +0000317 Value = Value - 4; // ARM fixups offset by an additional word and don't
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000318 // need to adjust for the half-word ordering.
319 // Fall through.
320 case ARM::fixup_t2_pcrel_10: {
321 // Offset by 4, adjusted by two due to the half-word ordering of thumb.
Owen Andersone2e0f582010-12-10 22:46:47 +0000322 Value = Value - 4;
Jason W Kim0c628c22010-12-01 22:46:50 +0000323 bool isAdd = true;
324 if ((int64_t)Value < 0) {
325 Value = -Value;
326 isAdd = false;
327 }
328 // These values don't encode the low two bits since they're always zero.
329 Value >>= 2;
330 assert ((Value < 256) && "Out of range pc-relative fixup value!");
331 Value |= isAdd << 23;
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000332
Owen Andersoncc78f5c2010-12-08 19:31:11 +0000333 // Same addressing mode as fixup_arm_pcrel_10,
334 // but with 16-bit halfwords swapped.
Owen Andersond8e351b2010-12-08 00:18:36 +0000335 if (Kind == ARM::fixup_t2_pcrel_10) {
Jim Grosbach56a25352010-12-13 19:25:46 +0000336 uint32_t swapped = (Value & 0xFFFF0000) >> 16;
Owen Anderson255eafb2010-12-08 00:21:33 +0000337 swapped |= (Value & 0x0000FFFF) << 16;
Owen Andersond8e351b2010-12-08 00:18:36 +0000338 return swapped;
339 }
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000340
Jason W Kim0c628c22010-12-01 22:46:50 +0000341 return Value;
342 }
343 }
344}
345
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000346namespace {
Bill Wendling52e635e2010-12-07 23:05:20 +0000347
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000348// FIXME: This should be in a separate file.
349// ELF is an ELF of course...
350class ELFARMAsmBackend : public ARMAsmBackend {
Rafael Espindolaf230df92010-10-16 18:23:53 +0000351 MCELFObjectFormat Format;
352
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000353public:
354 Triple::OSType OSType;
355 ELFARMAsmBackend(const Target &T, Triple::OSType _OSType)
Daniel Dunbar7b62afa2010-12-17 02:06:08 +0000356 : ARMAsmBackend(T), OSType(_OSType) { }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000357
Rafael Espindolaf230df92010-10-16 18:23:53 +0000358 virtual const MCObjectFormat &getObjectFormat() const {
359 return Format;
360 }
361
Rafael Espindola179821a2010-12-06 19:08:48 +0000362 void ApplyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000363 uint64_t Value) const;
364
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000365 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Rafael Espindola6024c972010-12-17 17:45:22 +0000366 return createELFObjectWriter(new ARMELFObjectWriter(), OS,
367 /*Is64Bit=*/false,
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000368 OSType, ELF::EM_ARM,
369 /*IsLittleEndian=*/true,
370 /*HasRelocationAddend=*/false);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000371 }
372};
373
Bill Wendling52e635e2010-12-07 23:05:20 +0000374// FIXME: Raise this to share code between Darwin and ELF.
Rafael Espindola179821a2010-12-06 19:08:48 +0000375void ELFARMAsmBackend::ApplyFixup(const MCFixup &Fixup, char *Data,
376 unsigned DataSize, uint64_t Value) const {
Bill Wendling52e635e2010-12-07 23:05:20 +0000377 unsigned NumBytes = 4; // FIXME: 2 for Thumb
Bill Wendling52e635e2010-12-07 23:05:20 +0000378 Value = adjustFixupValue(Fixup.getKind(), Value);
Bill Wendlingd832fa02010-12-07 23:11:00 +0000379 if (!Value) return; // Doesn't change encoding.
Bill Wendling52e635e2010-12-07 23:05:20 +0000380
381 unsigned Offset = Fixup.getOffset();
382 assert(Offset % NumBytes == 0 && "Offset mod NumBytes is nonzero!");
383
384 // For each byte of the fragment that the fixup touches, mask in the bits from
385 // the fixup value. The Value has been "split up" into the appropriate
386 // bitfields above.
387 for (unsigned i = 0; i != NumBytes; ++i)
388 Data[Offset + i] |= uint8_t((Value >> (i * 8)) & 0xff);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000389}
390
391// FIXME: This should be in a separate file.
392class DarwinARMAsmBackend : public ARMAsmBackend {
Rafael Espindolaf230df92010-10-16 18:23:53 +0000393 MCMachOObjectFormat Format;
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000394public:
Daniel Dunbar7b62afa2010-12-17 02:06:08 +0000395 DarwinARMAsmBackend(const Target &T) : ARMAsmBackend(T) { }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000396
Rafael Espindolaf230df92010-10-16 18:23:53 +0000397 virtual const MCObjectFormat &getObjectFormat() const {
398 return Format;
399 }
400
Rafael Espindola179821a2010-12-06 19:08:48 +0000401 void ApplyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000402 uint64_t Value) const;
403
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000404 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Jim Grosbachc9d14392010-11-05 18:48:58 +0000405 // FIXME: Subtarget info should be derived. Force v7 for now.
Daniel Dunbar5d05d972010-12-16 17:21:02 +0000406 return createMachObjectWriter(new ARMMachObjectWriter(
407 /*Is64Bit=*/false,
408 object::mach::CTM_ARM,
409 object::mach::CSARM_V7),
410 OS,
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000411 /*IsLittleEndian=*/true);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000412 }
413
414 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
415 return false;
416 }
417};
418
Bill Wendlingd832fa02010-12-07 23:11:00 +0000419/// getFixupKindNumBytes - The number of bytes the fixup may change.
Jim Grosbachc466b932010-11-11 18:04:49 +0000420static unsigned getFixupKindNumBytes(unsigned Kind) {
Jim Grosbach679cbd32010-11-09 01:37:15 +0000421 switch (Kind) {
Jim Grosbach662a8162010-12-06 23:57:07 +0000422 default:
423 llvm_unreachable("Unknown fixup kind!");
Bill Wendlingb8958b02010-12-08 01:57:09 +0000424
Jim Grosbach6ec6eeb2010-12-17 18:39:10 +0000425 case FK_Data_1:
Jim Grosbach01086452010-12-10 17:13:40 +0000426 case ARM::fixup_arm_thumb_bcc:
Bill Wendlingb8958b02010-12-08 01:57:09 +0000427 case ARM::fixup_arm_thumb_cp:
Jim Grosbachd40963c2010-12-14 22:28:03 +0000428 case ARM::fixup_thumb_adr_pcrel_10:
Bill Wendlingb8958b02010-12-08 01:57:09 +0000429 return 1;
430
Jim Grosbach6ec6eeb2010-12-17 18:39:10 +0000431 case FK_Data_2:
Jim Grosbache2467172010-12-10 18:21:33 +0000432 case ARM::fixup_arm_thumb_br:
Jim Grosbachb492a7c2010-12-09 19:50:12 +0000433 case ARM::fixup_arm_thumb_cb:
Bill Wendlingdff2f712010-12-08 23:01:43 +0000434 return 2;
435
Jim Grosbach662a8162010-12-06 23:57:07 +0000436 case ARM::fixup_arm_ldst_pcrel_12:
437 case ARM::fixup_arm_pcrel_10:
438 case ARM::fixup_arm_adr_pcrel_12:
439 case ARM::fixup_arm_branch:
440 return 3;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000441
442 case FK_Data_4:
Owen Andersond7b3f582010-12-09 01:51:07 +0000443 case ARM::fixup_t2_ldst_pcrel_12:
Owen Andersonc2666002010-12-13 19:31:11 +0000444 case ARM::fixup_t2_condbranch:
445 case ARM::fixup_t2_uncondbranch:
Owen Andersond8e351b2010-12-08 00:18:36 +0000446 case ARM::fixup_t2_pcrel_10:
Owen Andersona838a252010-12-14 00:36:49 +0000447 case ARM::fixup_t2_adr_pcrel_12:
Jim Grosbach662a8162010-12-06 23:57:07 +0000448 case ARM::fixup_arm_thumb_bl:
Bill Wendling09aa3f02010-12-09 00:39:08 +0000449 case ARM::fixup_arm_thumb_blx:
Jim Grosbach662a8162010-12-06 23:57:07 +0000450 return 4;
Jim Grosbach679cbd32010-11-09 01:37:15 +0000451 }
452}
453
Rafael Espindola179821a2010-12-06 19:08:48 +0000454void DarwinARMAsmBackend::ApplyFixup(const MCFixup &Fixup, char *Data,
455 unsigned DataSize, uint64_t Value) const {
Jim Grosbachc466b932010-11-11 18:04:49 +0000456 unsigned NumBytes = getFixupKindNumBytes(Fixup.getKind());
Jim Grosbach679cbd32010-11-09 01:37:15 +0000457 Value = adjustFixupValue(Fixup.getKind(), Value);
Bill Wendlingd832fa02010-12-07 23:11:00 +0000458 if (!Value) return; // Doesn't change encoding.
Jim Grosbach679cbd32010-11-09 01:37:15 +0000459
Bill Wendlingd832fa02010-12-07 23:11:00 +0000460 unsigned Offset = Fixup.getOffset();
461 assert(Offset + NumBytes <= DataSize && "Invalid fixup offset!");
462
Jim Grosbach679cbd32010-11-09 01:37:15 +0000463 // For each byte of the fragment that the fixup touches, mask in the
464 // bits from the fixup value.
465 for (unsigned i = 0; i != NumBytes; ++i)
Bill Wendlingd832fa02010-12-07 23:11:00 +0000466 Data[Offset + i] |= uint8_t((Value >> (i * 8)) & 0xff);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000467}
Bill Wendling52e635e2010-12-07 23:05:20 +0000468
Jim Grosbachf73fd722010-09-30 03:21:00 +0000469} // end anonymous namespace
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000470
471TargetAsmBackend *llvm::createARMAsmBackend(const Target &T,
472 const std::string &TT) {
473 switch (Triple(TT).getOS()) {
474 case Triple::Darwin:
475 return new DarwinARMAsmBackend(T);
476 case Triple::MinGW32:
477 case Triple::Cygwin:
478 case Triple::Win32:
479 assert(0 && "Windows not supported on ARM");
480 default:
481 return new ELFARMAsmBackend(T, Triple(TT).getOS());
482 }
483}