blob: 5ad627c4c1fbe071d2b7d555bd9372e9f01ec257 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsSubtarget.h - Define Subtarget for the Mips ---------*- C++ -*-===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
Evan Cheng5b1b44892011-07-01 21:01:15 +000010// This file declares the Mips specific subclass of TargetSubtargetInfo.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000011//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
14#ifndef MIPSSUBTARGET_H
15#define MIPSSUBTARGET_H
16
Jack Carterc91cbb92013-01-18 21:20:38 +000017#include "MCTargetDesc/MipsReginfo.h"
Evan Chengab8be962011-06-29 01:14:12 +000018#include "llvm/MC/MCInstrItineraries.h"
Reed Kotlera430cb62013-04-09 19:46:01 +000019#include "llvm/Support/ErrorHandling.h"
Chandler Carrutha1514e22012-12-04 07:12:27 +000020#include "llvm/Target/TargetSubtargetInfo.h"
Reed Kotlera430cb62013-04-09 19:46:01 +000021
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000022#include <string>
23
Evan Cheng94214702011-07-01 20:45:01 +000024#define GET_SUBTARGETINFO_HEADER
Evan Cheng385e9302011-07-01 22:36:09 +000025#include "MipsGenSubtargetInfo.inc"
Evan Cheng94214702011-07-01 20:45:01 +000026
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000027namespace llvm {
Evan Cheng0ddff1b2011-07-07 07:07:08 +000028class StringRef;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029
Reed Kotlera430cb62013-04-09 19:46:01 +000030class MipsTargetMachine;
31
Evan Cheng94214702011-07-01 20:45:01 +000032class MipsSubtarget : public MipsGenSubtargetInfo {
David Blaikie2d24e2a2011-12-20 02:50:00 +000033 virtual void anchor();
Bruno Cardoso Lopes13d1b7b2007-08-18 01:52:27 +000034
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +000035public:
Akira Hatanaka0b7b6a02011-09-14 17:22:51 +000036 // NOTE: O64 will not be supported.
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +000037 enum MipsABIEnum {
Akira Hatanaka8c1b4bf2011-09-21 02:45:29 +000038 UnknownABI, O32, N32, N64, EABI
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000039 };
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +000040
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000041protected:
Bruno Cardoso Lopes13d1b7b2007-08-18 01:52:27 +000042
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000043 enum MipsArchEnum {
Akira Hatanaka1daa5be2011-09-20 20:28:08 +000044 Mips32, Mips32r2, Mips64, Mips64r2
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000045 };
46
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000047 // Mips architecture version
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000048 MipsArchEnum MipsArchVersion;
49
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000050 // Mips supported ABIs
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000051 MipsABIEnum MipsABI;
52
53 // IsLittle - The target is Little Endian
Bruno Cardoso Lopesd2947ee2008-06-04 01:45:25 +000054 bool IsLittle;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000055
56 // IsSingleFloat - The target only supports single precision float
57 // point operations. This enable the target to use all 32 32-bit
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +000058 // floating point registers instead of only using even ones.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000059 bool IsSingleFloat;
60
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +000061 // IsFP64bit - The target processor has 64-bit floating point registers.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000062 bool IsFP64bit;
63
64 // IsFP64bit - General-purpose registers are 64 bits wide
65 bool IsGP64bit;
66
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000067 // HasVFPU - Processor has a vector floating point unit.
68 bool HasVFPU;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000069
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +000070 // isLinux - Target system is Linux. Is false we consider ELFOS for now.
71 bool IsLinux;
72
Akira Hatanakae7338cd2012-08-22 03:18:13 +000073 // UseSmallSection - Small section is used.
74 bool UseSmallSection;
75
Bruno Cardoso Lopesd3a680d2008-07-30 17:01:06 +000076 /// Features related to the presence of specific instructions.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000077
Bruno Cardoso Lopesd3a680d2008-07-30 17:01:06 +000078 // HasSEInReg - SEB and SEH (signext in register) instructions.
79 bool HasSEInReg;
80
81 // HasCondMov - Conditional mov (MOVZ, MOVN) instructions.
82 bool HasCondMov;
83
Bruno Cardoso Lopesd3a680d2008-07-30 17:01:06 +000084 // HasSwap - Byte and half swap instructions.
85 bool HasSwap;
86
87 // HasBitCount - Count leading '1' and '0' bits.
88 bool HasBitCount;
89
Akira Hatanaka0301bc52012-11-15 21:17:13 +000090 // HasFPIdx -- Floating point indexed load/store instructions.
91 bool HasFPIdx;
92
Akira Hatanaka66e19c32012-05-16 22:19:56 +000093 // InMips16 -- can process Mips16 instructions
94 bool InMips16Mode;
95
Reed Kotlera430cb62013-04-09 19:46:01 +000096 // PreviousInMips16 -- the function we just processed was in Mips 16 Mode
97 bool PreviousInMips16Mode;
98
Jack Carter73047022013-02-05 09:30:03 +000099 // InMicroMips -- can process MicroMips instructions
100 bool InMicroMipsMode;
101
Akira Hatanakaa9adbf62012-09-21 23:41:49 +0000102 // HasDSP, HasDSPR2 -- supports DSP ASE.
103 bool HasDSP, HasDSPR2;
104
Reed Kotlera430cb62013-04-09 19:46:01 +0000105 // Allow mixed Mips16 and Mips32 in one source file
106 bool AllowMixed16_32;
107
Bruno Cardoso Lopes13d1b7b2007-08-18 01:52:27 +0000108 InstrItineraryData InstrItins;
109
Jack Carterc91cbb92013-01-18 21:20:38 +0000110 // The instance to the register info section object
111 MipsReginfo MRI;
112
Jack Carterdba14302013-01-30 02:16:36 +0000113 // Relocation Model
114 Reloc::Model RM;
115
Reed Kotlera430cb62013-04-09 19:46:01 +0000116 // We can override the determination of whether we are in mips16 mode
117 // as from the command line
118 enum {NoOverride, Mips16Override, NoMips16Override} OverrideMode;
119
120 MipsTargetMachine *TM;
121
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000122public:
Akira Hatanaka81a424b2012-03-28 00:24:17 +0000123 virtual bool enablePostRAScheduler(CodeGenOpt::Level OptLevel,
124 AntiDepBreakMode& Mode,
125 RegClassVector& CriticalPathRCs) const;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000126
127 /// Only O32 and EABI supported right now.
128 bool isABI_EABI() const { return MipsABI == EABI; }
Akira Hatanaka1daa5be2011-09-20 20:28:08 +0000129 bool isABI_N64() const { return MipsABI == N64; }
130 bool isABI_N32() const { return MipsABI == N32; }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000131 bool isABI_O32() const { return MipsABI == O32; }
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000132 unsigned getTargetABI() const { return MipsABI; }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000133
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000134 /// This constructor initializes the data members to match that
Daniel Dunbar3be03402009-08-02 22:11:08 +0000135 /// of the specified triple.
Evan Cheng276365d2011-06-30 01:53:36 +0000136 MipsSubtarget(const std::string &TT, const std::string &CPU,
Reed Kotlera430cb62013-04-09 19:46:01 +0000137 const std::string &FS, bool little, Reloc::Model RM,
138 MipsTargetMachine *TM);
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000139
140 /// ParseSubtargetFeatures - Parses features string setting specified
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000141 /// subtarget options. Definition of function is auto generated by tblgen.
Evan Cheng0ddff1b2011-07-07 07:07:08 +0000142 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000143
Akira Hatanaka56633442011-09-20 23:53:09 +0000144 bool hasMips32() const { return MipsArchVersion >= Mips32; }
145 bool hasMips32r2() const { return MipsArchVersion == Mips32r2 ||
Akira Hatanaka1daa5be2011-09-20 20:28:08 +0000146 MipsArchVersion == Mips64r2; }
Akira Hatanaka50fa74e2011-09-21 02:24:25 +0000147 bool hasMips64() const { return MipsArchVersion >= Mips64; }
148 bool hasMips64r2() const { return MipsArchVersion == Mips64r2; }
Bruno Cardoso Lopesd2947ee2008-06-04 01:45:25 +0000149
Bruno Cardoso Lopesd2947ee2008-06-04 01:45:25 +0000150 bool isLittle() const { return IsLittle; }
Douglas Gregorcabdd742009-12-19 07:05:23 +0000151 bool isFP64bit() const { return IsFP64bit; }
152 bool isGP64bit() const { return IsGP64bit; }
153 bool isGP32bit() const { return !IsGP64bit; }
154 bool isSingleFloat() const { return IsSingleFloat; }
155 bool isNotSingleFloat() const { return !IsSingleFloat; }
156 bool hasVFPU() const { return HasVFPU; }
Reed Kotlera430cb62013-04-09 19:46:01 +0000157 bool inMips16Mode() const {
158 switch (OverrideMode) {
159 case NoOverride:
160 return InMips16Mode;
161 case Mips16Override:
162 return true;
163 case NoMips16Override:
164 return false;
165 }
166 llvm_unreachable("Unexpected mode");
167 }
168 bool inMips16ModeDefault() {
169 return InMips16Mode;
170 }
Jack Carter73047022013-02-05 09:30:03 +0000171 bool inMicroMipsMode() const { return InMicroMipsMode; }
Akira Hatanakaa9adbf62012-09-21 23:41:49 +0000172 bool hasDSP() const { return HasDSP; }
173 bool hasDSPR2() const { return HasDSPR2; }
Douglas Gregorcabdd742009-12-19 07:05:23 +0000174 bool isLinux() const { return IsLinux; }
Akira Hatanakae7338cd2012-08-22 03:18:13 +0000175 bool useSmallSection() const { return UseSmallSection; }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000176
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000177 bool hasStandardEncoding() const { return !inMips16Mode(); }
178
Bruno Cardoso Lopesd3a680d2008-07-30 17:01:06 +0000179 /// Features related to the presence of specific instructions.
Douglas Gregorcabdd742009-12-19 07:05:23 +0000180 bool hasSEInReg() const { return HasSEInReg; }
181 bool hasCondMov() const { return HasCondMov; }
Douglas Gregorcabdd742009-12-19 07:05:23 +0000182 bool hasSwap() const { return HasSwap; }
183 bool hasBitCount() const { return HasBitCount; }
Akira Hatanaka0301bc52012-11-15 21:17:13 +0000184 bool hasFPIdx() const { return HasFPIdx; }
Jack Carterc91cbb92013-01-18 21:20:38 +0000185
Reed Kotlera430cb62013-04-09 19:46:01 +0000186 bool allowMixed16_32() const { return AllowMixed16_32;};
187
Jack Carterc91cbb92013-01-18 21:20:38 +0000188 // Grab MipsRegInfo object
189 const MipsReginfo &getMReginfo() const { return MRI; }
Jack Carterdba14302013-01-30 02:16:36 +0000190
191 // Grab relocation model
192 Reloc::Model getRelocationModel() const {return RM;}
Reed Kotlera430cb62013-04-09 19:46:01 +0000193
194 /// \brief Reset the subtarget for the Mips target.
195 void resetSubtarget(MachineFunction *MF);
196
197
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000198};
199} // End llvm namespace
200
201#endif