Akira Hatanaka | 90db35a | 2013-02-14 23:20:15 +0000 | [diff] [blame] | 1 | //===-- MipsDelaySlotFiller.cpp - Mips Delay Slot Filler ------------------===// |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 7 | // |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 9 | // |
Akira Hatanaka | 90db35a | 2013-02-14 23:20:15 +0000 | [diff] [blame] | 10 | // Simple pass to fill delay slots with useful instructions. |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 11 | // |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 13 | |
| 14 | #define DEBUG_TYPE "delay-slot-filler" |
| 15 | |
| 16 | #include "Mips.h" |
| 17 | #include "MipsTargetMachine.h" |
Akira Hatanaka | cd7319d | 2013-02-14 23:40:57 +0000 | [diff] [blame] | 18 | #include "llvm/ADT/BitVector.h" |
Akira Hatanaka | a56f411 | 2013-03-01 00:16:31 +0000 | [diff] [blame^] | 19 | #include "llvm/ADT/SmallPtrSet.h" |
Chandler Carruth | d04a8d4 | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 20 | #include "llvm/ADT/Statistic.h" |
Akira Hatanaka | a56f411 | 2013-03-01 00:16:31 +0000 | [diff] [blame^] | 21 | #include "llvm/Analysis/AliasAnalysis.h" |
| 22 | #include "llvm/Analysis/ValueTracking.h" |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 24 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Akira Hatanaka | a56f411 | 2013-03-01 00:16:31 +0000 | [diff] [blame^] | 25 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 26 | #include "llvm/Support/CommandLine.h" |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 27 | #include "llvm/Target/TargetInstrInfo.h" |
Chandler Carruth | d04a8d4 | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 28 | #include "llvm/Target/TargetMachine.h" |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 29 | #include "llvm/Target/TargetRegisterInfo.h" |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 30 | |
| 31 | using namespace llvm; |
| 32 | |
| 33 | STATISTIC(FilledSlots, "Number of delay slots filled"); |
Akira Hatanaka | 98f4d4d | 2011-10-05 01:19:13 +0000 | [diff] [blame] | 34 | STATISTIC(UsefulSlots, "Number of delay slots filled with instructions that" |
Akira Hatanaka | 176965f | 2011-10-05 02:22:49 +0000 | [diff] [blame] | 35 | " are not NOP."); |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 36 | |
Akira Hatanaka | 6522a9e | 2012-08-22 02:51:28 +0000 | [diff] [blame] | 37 | static cl::opt<bool> DisableDelaySlotFiller( |
| 38 | "disable-mips-delay-filler", |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 39 | cl::init(false), |
Akira Hatanaka | 90db35a | 2013-02-14 23:20:15 +0000 | [diff] [blame] | 40 | cl::desc("Fill all delay slots with NOPs."), |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 41 | cl::Hidden); |
| 42 | |
Akira Hatanaka | f9c3f3b | 2012-05-14 23:59:17 +0000 | [diff] [blame] | 43 | // This option can be used to silence complaints by machine verifier passes. |
| 44 | static cl::opt<bool> SkipDelaySlotFiller( |
| 45 | "skip-mips-delay-filler", |
| 46 | cl::init(false), |
| 47 | cl::desc("Skip MIPS' delay slot filling pass."), |
| 48 | cl::Hidden); |
| 49 | |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 50 | namespace { |
Akira Hatanaka | 70cdcd5 | 2013-02-26 01:30:05 +0000 | [diff] [blame] | 51 | class RegDefsUses { |
| 52 | public: |
| 53 | RegDefsUses(TargetMachine &TM); |
| 54 | void init(const MachineInstr &MI); |
| 55 | bool update(const MachineInstr &MI, unsigned Begin, unsigned End); |
| 56 | |
| 57 | private: |
| 58 | bool checkRegDefsUses(BitVector &NewDefs, BitVector &NewUses, unsigned Reg, |
| 59 | bool IsDef) const; |
| 60 | |
| 61 | /// Returns true if Reg or its alias is in RegSet. |
| 62 | bool isRegInSet(const BitVector &RegSet, unsigned Reg) const; |
| 63 | |
| 64 | const TargetRegisterInfo &TRI; |
| 65 | BitVector Defs, Uses; |
| 66 | }; |
| 67 | |
Akira Hatanaka | a56f411 | 2013-03-01 00:16:31 +0000 | [diff] [blame^] | 68 | /// This class maintains memory dependence information. |
| 69 | class MemDefsUses { |
| 70 | public: |
| 71 | MemDefsUses(const MachineFrameInfo *MFI); |
| 72 | |
| 73 | /// Return true if MI cannot be moved to delay slot. |
| 74 | bool hasHazard(const MachineInstr &MI); |
| 75 | |
| 76 | private: |
| 77 | /// Update Defs and Uses. Return true if there exist dependences that |
| 78 | /// disqualify the delay slot candidate between V and values in Uses and Defs. |
| 79 | bool updateDefsUses(const Value *V, bool MayStore); |
| 80 | |
| 81 | /// Get the list of underlying objects of MI's memory operand. |
| 82 | bool getUnderlyingObjects(const MachineInstr &MI, |
| 83 | SmallVectorImpl<const Value *> &Objects) const; |
| 84 | |
| 85 | const MachineFrameInfo *MFI; |
| 86 | SmallPtrSet<const Value*, 4> Uses, Defs; |
| 87 | |
| 88 | /// Flags indicating whether loads or stores have been seen. |
| 89 | bool SeenLoad, SeenStore; |
| 90 | |
| 91 | /// Flags indicating whether loads or stores with no underlying objects have |
| 92 | /// been seen. |
| 93 | bool SeenNoObjLoad, SeenNoObjStore; |
| 94 | |
| 95 | /// Memory instructions are not allowed to move to delay slot if this flag |
| 96 | /// is true. |
| 97 | bool ForbidMemInstr; |
| 98 | }; |
| 99 | |
Akira Hatanaka | 5dd41c9 | 2013-02-07 21:32:32 +0000 | [diff] [blame] | 100 | class Filler : public MachineFunctionPass { |
| 101 | public: |
Bruno Cardoso Lopes | 90c5954 | 2010-12-09 17:31:11 +0000 | [diff] [blame] | 102 | Filler(TargetMachine &tm) |
Owen Anderson | 90c579d | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 103 | : MachineFunctionPass(ID), TM(tm), TII(tm.getInstrInfo()) { } |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 104 | |
| 105 | virtual const char *getPassName() const { |
| 106 | return "Mips Delay Slot Filler"; |
| 107 | } |
| 108 | |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 109 | bool runOnMachineFunction(MachineFunction &F) { |
Akira Hatanaka | f9c3f3b | 2012-05-14 23:59:17 +0000 | [diff] [blame] | 110 | if (SkipDelaySlotFiller) |
| 111 | return false; |
| 112 | |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 113 | bool Changed = false; |
| 114 | for (MachineFunction::iterator FI = F.begin(), FE = F.end(); |
| 115 | FI != FE; ++FI) |
| 116 | Changed |= runOnMachineBasicBlock(*FI); |
| 117 | return Changed; |
| 118 | } |
| 119 | |
Akira Hatanaka | 5dd41c9 | 2013-02-07 21:32:32 +0000 | [diff] [blame] | 120 | private: |
Akira Hatanaka | eba97c5 | 2013-02-14 23:11:24 +0000 | [diff] [blame] | 121 | typedef MachineBasicBlock::iterator Iter; |
| 122 | typedef MachineBasicBlock::reverse_iterator ReverseIter; |
Akira Hatanaka | 5dd41c9 | 2013-02-07 21:32:32 +0000 | [diff] [blame] | 123 | |
| 124 | bool runOnMachineBasicBlock(MachineBasicBlock &MBB); |
| 125 | |
Akira Hatanaka | cd7319d | 2013-02-14 23:40:57 +0000 | [diff] [blame] | 126 | /// This function checks if it is valid to move Candidate to the delay slot |
Akira Hatanaka | a56f411 | 2013-03-01 00:16:31 +0000 | [diff] [blame^] | 127 | /// and returns true if it isn't. It also updates memory and register |
| 128 | /// dependence information. |
| 129 | bool delayHasHazard(const MachineInstr &Candidate, RegDefsUses &RegDU, |
| 130 | MemDefsUses &MemDU) const; |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 131 | |
Akira Hatanaka | 90db35a | 2013-02-14 23:20:15 +0000 | [diff] [blame] | 132 | bool findDelayInstr(MachineBasicBlock &MBB, Iter slot, Iter &Filler) const; |
Akira Hatanaka | eba97c5 | 2013-02-14 23:11:24 +0000 | [diff] [blame] | 133 | |
| 134 | bool terminateSearch(const MachineInstr &Candidate) const; |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 135 | |
Akira Hatanaka | 5dd41c9 | 2013-02-07 21:32:32 +0000 | [diff] [blame] | 136 | TargetMachine &TM; |
| 137 | const TargetInstrInfo *TII; |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 138 | |
Akira Hatanaka | 5dd41c9 | 2013-02-07 21:32:32 +0000 | [diff] [blame] | 139 | static char ID; |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 140 | }; |
| 141 | char Filler::ID = 0; |
| 142 | } // end of anonymous namespace |
| 143 | |
Akira Hatanaka | 70cdcd5 | 2013-02-26 01:30:05 +0000 | [diff] [blame] | 144 | RegDefsUses::RegDefsUses(TargetMachine &TM) |
| 145 | : TRI(*TM.getRegisterInfo()), Defs(TRI.getNumRegs(), false), |
| 146 | Uses(TRI.getNumRegs(), false) {} |
| 147 | |
| 148 | void RegDefsUses::init(const MachineInstr &MI) { |
| 149 | // Add all register operands which are explicit and non-variadic. |
| 150 | update(MI, 0, MI.getDesc().getNumOperands()); |
| 151 | |
| 152 | // If MI is a call, add RA to Defs to prevent users of RA from going into |
| 153 | // delay slot. |
| 154 | if (MI.isCall()) |
| 155 | Defs.set(Mips::RA); |
| 156 | |
| 157 | // Add all implicit register operands of branch instructions except |
| 158 | // register AT. |
| 159 | if (MI.isBranch()) { |
| 160 | update(MI, MI.getDesc().getNumOperands(), MI.getNumOperands()); |
| 161 | Defs.reset(Mips::AT); |
| 162 | } |
| 163 | } |
| 164 | |
| 165 | bool RegDefsUses::update(const MachineInstr &MI, unsigned Begin, unsigned End) { |
| 166 | BitVector NewDefs(TRI.getNumRegs()), NewUses(TRI.getNumRegs()); |
| 167 | bool HasHazard = false; |
| 168 | |
| 169 | for (unsigned I = Begin; I != End; ++I) { |
| 170 | const MachineOperand &MO = MI.getOperand(I); |
| 171 | |
| 172 | if (MO.isReg() && MO.getReg()) |
| 173 | HasHazard |= checkRegDefsUses(NewDefs, NewUses, MO.getReg(), MO.isDef()); |
| 174 | } |
| 175 | |
| 176 | Defs |= NewDefs; |
| 177 | Uses |= NewUses; |
| 178 | |
| 179 | return HasHazard; |
| 180 | } |
| 181 | |
| 182 | bool RegDefsUses::checkRegDefsUses(BitVector &NewDefs, BitVector &NewUses, |
| 183 | unsigned Reg, bool IsDef) const { |
| 184 | if (IsDef) { |
| 185 | NewDefs.set(Reg); |
| 186 | // check whether Reg has already been defined or used. |
| 187 | return (isRegInSet(Defs, Reg) || isRegInSet(Uses, Reg)); |
| 188 | } |
| 189 | |
| 190 | NewUses.set(Reg); |
| 191 | // check whether Reg has already been defined. |
| 192 | return isRegInSet(Defs, Reg); |
| 193 | } |
| 194 | |
| 195 | bool RegDefsUses::isRegInSet(const BitVector &RegSet, unsigned Reg) const { |
| 196 | // Check Reg and all aliased Registers. |
| 197 | for (MCRegAliasIterator AI(Reg, &TRI, true); AI.isValid(); ++AI) |
| 198 | if (RegSet.test(*AI)) |
| 199 | return true; |
| 200 | return false; |
| 201 | } |
| 202 | |
Akira Hatanaka | a56f411 | 2013-03-01 00:16:31 +0000 | [diff] [blame^] | 203 | MemDefsUses::MemDefsUses(const MachineFrameInfo *MFI_) |
| 204 | : MFI(MFI_), SeenLoad(false), SeenStore(false), SeenNoObjLoad(false), |
| 205 | SeenNoObjStore(false), ForbidMemInstr(false) {} |
| 206 | |
| 207 | bool MemDefsUses::hasHazard(const MachineInstr &MI) { |
| 208 | if (!MI.mayStore() && !MI.mayLoad()) |
| 209 | return false; |
| 210 | |
| 211 | if (ForbidMemInstr) |
| 212 | return true; |
| 213 | |
| 214 | bool OrigSeenLoad = SeenLoad, OrigSeenStore = SeenStore; |
| 215 | |
| 216 | SeenLoad |= MI.mayLoad(); |
| 217 | SeenStore |= MI.mayStore(); |
| 218 | |
| 219 | // If MI is an ordered or volatile memory reference, disallow moving |
| 220 | // subsequent loads and stores to delay slot. |
| 221 | if (MI.hasOrderedMemoryRef() && (OrigSeenLoad || OrigSeenStore)) { |
| 222 | ForbidMemInstr = true; |
| 223 | return true; |
| 224 | } |
| 225 | |
| 226 | bool HasHazard = false; |
| 227 | SmallVector<const Value *, 4> Objs; |
| 228 | |
| 229 | // Check underlying object list. |
| 230 | if (getUnderlyingObjects(MI, Objs)) { |
| 231 | for (SmallVector<const Value *, 4>::const_iterator I = Objs.begin(); |
| 232 | I != Objs.end(); ++I) |
| 233 | HasHazard |= updateDefsUses(*I, MI.mayStore()); |
| 234 | |
| 235 | return HasHazard; |
| 236 | } |
| 237 | |
| 238 | // No underlying objects found. |
| 239 | HasHazard = MI.mayStore() && (OrigSeenLoad || OrigSeenStore); |
| 240 | HasHazard |= MI.mayLoad() || OrigSeenStore; |
| 241 | |
| 242 | SeenNoObjLoad |= MI.mayLoad(); |
| 243 | SeenNoObjStore |= MI.mayStore(); |
| 244 | |
| 245 | return HasHazard; |
| 246 | } |
| 247 | |
| 248 | bool MemDefsUses::updateDefsUses(const Value *V, bool MayStore) { |
| 249 | if (MayStore) |
| 250 | return !Defs.insert(V) || Uses.count(V) || SeenNoObjStore || SeenNoObjLoad; |
| 251 | |
| 252 | Uses.insert(V); |
| 253 | return Defs.count(V) || SeenNoObjStore; |
| 254 | } |
| 255 | |
| 256 | bool MemDefsUses:: |
| 257 | getUnderlyingObjects(const MachineInstr &MI, |
| 258 | SmallVectorImpl<const Value *> &Objects) const { |
| 259 | if (!MI.hasOneMemOperand() || !(*MI.memoperands_begin())->getValue()) |
| 260 | return false; |
| 261 | |
| 262 | const Value *V = (*MI.memoperands_begin())->getValue(); |
| 263 | |
| 264 | SmallVector<Value *, 4> Objs; |
| 265 | GetUnderlyingObjects(const_cast<Value *>(V), Objs); |
| 266 | |
| 267 | for (SmallVector<Value*, 4>::iterator I = Objs.begin(), E = Objs.end(); |
| 268 | I != E; ++I) { |
| 269 | if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(*I)) { |
| 270 | if (PSV->isAliased(MFI)) |
| 271 | return false; |
| 272 | } else if (!isIdentifiedObject(V)) |
| 273 | return false; |
| 274 | |
| 275 | Objects.push_back(*I); |
| 276 | } |
| 277 | |
| 278 | return true; |
| 279 | } |
| 280 | |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 281 | /// runOnMachineBasicBlock - Fill in delay slots for the given basic block. |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 282 | /// We assume there is only one delay slot per delayed instruction. |
Akira Hatanaka | 90db35a | 2013-02-14 23:20:15 +0000 | [diff] [blame] | 283 | bool Filler::runOnMachineBasicBlock(MachineBasicBlock &MBB) { |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 284 | bool Changed = false; |
Akira Hatanaka | 53120e0 | 2011-10-05 01:30:09 +0000 | [diff] [blame] | 285 | |
Akira Hatanaka | eba97c5 | 2013-02-14 23:11:24 +0000 | [diff] [blame] | 286 | for (Iter I = MBB.begin(); I != MBB.end(); ++I) { |
Akira Hatanaka | 5dd41c9 | 2013-02-07 21:32:32 +0000 | [diff] [blame] | 287 | if (!I->hasDelaySlot()) |
| 288 | continue; |
Akira Hatanaka | 6f818ab | 2011-10-05 01:23:39 +0000 | [diff] [blame] | 289 | |
Akira Hatanaka | 5dd41c9 | 2013-02-07 21:32:32 +0000 | [diff] [blame] | 290 | ++FilledSlots; |
| 291 | Changed = true; |
Akira Hatanaka | eba97c5 | 2013-02-14 23:11:24 +0000 | [diff] [blame] | 292 | Iter D; |
Akira Hatanaka | 6f818ab | 2011-10-05 01:23:39 +0000 | [diff] [blame] | 293 | |
Akira Hatanaka | 5dd41c9 | 2013-02-07 21:32:32 +0000 | [diff] [blame] | 294 | // Delay slot filling is disabled at -O0. |
| 295 | if (!DisableDelaySlotFiller && (TM.getOptLevel() != CodeGenOpt::None) && |
| 296 | findDelayInstr(MBB, I, D)) { |
| 297 | MBB.splice(llvm::next(I), &MBB, D); |
| 298 | ++UsefulSlots; |
| 299 | } else |
| 300 | BuildMI(MBB, llvm::next(I), I->getDebugLoc(), TII->get(Mips::NOP)); |
Akira Hatanaka | 1584139 | 2012-06-13 23:25:52 +0000 | [diff] [blame] | 301 | |
Akira Hatanaka | eba97c5 | 2013-02-14 23:11:24 +0000 | [diff] [blame] | 302 | // Bundle the delay slot filler to the instruction with the delay slot. |
| 303 | MIBundleBuilder(MBB, I, llvm::next(llvm::next(I))); |
Akira Hatanaka | 5dd41c9 | 2013-02-07 21:32:32 +0000 | [diff] [blame] | 304 | } |
| 305 | |
Bruno Cardoso Lopes | 9684a69 | 2007-08-18 01:50:47 +0000 | [diff] [blame] | 306 | return Changed; |
| 307 | } |
| 308 | |
| 309 | /// createMipsDelaySlotFillerPass - Returns a pass that fills in delay |
| 310 | /// slots in Mips MachineFunctions |
| 311 | FunctionPass *llvm::createMipsDelaySlotFillerPass(MipsTargetMachine &tm) { |
| 312 | return new Filler(tm); |
| 313 | } |
| 314 | |
Akira Hatanaka | 90db35a | 2013-02-14 23:20:15 +0000 | [diff] [blame] | 315 | bool Filler::findDelayInstr(MachineBasicBlock &MBB, Iter Slot, |
| 316 | Iter &Filler) const { |
Akira Hatanaka | 70cdcd5 | 2013-02-26 01:30:05 +0000 | [diff] [blame] | 317 | RegDefsUses RegDU(TM); |
Akira Hatanaka | a56f411 | 2013-03-01 00:16:31 +0000 | [diff] [blame^] | 318 | MemDefsUses MemDU(MBB.getParent()->getFrameInfo()); |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 319 | |
Akira Hatanaka | 70cdcd5 | 2013-02-26 01:30:05 +0000 | [diff] [blame] | 320 | RegDU.init(*Slot); |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 321 | |
Akira Hatanaka | 90db35a | 2013-02-14 23:20:15 +0000 | [diff] [blame] | 322 | for (ReverseIter I(Slot); I != MBB.rend(); ++I) { |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 323 | // skip debug value |
| 324 | if (I->isDebugValue()) |
| 325 | continue; |
| 326 | |
Akira Hatanaka | eba97c5 | 2013-02-14 23:11:24 +0000 | [diff] [blame] | 327 | if (terminateSearch(*I)) |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 328 | break; |
| 329 | |
Akira Hatanaka | a56f411 | 2013-03-01 00:16:31 +0000 | [diff] [blame^] | 330 | assert((!I->isCall() && !I->isReturn() && !I->isBranch()) && |
| 331 | "Cannot put calls, returns or branches in delay slot."); |
| 332 | |
| 333 | if (delayHasHazard(*I, RegDU, MemDU)) |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 334 | continue; |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 335 | |
Akira Hatanaka | 90db35a | 2013-02-14 23:20:15 +0000 | [diff] [blame] | 336 | Filler = llvm::next(I).base(); |
Akira Hatanaka | 6f818ab | 2011-10-05 01:23:39 +0000 | [diff] [blame] | 337 | return true; |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 338 | } |
Akira Hatanaka | 6f818ab | 2011-10-05 01:23:39 +0000 | [diff] [blame] | 339 | |
| 340 | return false; |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 341 | } |
| 342 | |
Akira Hatanaka | a56f411 | 2013-03-01 00:16:31 +0000 | [diff] [blame^] | 343 | bool Filler::delayHasHazard(const MachineInstr &Candidate, RegDefsUses &RegDU, |
| 344 | MemDefsUses &MemDU) const { |
Akira Hatanaka | cd7319d | 2013-02-14 23:40:57 +0000 | [diff] [blame] | 345 | bool HasHazard = (Candidate.isImplicitDef() || Candidate.isKill()); |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 346 | |
Akira Hatanaka | a56f411 | 2013-03-01 00:16:31 +0000 | [diff] [blame^] | 347 | HasHazard |= MemDU.hasHazard(Candidate); |
Akira Hatanaka | 70cdcd5 | 2013-02-26 01:30:05 +0000 | [diff] [blame] | 348 | HasHazard |= RegDU.update(Candidate, 0, Candidate.getNumOperands()); |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 349 | |
Akira Hatanaka | cd7319d | 2013-02-14 23:40:57 +0000 | [diff] [blame] | 350 | return HasHazard; |
Akira Hatanaka | a3defb0 | 2011-09-29 23:52:13 +0000 | [diff] [blame] | 351 | } |
| 352 | |
Akira Hatanaka | eba97c5 | 2013-02-14 23:11:24 +0000 | [diff] [blame] | 353 | bool Filler::terminateSearch(const MachineInstr &Candidate) const { |
| 354 | return (Candidate.isTerminator() || Candidate.isCall() || |
| 355 | Candidate.isLabel() || Candidate.isInlineAsm() || |
| 356 | Candidate.hasUnmodeledSideEffects()); |
| 357 | } |