blob: 344b91cf82c9203ae7ac0ba623db84efde320435 [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Evan Cheng381cb072008-08-08 07:27:28 +000015#include "llvm/CodeGen/SelectionDAGISel.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000016#include "SelectionDAGBuild.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000017#include "llvm/ADT/BitVector.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000018#include "llvm/Analysis/AliasAnalysis.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Reid Spencer5694b6e2007-04-09 06:17:21 +000028#include "llvm/ParameterAttributes.h"
Dan Gohman78eca172008-08-19 22:33:34 +000029#include "llvm/CodeGen/FastISel.h"
Gordon Henriksen5a29c9e2008-08-17 12:56:54 +000030#include "llvm/CodeGen/GCStrategy.h"
Gordon Henriksen5eca0752008-08-17 18:44:35 +000031#include "llvm/CodeGen/GCMetadata.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineFrameInfo.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
36#include "llvm/CodeGen/MachineModuleInfo.h"
37#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng381cb072008-08-08 07:27:28 +000038#include "llvm/CodeGen/ScheduleDAG.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000039#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000040#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000041#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000042#include "llvm/Target/TargetData.h"
43#include "llvm/Target/TargetFrameInfo.h"
44#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000047#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000048#include "llvm/Support/Compiler.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000049#include "llvm/Support/Debug.h"
50#include "llvm/Support/MathExtras.h"
51#include "llvm/Support/Timer.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000052#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000053using namespace llvm;
54
Chris Lattneread0d882008-06-17 06:09:18 +000055static cl::opt<bool>
Chris Lattner70587ea2008-07-10 23:37:50 +000056EnableValueProp("enable-value-prop", cl::Hidden);
57static cl::opt<bool>
Duncan Sandsf00e74f2008-07-17 17:06:03 +000058EnableLegalizeTypes("enable-legalize-types", cl::Hidden);
Dan Gohman78eca172008-08-19 22:33:34 +000059static cl::opt<bool>
60EnableFastISel("fast-isel", cl::Hidden,
61 cl::desc("Enable the experimental \"fast\" instruction selector"));
Dan Gohman3e697cf2008-08-20 00:47:54 +000062static cl::opt<bool>
63DisableFastISelAbort("fast-isel-no-abort", cl::Hidden,
64 cl::desc("Use the SelectionDAGISel when \"fast\" instruction "
65 "selection fails"));
Dan Gohman8a110532008-09-05 22:59:21 +000066static cl::opt<bool>
67SchedLiveInCopies("schedule-livein-copies",
68 cl::desc("Schedule copies of livein registers"),
69 cl::init(false));
Chris Lattneread0d882008-06-17 06:09:18 +000070
Chris Lattnerda8abb02005-09-01 18:44:10 +000071#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000072static cl::opt<bool>
Dan Gohman462dc7f2008-07-21 20:00:07 +000073ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
74 cl::desc("Pop up a window to show dags before the first "
75 "dag combine pass"));
76static cl::opt<bool>
77ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
78 cl::desc("Pop up a window to show dags before legalize types"));
79static cl::opt<bool>
80ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
81 cl::desc("Pop up a window to show dags before legalize"));
82static cl::opt<bool>
83ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
84 cl::desc("Pop up a window to show dags before the second "
85 "dag combine pass"));
86static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000087ViewISelDAGs("view-isel-dags", cl::Hidden,
88 cl::desc("Pop up a window to show isel dags as they are selected"));
89static cl::opt<bool>
90ViewSchedDAGs("view-sched-dags", cl::Hidden,
91 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000092static cl::opt<bool>
93ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +000094 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000095#else
Dan Gohman462dc7f2008-07-21 20:00:07 +000096static const bool ViewDAGCombine1 = false,
97 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
98 ViewDAGCombine2 = false,
99 ViewISelDAGs = false, ViewSchedDAGs = false,
100 ViewSUnitDAGs = false;
Chris Lattner7944d9d2005-01-12 03:41:21 +0000101#endif
102
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000103//===---------------------------------------------------------------------===//
104///
105/// RegisterScheduler class - Track the registration of instruction schedulers.
106///
107//===---------------------------------------------------------------------===//
108MachinePassRegistry RegisterScheduler::Registry;
109
110//===---------------------------------------------------------------------===//
111///
112/// ISHeuristic command line option for instruction schedulers.
113///
114//===---------------------------------------------------------------------===//
Dan Gohman844731a2008-05-13 00:00:25 +0000115static cl::opt<RegisterScheduler::FunctionPassCtor, false,
116 RegisterPassParser<RegisterScheduler> >
117ISHeuristic("pre-RA-sched",
118 cl::init(&createDefaultScheduler),
119 cl::desc("Instruction schedulers available (before register"
120 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +0000121
Dan Gohman844731a2008-05-13 00:00:25 +0000122static RegisterScheduler
123defaultListDAGScheduler("default", " Best scheduler for the target",
124 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +0000125
Chris Lattner1c08c712005-01-07 07:47:53 +0000126namespace llvm {
127 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000128 /// createDefaultScheduler - This creates an instruction scheduler appropriate
129 /// for the target.
130 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
131 SelectionDAG *DAG,
Evan Cheng4576f6d2008-07-01 18:05:03 +0000132 MachineBasicBlock *BB,
133 bool Fast) {
Jim Laskey9373beb2006-08-01 19:14:14 +0000134 TargetLowering &TLI = IS->getTargetLowering();
135
136 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
Evan Cheng4576f6d2008-07-01 18:05:03 +0000137 return createTDListDAGScheduler(IS, DAG, BB, Fast);
Jim Laskey9373beb2006-08-01 19:14:14 +0000138 } else {
139 assert(TLI.getSchedulingPreference() ==
140 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Evan Cheng4576f6d2008-07-01 18:05:03 +0000141 return createBURRListDAGScheduler(IS, DAG, BB, Fast);
Jim Laskey9373beb2006-08-01 19:14:14 +0000142 }
143 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000144}
145
Evan Chengff9b3732008-01-30 18:18:23 +0000146// EmitInstrWithCustomInserter - This method should be implemented by targets
147// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +0000148// instructions are special in various ways, which require special support to
149// insert. The specified MachineInstr is created but not inserted into any
150// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +0000151MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Chris Lattner025c39b2005-08-26 20:54:47 +0000152 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +0000153 cerr << "If a target marks an instruction with "
154 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chengff9b3732008-01-30 18:18:23 +0000155 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +0000156 abort();
157 return 0;
158}
159
Dan Gohman8a110532008-09-05 22:59:21 +0000160/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
161/// physical register has only a single copy use, then coalesced the copy
162/// if possible.
163static void EmitLiveInCopy(MachineBasicBlock *MBB,
164 MachineBasicBlock::iterator &InsertPos,
165 unsigned VirtReg, unsigned PhysReg,
166 const TargetRegisterClass *RC,
167 DenseMap<MachineInstr*, unsigned> &CopyRegMap,
168 const MachineRegisterInfo &MRI,
169 const TargetRegisterInfo &TRI,
170 const TargetInstrInfo &TII) {
171 unsigned NumUses = 0;
172 MachineInstr *UseMI = NULL;
173 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
174 UE = MRI.use_end(); UI != UE; ++UI) {
175 UseMI = &*UI;
176 if (++NumUses > 1)
177 break;
178 }
179
180 // If the number of uses is not one, or the use is not a move instruction,
181 // don't coalesce. Also, only coalesce away a virtual register to virtual
182 // register copy.
183 bool Coalesced = false;
184 unsigned SrcReg, DstReg;
185 if (NumUses == 1 &&
186 TII.isMoveInstr(*UseMI, SrcReg, DstReg) &&
187 TargetRegisterInfo::isVirtualRegister(DstReg)) {
188 VirtReg = DstReg;
189 Coalesced = true;
190 }
191
192 // Now find an ideal location to insert the copy.
193 MachineBasicBlock::iterator Pos = InsertPos;
194 while (Pos != MBB->begin()) {
195 MachineInstr *PrevMI = prior(Pos);
196 DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
197 // copyRegToReg might emit multiple instructions to do a copy.
198 unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
199 if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg))
200 // This is what the BB looks like right now:
201 // r1024 = mov r0
202 // ...
203 // r1 = mov r1024
204 //
205 // We want to insert "r1025 = mov r1". Inserting this copy below the
206 // move to r1024 makes it impossible for that move to be coalesced.
207 //
208 // r1025 = mov r1
209 // r1024 = mov r0
210 // ...
211 // r1 = mov 1024
212 // r2 = mov 1025
213 break; // Woot! Found a good location.
214 --Pos;
215 }
216
217 TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
218 CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
219 if (Coalesced) {
220 if (&*InsertPos == UseMI) ++InsertPos;
221 MBB->erase(UseMI);
222 }
223}
224
225/// EmitLiveInCopies - If this is the first basic block in the function,
226/// and if it has live ins that need to be copied into vregs, emit the
227/// copies into the block.
228static void EmitLiveInCopies(MachineBasicBlock *EntryMBB,
229 const MachineRegisterInfo &MRI,
230 const TargetRegisterInfo &TRI,
231 const TargetInstrInfo &TII) {
232 if (SchedLiveInCopies) {
233 // Emit the copies at a heuristically-determined location in the block.
234 DenseMap<MachineInstr*, unsigned> CopyRegMap;
235 MachineBasicBlock::iterator InsertPos = EntryMBB->begin();
236 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
237 E = MRI.livein_end(); LI != E; ++LI)
238 if (LI->second) {
239 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
240 EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first,
241 RC, CopyRegMap, MRI, TRI, TII);
242 }
243 } else {
244 // Emit the copies into the top of the block.
245 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
246 E = MRI.livein_end(); LI != E; ++LI)
247 if (LI->second) {
248 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
249 TII.copyRegToReg(*EntryMBB, EntryMBB->begin(),
250 LI->second, LI->first, RC, RC);
251 }
252 }
253}
254
Chris Lattner7041ee32005-01-11 05:56:49 +0000255//===----------------------------------------------------------------------===//
256// SelectionDAGISel code
257//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000258
Dan Gohman7c3234c2008-08-27 23:52:12 +0000259SelectionDAGISel::SelectionDAGISel(TargetLowering &tli, bool fast) :
Dan Gohmanae73dc12008-09-04 17:05:41 +0000260 FunctionPass(&ID), TLI(tli),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000261 FuncInfo(new FunctionLoweringInfo(TLI)),
262 CurDAG(new SelectionDAG(TLI, *FuncInfo)),
263 SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo)),
264 GFI(),
265 Fast(fast),
266 DAGSize(0)
267{}
268
269SelectionDAGISel::~SelectionDAGISel() {
270 delete SDL;
271 delete CurDAG;
272 delete FuncInfo;
273}
274
Duncan Sands83ec4b62008-06-06 12:08:01 +0000275unsigned SelectionDAGISel::MakeReg(MVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000276 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000277}
278
Chris Lattner495a0b52005-08-17 06:37:43 +0000279void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000280 AU.addRequired<AliasAnalysis>();
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000281 AU.addRequired<GCModuleInfo>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +0000282 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +0000283}
Chris Lattner1c08c712005-01-07 07:47:53 +0000284
Chris Lattner1c08c712005-01-07 07:47:53 +0000285bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman5f43f922007-08-27 16:26:13 +0000286 // Get alias analysis for load/store combining.
287 AA = &getAnalysis<AliasAnalysis>();
288
Dan Gohman8a110532008-09-05 22:59:21 +0000289 TargetMachine &TM = TLI.getTargetMachine();
290 MachineFunction &MF = MachineFunction::construct(&Fn, TM);
291 const MachineRegisterInfo &MRI = MF.getRegInfo();
292 const TargetInstrInfo &TII = *TM.getInstrInfo();
293 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
294
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000295 if (MF.getFunction()->hasGC())
296 GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(*MF.getFunction());
Gordon Henriksence224772008-01-07 01:30:38 +0000297 else
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000298 GFI = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +0000299 RegInfo = &MF.getRegInfo();
Bill Wendling832171c2006-12-07 20:04:42 +0000300 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +0000301
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000302 FuncInfo->set(Fn, MF, EnableFastISel);
Dan Gohman7c3234c2008-08-27 23:52:12 +0000303 CurDAG->init(MF, getAnalysisToUpdate<MachineModuleInfo>());
304 SDL->init(GFI, *AA);
Chris Lattner1c08c712005-01-07 07:47:53 +0000305
Dale Johannesen1532f3d2008-04-02 00:25:04 +0000306 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
307 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
308 // Mark landing pad.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000309 FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +0000310
Dan Gohman7c3234c2008-08-27 23:52:12 +0000311 SelectAllBasicBlocks(Fn, MF);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000312
Dan Gohman8a110532008-09-05 22:59:21 +0000313 // If the first basic block in the function has live ins that need to be
314 // copied into vregs, emit the copies into the top of the block before
315 // emitting the code for the block.
316 EmitLiveInCopies(MF.begin(), MRI, TRI, TII);
317
Evan Chengad2070c2007-02-10 02:43:39 +0000318 // Add function live-ins to entry block live-in set.
Dan Gohman8a110532008-09-05 22:59:21 +0000319 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
320 E = RegInfo->livein_end(); I != E; ++I)
321 MF.begin()->addLiveIn(I->first);
Evan Chengad2070c2007-02-10 02:43:39 +0000322
Duncan Sandsf4070822007-06-15 19:04:19 +0000323#ifndef NDEBUG
Dan Gohman7c3234c2008-08-27 23:52:12 +0000324 assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
Duncan Sandsf4070822007-06-15 19:04:19 +0000325 "Not all catch info was assigned to a landing pad!");
326#endif
327
Dan Gohman7c3234c2008-08-27 23:52:12 +0000328 FuncInfo->clear();
329
Chris Lattner1c08c712005-01-07 07:47:53 +0000330 return true;
331}
332
Duncan Sandsf4070822007-06-15 19:04:19 +0000333static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
334 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000335 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000336 if (EHSelectorInst *EHSel = dyn_cast<EHSelectorInst>(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000337 // Apply the catch info to DestBB.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 AddCatchInfo(*EHSel, MMI, FLI.MBBMap[DestBB]);
Duncan Sandsf4070822007-06-15 19:04:19 +0000339#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +0000340 if (!FLI.MBBMap[SrcBB]->isLandingPad())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 FLI.CatchInfoFound.insert(EHSel);
Duncan Sandsf4070822007-06-15 19:04:19 +0000342#endif
343 }
344}
345
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000346/// IsFixedFrameObjectWithPosOffset - Check if object is a fixed frame object and
347/// whether object offset >= 0.
348static bool
Dan Gohman475871a2008-07-27 21:46:04 +0000349IsFixedFrameObjectWithPosOffset(MachineFrameInfo * MFI, SDValue Op) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000350 if (!isa<FrameIndexSDNode>(Op)) return false;
351
352 FrameIndexSDNode * FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op);
353 int FrameIdx = FrameIdxNode->getIndex();
354 return MFI->isFixedObjectIndex(FrameIdx) &&
355 MFI->getObjectOffset(FrameIdx) >= 0;
356}
357
358/// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could
359/// possibly be overwritten when lowering the outgoing arguments in a tail
360/// call. Currently the implementation of this call is very conservative and
361/// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with
362/// virtual registers would be overwritten by direct lowering.
Dan Gohman475871a2008-07-27 21:46:04 +0000363static bool IsPossiblyOverwrittenArgumentOfTailCall(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000364 MachineFrameInfo * MFI) {
365 RegisterSDNode * OpReg = NULL;
366 if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS ||
367 (Op.getOpcode()== ISD::CopyFromReg &&
368 (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) &&
369 (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) ||
370 (Op.getOpcode() == ISD::LOAD &&
371 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(1))) ||
372 (Op.getOpcode() == ISD::MERGE_VALUES &&
Gabor Greif99a6cb92008-08-26 22:36:50 +0000373 Op.getOperand(Op.getResNo()).getOpcode() == ISD::LOAD &&
374 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(Op.getResNo()).
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000375 getOperand(1))))
376 return true;
377 return false;
378}
379
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000380/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +0000381/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000382static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
383 TargetLowering& TLI) {
384 SDNode * Ret = NULL;
Dan Gohman475871a2008-07-27 21:46:04 +0000385 SDValue Terminator = DAG.getRoot();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000386
387 // Find RET node.
388 if (Terminator.getOpcode() == ISD::RET) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000389 Ret = Terminator.getNode();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000390 }
391
392 // Fix tail call attribute of CALL nodes.
393 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
Dan Gohman0e5f1302008-07-07 23:02:41 +0000394 BI = DAG.allnodes_end(); BI != BE; ) {
395 --BI;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000396 if (BI->getOpcode() == ISD::CALL) {
Dan Gohman475871a2008-07-27 21:46:04 +0000397 SDValue OpRet(Ret, 0);
398 SDValue OpCall(BI, 0);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000399 bool isMarkedTailCall =
400 cast<ConstantSDNode>(OpCall.getOperand(3))->getValue() != 0;
401 // If CALL node has tail call attribute set to true and the call is not
402 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +0000403 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000404 // must correctly identify tail call optimizable calls.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000405 if (!isMarkedTailCall) continue;
406 if (Ret==NULL ||
407 !TLI.IsEligibleForTailCallOptimization(OpCall, OpRet, DAG)) {
408 // Not eligible. Mark CALL node as non tail call.
Dan Gohman475871a2008-07-27 21:46:04 +0000409 SmallVector<SDValue, 32> Ops;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000410 unsigned idx=0;
Gabor Greifba36cb52008-08-28 21:40:38 +0000411 for(SDNode::op_iterator I =OpCall.getNode()->op_begin(),
412 E = OpCall.getNode()->op_end(); I != E; I++, idx++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000413 if (idx!=3)
414 Ops.push_back(*I);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000415 else
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000416 Ops.push_back(DAG.getConstant(false, TLI.getPointerTy()));
417 }
418 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000419 } else {
420 // Look for tail call clobbered arguments. Emit a series of
421 // copyto/copyfrom virtual register nodes to protect them.
Dan Gohman475871a2008-07-27 21:46:04 +0000422 SmallVector<SDValue, 32> Ops;
423 SDValue Chain = OpCall.getOperand(0), InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000424 unsigned idx=0;
Gabor Greifba36cb52008-08-28 21:40:38 +0000425 for(SDNode::op_iterator I = OpCall.getNode()->op_begin(),
426 E = OpCall.getNode()->op_end(); I != E; I++, idx++) {
Dan Gohman475871a2008-07-27 21:46:04 +0000427 SDValue Arg = *I;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000428 if (idx > 4 && (idx % 2)) {
429 bool isByVal = cast<ARG_FLAGSSDNode>(OpCall.getOperand(idx+1))->
430 getArgFlags().isByVal();
431 MachineFunction &MF = DAG.getMachineFunction();
432 MachineFrameInfo *MFI = MF.getFrameInfo();
433 if (!isByVal &&
434 IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000435 MVT VT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000436 unsigned VReg = MF.getRegInfo().
437 createVirtualRegister(TLI.getRegClassFor(VT));
438 Chain = DAG.getCopyToReg(Chain, VReg, Arg, InFlag);
439 InFlag = Chain.getValue(1);
440 Arg = DAG.getCopyFromReg(Chain, VReg, VT, InFlag);
441 Chain = Arg.getValue(1);
442 InFlag = Arg.getValue(2);
443 }
444 }
445 Ops.push_back(Arg);
446 }
447 // Link in chain of CopyTo/CopyFromReg.
448 Ops[0] = Chain;
449 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000450 }
451 }
452 }
453}
454
Dan Gohmanf350b272008-08-23 02:25:05 +0000455void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
456 BasicBlock::iterator Begin,
Dan Gohman5edd3612008-08-28 20:28:56 +0000457 BasicBlock::iterator End) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000458 SDL->setCurrentBasicBlock(BB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000459
460 MachineModuleInfo *MMI = CurDAG->getMachineModuleInfo();
461
462 if (MMI && BB->isLandingPad()) {
463 // Add a label to mark the beginning of the landing pad. Deletion of the
464 // landing pad can thus be detected via the MachineModuleInfo.
465 unsigned LabelID = MMI->addLandingPad(BB);
466 CurDAG->setRoot(CurDAG->getLabel(ISD::EH_LABEL,
467 CurDAG->getEntryNode(), LabelID));
468
469 // Mark exception register as live in.
470 unsigned Reg = TLI.getExceptionAddressRegister();
471 if (Reg) BB->addLiveIn(Reg);
472
473 // Mark exception selector register as live in.
474 Reg = TLI.getExceptionSelectorRegister();
475 if (Reg) BB->addLiveIn(Reg);
476
477 // FIXME: Hack around an exception handling flaw (PR1508): the personality
478 // function and list of typeids logically belong to the invoke (or, if you
479 // like, the basic block containing the invoke), and need to be associated
480 // with it in the dwarf exception handling tables. Currently however the
481 // information is provided by an intrinsic (eh.selector) that can be moved
482 // to unexpected places by the optimizers: if the unwind edge is critical,
483 // then breaking it can result in the intrinsics being in the successor of
484 // the landing pad, not the landing pad itself. This results in exceptions
485 // not being caught because no typeids are associated with the invoke.
486 // This may not be the only way things can go wrong, but it is the only way
487 // we try to work around for the moment.
488 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
489
490 if (Br && Br->isUnconditional()) { // Critical edge?
491 BasicBlock::iterator I, E;
492 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000493 if (isa<EHSelectorInst>(I))
Dan Gohmanf350b272008-08-23 02:25:05 +0000494 break;
495
496 if (I == E)
497 // No catch info found - try to extract some from the successor.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000498 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
Dan Gohmanf350b272008-08-23 02:25:05 +0000499 }
500 }
501
502 // Lower all of the non-terminator instructions.
503 for (BasicBlock::iterator I = Begin; I != End; ++I)
504 if (!isa<TerminatorInst>(I))
Dan Gohman7c3234c2008-08-27 23:52:12 +0000505 SDL->visit(*I);
Dan Gohmanf350b272008-08-23 02:25:05 +0000506
507 // Ensure that all instructions which are used outside of their defining
508 // blocks are available as virtual registers. Invoke is handled elsewhere.
509 for (BasicBlock::iterator I = Begin; I != End; ++I)
510 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000511 DenseMap<const Value*,unsigned>::iterator VMI =FuncInfo->ValueMap.find(I);
512 if (VMI != FuncInfo->ValueMap.end())
513 SDL->CopyValueToVirtualRegister(I, VMI->second);
Dan Gohmanf350b272008-08-23 02:25:05 +0000514 }
515
516 // Handle PHI nodes in successor blocks.
Dan Gohman3df24e62008-09-03 23:12:08 +0000517 if (End == LLVMBB->end()) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000518 HandlePHINodesInSuccessorBlocks(LLVMBB);
Dan Gohman3df24e62008-09-03 23:12:08 +0000519
520 // Lower the terminator after the copies are emitted.
521 SDL->visit(*LLVMBB->getTerminator());
522 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000523
Chris Lattnera651cf62005-01-17 19:43:36 +0000524 // Make sure the root of the DAG is up-to-date.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000525 CurDAG->setRoot(SDL->getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000526
527 // Check whether calls in this block are real tail calls. Fix up CALL nodes
528 // with correct tailcall attribute so that the target can rely on the tailcall
529 // attribute indicating whether the call is really eligible for tail call
530 // optimization.
Dan Gohmanf350b272008-08-23 02:25:05 +0000531 CheckDAGForTailCallsAndFixThem(*CurDAG, TLI);
532
533 // Final step, emit the lowered DAG as machine code.
534 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000535 SDL->clear();
Chris Lattner1c08c712005-01-07 07:47:53 +0000536}
537
Dan Gohmanf350b272008-08-23 02:25:05 +0000538void SelectionDAGISel::ComputeLiveOutVRegInfo() {
Chris Lattneread0d882008-06-17 06:09:18 +0000539 SmallPtrSet<SDNode*, 128> VisitedNodes;
540 SmallVector<SDNode*, 128> Worklist;
541
Gabor Greifba36cb52008-08-28 21:40:38 +0000542 Worklist.push_back(CurDAG->getRoot().getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000543
544 APInt Mask;
545 APInt KnownZero;
546 APInt KnownOne;
547
548 while (!Worklist.empty()) {
549 SDNode *N = Worklist.back();
550 Worklist.pop_back();
551
552 // If we've already seen this node, ignore it.
553 if (!VisitedNodes.insert(N))
554 continue;
555
556 // Otherwise, add all chain operands to the worklist.
557 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
558 if (N->getOperand(i).getValueType() == MVT::Other)
Gabor Greifba36cb52008-08-28 21:40:38 +0000559 Worklist.push_back(N->getOperand(i).getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000560
561 // If this is a CopyToReg with a vreg dest, process it.
562 if (N->getOpcode() != ISD::CopyToReg)
563 continue;
564
565 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
566 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
567 continue;
568
569 // Ignore non-scalar or non-integer values.
Dan Gohman475871a2008-07-27 21:46:04 +0000570 SDValue Src = N->getOperand(2);
Chris Lattneread0d882008-06-17 06:09:18 +0000571 MVT SrcVT = Src.getValueType();
572 if (!SrcVT.isInteger() || SrcVT.isVector())
573 continue;
574
Dan Gohmanf350b272008-08-23 02:25:05 +0000575 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
Chris Lattneread0d882008-06-17 06:09:18 +0000576 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
Dan Gohmanf350b272008-08-23 02:25:05 +0000577 CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
Chris Lattneread0d882008-06-17 06:09:18 +0000578
579 // Only install this information if it tells us something.
580 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
581 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohmanf350b272008-08-23 02:25:05 +0000582 FunctionLoweringInfo &FLI = CurDAG->getFunctionLoweringInfo();
Chris Lattneread0d882008-06-17 06:09:18 +0000583 if (DestReg >= FLI.LiveOutRegInfo.size())
584 FLI.LiveOutRegInfo.resize(DestReg+1);
585 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[DestReg];
586 LOI.NumSignBits = NumSignBits;
587 LOI.KnownOne = NumSignBits;
588 LOI.KnownZero = NumSignBits;
589 }
590 }
591}
592
Dan Gohmanf350b272008-08-23 02:25:05 +0000593void SelectionDAGISel::CodeGenAndEmitDAG() {
Dan Gohman462dc7f2008-07-21 20:00:07 +0000594 std::string GroupName;
595 if (TimePassesIsEnabled)
596 GroupName = "Instruction Selection and Scheduling";
597 std::string BlockName;
598 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
599 ViewDAGCombine2 || ViewISelDAGs || ViewSchedDAGs || ViewSUnitDAGs)
Dan Gohmanf350b272008-08-23 02:25:05 +0000600 BlockName = CurDAG->getMachineFunction().getFunction()->getName() + ':' +
Dan Gohman462dc7f2008-07-21 20:00:07 +0000601 BB->getBasicBlock()->getName();
602
603 DOUT << "Initial selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000604 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000605
Dan Gohmanf350b272008-08-23 02:25:05 +0000606 if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
Dan Gohman417e11b2007-10-08 15:12:17 +0000607
Chris Lattneraf21d552005-10-10 16:47:10 +0000608 // Run the DAG combiner in pre-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000609 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000610 NamedRegionTimer T("DAG Combining 1", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000611 CurDAG->Combine(false, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000612 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000613 CurDAG->Combine(false, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000614 }
Nate Begeman2300f552005-09-07 00:15:36 +0000615
Dan Gohman417e11b2007-10-08 15:12:17 +0000616 DOUT << "Optimized lowered selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000617 DEBUG(CurDAG->dump());
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000618
Chris Lattner1c08c712005-01-07 07:47:53 +0000619 // Second step, hack on the DAG until it only uses operations and types that
620 // the target supports.
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000621 if (EnableLegalizeTypes) {// Enable this some day.
Dan Gohmanf350b272008-08-23 02:25:05 +0000622 if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
623 BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000624
625 if (TimePassesIsEnabled) {
626 NamedRegionTimer T("Type Legalization", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000627 CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000628 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000629 CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000630 }
631
632 DOUT << "Type-legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000633 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000634
Chris Lattner70587ea2008-07-10 23:37:50 +0000635 // TODO: enable a dag combine pass here.
636 }
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000637
Dan Gohmanf350b272008-08-23 02:25:05 +0000638 if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000639
Evan Chengebffb662008-07-01 17:59:20 +0000640 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000641 NamedRegionTimer T("DAG Legalization", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000642 CurDAG->Legalize();
Evan Chengebffb662008-07-01 17:59:20 +0000643 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000644 CurDAG->Legalize();
Evan Chengebffb662008-07-01 17:59:20 +0000645 }
Nate Begemanf15485a2006-03-27 01:32:24 +0000646
Bill Wendling832171c2006-12-07 20:04:42 +0000647 DOUT << "Legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000648 DEBUG(CurDAG->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000649
Dan Gohmanf350b272008-08-23 02:25:05 +0000650 if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000651
Chris Lattneraf21d552005-10-10 16:47:10 +0000652 // Run the DAG combiner in post-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000653 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000654 NamedRegionTimer T("DAG Combining 2", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000655 CurDAG->Combine(true, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000656 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000657 CurDAG->Combine(true, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000658 }
Nate Begeman2300f552005-09-07 00:15:36 +0000659
Dan Gohman417e11b2007-10-08 15:12:17 +0000660 DOUT << "Optimized legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000661 DEBUG(CurDAG->dump());
Dan Gohman417e11b2007-10-08 15:12:17 +0000662
Dan Gohmanf350b272008-08-23 02:25:05 +0000663 if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
Chris Lattneread0d882008-06-17 06:09:18 +0000664
Dan Gohman925a7e82008-08-13 19:47:40 +0000665 if (!Fast && EnableValueProp)
Dan Gohmanf350b272008-08-23 02:25:05 +0000666 ComputeLiveOutVRegInfo();
Evan Cheng552c4a82006-04-28 02:09:19 +0000667
Chris Lattnera33ef482005-03-30 01:10:47 +0000668 // Third, instruction select all of the operations to machine code, adding the
669 // code to the MachineBasicBlock.
Evan Chengebffb662008-07-01 17:59:20 +0000670 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000671 NamedRegionTimer T("Instruction Selection", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000672 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000673 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000674 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000675 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000676
Dan Gohman462dc7f2008-07-21 20:00:07 +0000677 DOUT << "Selected selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000678 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000679
Dan Gohmanf350b272008-08-23 02:25:05 +0000680 if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000681
Dan Gohman5e843682008-07-14 18:19:29 +0000682 // Schedule machine code.
683 ScheduleDAG *Scheduler;
684 if (TimePassesIsEnabled) {
685 NamedRegionTimer T("Instruction Scheduling", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000686 Scheduler = Schedule();
Dan Gohman5e843682008-07-14 18:19:29 +0000687 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000688 Scheduler = Schedule();
Dan Gohman5e843682008-07-14 18:19:29 +0000689 }
690
Dan Gohman462dc7f2008-07-21 20:00:07 +0000691 if (ViewSUnitDAGs) Scheduler->viewGraph();
692
Evan Chengdb8d56b2008-06-30 20:45:06 +0000693 // Emit machine code to BB. This can change 'BB' to the last block being
694 // inserted into.
Evan Chengebffb662008-07-01 17:59:20 +0000695 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000696 NamedRegionTimer T("Instruction Creation", GroupName);
697 BB = Scheduler->EmitSchedule();
Evan Chengebffb662008-07-01 17:59:20 +0000698 } else {
Dan Gohman5e843682008-07-14 18:19:29 +0000699 BB = Scheduler->EmitSchedule();
700 }
701
702 // Free the scheduler state.
703 if (TimePassesIsEnabled) {
704 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
705 delete Scheduler;
706 } else {
707 delete Scheduler;
Evan Chengebffb662008-07-01 17:59:20 +0000708 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000709
Bill Wendling832171c2006-12-07 20:04:42 +0000710 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +0000711 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000712}
Chris Lattner1c08c712005-01-07 07:47:53 +0000713
Dan Gohman7c3234c2008-08-27 23:52:12 +0000714void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn, MachineFunction &MF) {
Evan Cheng39fd6e82008-08-07 00:43:25 +0000715 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
716 BasicBlock *LLVMBB = &*I;
Dan Gohman7c3234c2008-08-27 23:52:12 +0000717 BB = FuncInfo->MBBMap[LLVMBB];
Dan Gohmanf350b272008-08-23 02:25:05 +0000718
Dan Gohman3df24e62008-09-03 23:12:08 +0000719 BasicBlock::iterator const Begin = LLVMBB->begin();
720 BasicBlock::iterator const End = LLVMBB->end();
Evan Cheng9f118502008-09-08 16:01:27 +0000721 BasicBlock::iterator BI = Begin;
Dan Gohman5edd3612008-08-28 20:28:56 +0000722
723 // Lower any arguments needed in this block if this is the entry block.
724 if (LLVMBB == &Fn.getEntryBlock())
725 LowerArguments(LLVMBB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000726
727 // Before doing SelectionDAG ISel, see if FastISel has been requested.
728 // FastISel doesn't support EH landing pads, which require special handling.
729 if (EnableFastISel && !BB->isLandingPad()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000730 if (FastISel *F = TLI.createFastISel(*FuncInfo->MF, FuncInfo->ValueMap,
731 FuncInfo->MBBMap)) {
Dan Gohman5edd3612008-08-28 20:28:56 +0000732 // Emit code for any incoming arguments. This must happen before
733 // beginning FastISel on the entry block.
734 if (LLVMBB == &Fn.getEntryBlock()) {
735 CurDAG->setRoot(SDL->getControlRoot());
736 CodeGenAndEmitDAG();
737 SDL->clear();
738 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000739 F->setCurrentBlock(BB);
Dan Gohman5edd3612008-08-28 20:28:56 +0000740 // Do FastISel on as many instructions as possible.
Evan Cheng9f118502008-09-08 16:01:27 +0000741 for (; BI != End; ++BI) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000742 // Just before the terminator instruction, insert instructions to
743 // feed PHI nodes in successor blocks.
Dan Gohmana8657e32008-09-08 20:37:59 +0000744 if (isa<TerminatorInst>(BI))
Dan Gohman3df24e62008-09-03 23:12:08 +0000745 if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, F)) {
746 if (DisableFastISelAbort)
747 break;
748#ifndef NDEBUG
Evan Cheng9f118502008-09-08 16:01:27 +0000749 BI->dump();
Dan Gohman3df24e62008-09-03 23:12:08 +0000750#endif
751 assert(0 && "FastISel didn't handle a PHI in a successor");
Dan Gohmanf350b272008-08-23 02:25:05 +0000752 }
753
Dan Gohman3df24e62008-09-03 23:12:08 +0000754 // First try normal tablegen-generated "fast" selection.
Evan Cheng9f118502008-09-08 16:01:27 +0000755 if (F->SelectInstruction(BI))
Dan Gohman3df24e62008-09-03 23:12:08 +0000756 continue;
757
758 // Next, try calling the target to attempt to handle the instruction.
Evan Cheng9f118502008-09-08 16:01:27 +0000759 if (F->TargetSelectInstruction(BI))
Dan Gohman3df24e62008-09-03 23:12:08 +0000760 continue;
761
762 // Then handle certain instructions as single-LLVM-Instruction blocks.
Evan Cheng9f118502008-09-08 16:01:27 +0000763 if (isa<CallInst>(BI) || isa<LoadInst>(BI) ||
764 isa<StoreInst>(BI)) {
765 if (BI->getType() != Type::VoidTy) {
Dan Gohmana8657e32008-09-08 20:37:59 +0000766 unsigned &R = FuncInfo->ValueMap[BI];
Dan Gohman3df24e62008-09-03 23:12:08 +0000767 if (!R)
Evan Cheng9f118502008-09-08 16:01:27 +0000768 R = FuncInfo->CreateRegForValue(BI);
Dan Gohman3df24e62008-09-03 23:12:08 +0000769 }
770
Evan Cheng9f118502008-09-08 16:01:27 +0000771 SelectBasicBlock(LLVMBB, BI, next(BI));
Dan Gohmanf350b272008-08-23 02:25:05 +0000772 continue;
773 }
774
775 if (!DisableFastISelAbort &&
776 // For now, don't abort on non-conditional-branch terminators.
Evan Cheng9f118502008-09-08 16:01:27 +0000777 (!isa<TerminatorInst>(BI) ||
778 (isa<BranchInst>(BI) &&
779 cast<BranchInst>(BI)->isUnconditional()))) {
Dan Gohmanf350b272008-08-23 02:25:05 +0000780 // The "fast" selector couldn't handle something and bailed.
781 // For the purpose of debugging, just abort.
782#ifndef NDEBUG
Evan Cheng9f118502008-09-08 16:01:27 +0000783 BI->dump();
Dan Gohmanf350b272008-08-23 02:25:05 +0000784#endif
785 assert(0 && "FastISel didn't select the entire block");
786 }
787 break;
788 }
789 delete F;
790 }
791 }
792
Dan Gohmand2ff6472008-09-02 20:17:56 +0000793 // Run SelectionDAG instruction selection on the remainder of the block
794 // not handled by FastISel. If FastISel is not run, this is the entire
Dan Gohman3df24e62008-09-03 23:12:08 +0000795 // block.
Evan Cheng9f118502008-09-08 16:01:27 +0000796 if (BI != End)
797 SelectBasicBlock(LLVMBB, BI, End);
Dan Gohmanf350b272008-08-23 02:25:05 +0000798
Dan Gohman7c3234c2008-08-27 23:52:12 +0000799 FinishBasicBlock();
Evan Cheng39fd6e82008-08-07 00:43:25 +0000800 }
Dan Gohman0e5f1302008-07-07 23:02:41 +0000801}
802
Dan Gohmanfed90b62008-07-28 21:51:04 +0000803void
Dan Gohman7c3234c2008-08-27 23:52:12 +0000804SelectionDAGISel::FinishBasicBlock() {
Dan Gohmanf350b272008-08-23 02:25:05 +0000805
806 // Perform target specific isel post processing.
807 InstructionSelectPostProcessing();
Nate Begemanf15485a2006-03-27 01:32:24 +0000808
Dan Gohmanf350b272008-08-23 02:25:05 +0000809 DOUT << "Target-post-processed machine code:\n";
810 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000811
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000812 DOUT << "Total amount of phi nodes to update: "
Dan Gohman7c3234c2008-08-27 23:52:12 +0000813 << SDL->PHINodesToUpdate.size() << "\n";
814 DEBUG(for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i)
815 DOUT << "Node " << i << " : (" << SDL->PHINodesToUpdate[i].first
816 << ", " << SDL->PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +0000817
Chris Lattnera33ef482005-03-30 01:10:47 +0000818 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +0000819 // PHI nodes in successors.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000820 if (SDL->SwitchCases.empty() &&
821 SDL->JTCases.empty() &&
822 SDL->BitTestCases.empty()) {
823 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
824 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Nate Begemanf15485a2006-03-27 01:32:24 +0000825 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
826 "This is not a machine PHI node that we are updating!");
Dan Gohman7c3234c2008-08-27 23:52:12 +0000827 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000828 false));
829 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +0000830 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000831 SDL->PHINodesToUpdate.clear();
Nate Begemanf15485a2006-03-27 01:32:24 +0000832 return;
Chris Lattner1c08c712005-01-07 07:47:53 +0000833 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000834
Dan Gohman7c3234c2008-08-27 23:52:12 +0000835 for (unsigned i = 0, e = SDL->BitTestCases.size(); i != e; ++i) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000836 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000837 if (!SDL->BitTestCases[i].Emitted) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000838 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000839 BB = SDL->BitTestCases[i].Parent;
840 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000841 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000842 SDL->visitBitTestHeader(SDL->BitTestCases[i]);
843 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000844 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000845 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000846 }
847
Dan Gohman7c3234c2008-08-27 23:52:12 +0000848 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); j != ej; ++j) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000849 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000850 BB = SDL->BitTestCases[i].Cases[j].ThisBB;
851 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000852 // Emit the code
853 if (j+1 != ej)
Dan Gohman7c3234c2008-08-27 23:52:12 +0000854 SDL->visitBitTestCase(SDL->BitTestCases[i].Cases[j+1].ThisBB,
855 SDL->BitTestCases[i].Reg,
856 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000857 else
Dan Gohman7c3234c2008-08-27 23:52:12 +0000858 SDL->visitBitTestCase(SDL->BitTestCases[i].Default,
859 SDL->BitTestCases[i].Reg,
860 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000861
862
Dan Gohman7c3234c2008-08-27 23:52:12 +0000863 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000864 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000865 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000866 }
867
868 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000869 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
870 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000871 MachineBasicBlock *PHIBB = PHI->getParent();
872 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
873 "This is not a machine PHI node that we are updating!");
874 // This is "default" BB. We have two jumps to it. From "header" BB and
875 // from last "case" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000876 if (PHIBB == SDL->BitTestCases[i].Default) {
877 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000878 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000879 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Parent));
880 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000881 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000882 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Cases.
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000883 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000884 }
885 // One of "cases" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000886 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size();
887 j != ej; ++j) {
888 MachineBasicBlock* cBB = SDL->BitTestCases[i].Cases[j].ThisBB;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000889 if (cBB->succ_end() !=
890 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000891 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000892 false));
893 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000894 }
895 }
896 }
897 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000898 SDL->BitTestCases.clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000899
Nate Begeman9453eea2006-04-23 06:26:20 +0000900 // If the JumpTable record is filled in, then we need to emit a jump table.
901 // Updating the PHI nodes is tricky in this case, since we need to determine
902 // whether the PHI is a successor of the range check MBB or the jump table MBB
Dan Gohman7c3234c2008-08-27 23:52:12 +0000903 for (unsigned i = 0, e = SDL->JTCases.size(); i != e; ++i) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000904 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000905 if (!SDL->JTCases[i].first.Emitted) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000906 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000907 BB = SDL->JTCases[i].first.HeaderBB;
908 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000909 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000910 SDL->visitJumpTableHeader(SDL->JTCases[i].second, SDL->JTCases[i].first);
911 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000912 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000913 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000914 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000915
Nate Begeman37efe672006-04-22 18:53:45 +0000916 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000917 BB = SDL->JTCases[i].second.MBB;
918 SDL->setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +0000919 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000920 SDL->visitJumpTable(SDL->JTCases[i].second);
921 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000922 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000923 SDL->clear();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000924
Nate Begeman37efe672006-04-22 18:53:45 +0000925 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000926 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
927 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Nate Begeman37efe672006-04-22 18:53:45 +0000928 MachineBasicBlock *PHIBB = PHI->getParent();
929 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
930 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000931 // "default" BB. We can go there only from header BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000932 if (PHIBB == SDL->JTCases[i].second.Default) {
933 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000934 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000935 PHI->addOperand(MachineOperand::CreateMBB(SDL->JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +0000936 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000937 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +0000938 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000939 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000940 false));
941 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +0000942 }
943 }
Nate Begeman37efe672006-04-22 18:53:45 +0000944 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000945 SDL->JTCases.clear();
Nate Begeman37efe672006-04-22 18:53:45 +0000946
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000947 // If the switch block involved a branch to one of the actual successors, we
948 // need to update PHI nodes in that block.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000949 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
950 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000951 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
952 "This is not a machine PHI node that we are updating!");
953 if (BB->isSuccessor(PHI->getParent())) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000954 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000955 false));
956 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000957 }
958 }
959
Nate Begemanf15485a2006-03-27 01:32:24 +0000960 // If we generated any switch lowering information, build and codegen any
961 // additional DAGs necessary.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000962 for (unsigned i = 0, e = SDL->SwitchCases.size(); i != e; ++i) {
Nate Begemanf15485a2006-03-27 01:32:24 +0000963 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000964 BB = SDL->SwitchCases[i].ThisBB;
965 SDL->setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000966
Nate Begemanf15485a2006-03-27 01:32:24 +0000967 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000968 SDL->visitSwitchCase(SDL->SwitchCases[i]);
969 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000970 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000971 SDL->clear();
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000972
973 // Handle any PHI nodes in successors of this chunk, as if we were coming
974 // from the original BB before switch expansion. Note that PHI nodes can
975 // occur multiple times in PHINodesToUpdate. We have to be very careful to
976 // handle them the right number of times.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000977 while ((BB = SDL->SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000978 for (MachineBasicBlock::iterator Phi = BB->begin();
979 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
980 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
981 for (unsigned pn = 0; ; ++pn) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000982 assert(pn != SDL->PHINodesToUpdate.size() &&
983 "Didn't find PHI entry!");
984 if (SDL->PHINodesToUpdate[pn].first == Phi) {
985 Phi->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pn].
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000986 second, false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000987 Phi->addOperand(MachineOperand::CreateMBB(SDL->SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000988 break;
989 }
990 }
Nate Begemanf15485a2006-03-27 01:32:24 +0000991 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000992
993 // Don't process RHS if same block as LHS.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000994 if (BB == SDL->SwitchCases[i].FalseBB)
995 SDL->SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000996
997 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000998 SDL->SwitchCases[i].TrueBB = SDL->SwitchCases[i].FalseBB;
999 SDL->SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00001000 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001001 assert(SDL->SwitchCases[i].TrueBB == 0 && SDL->SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00001002 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001003 SDL->SwitchCases.clear();
1004
1005 SDL->PHINodesToUpdate.clear();
Chris Lattner1c08c712005-01-07 07:47:53 +00001006}
Evan Chenga9c20912006-01-21 02:32:06 +00001007
Jim Laskey13ec7022006-08-01 14:21:23 +00001008
Dan Gohman5e843682008-07-14 18:19:29 +00001009/// Schedule - Pick a safe ordering for instructions for each
Evan Chenga9c20912006-01-21 02:32:06 +00001010/// target node in the graph.
Dan Gohman5e843682008-07-14 18:19:29 +00001011///
Dan Gohmanf350b272008-08-23 02:25:05 +00001012ScheduleDAG *SelectionDAGISel::Schedule() {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001013 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00001014
1015 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001016 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00001017 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00001018 }
Jim Laskey13ec7022006-08-01 14:21:23 +00001019
Dan Gohmanf350b272008-08-23 02:25:05 +00001020 ScheduleDAG *Scheduler = Ctor(this, CurDAG, BB, Fast);
Dan Gohman5e843682008-07-14 18:19:29 +00001021 Scheduler->Run();
Dan Gohman3e1a7ae2007-08-28 20:32:58 +00001022
Dan Gohman5e843682008-07-14 18:19:29 +00001023 return Scheduler;
Evan Chenga9c20912006-01-21 02:32:06 +00001024}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001025
Chris Lattner03fc53c2006-03-06 00:22:00 +00001026
Jim Laskey9ff542f2006-08-01 18:29:48 +00001027HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
1028 return new HazardRecognizer();
1029}
1030
Chris Lattner75548062006-10-11 03:58:02 +00001031//===----------------------------------------------------------------------===//
1032// Helper functions used by the generated instruction selector.
1033//===----------------------------------------------------------------------===//
1034// Calls to these methods are generated by tblgen.
1035
1036/// CheckAndMask - The isel is trying to match something like (and X, 255). If
1037/// the dag combiner simplified the 255, we still want to match. RHS is the
1038/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1039/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00001040bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00001041 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001042 const APInt &ActualMask = RHS->getAPIntValue();
1043 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00001044
1045 // If the actual mask exactly matches, success!
1046 if (ActualMask == DesiredMask)
1047 return true;
1048
1049 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001050 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001051 return false;
1052
1053 // Otherwise, the DAG Combiner may have proven that the value coming in is
1054 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001055 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00001056 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00001057 return true;
1058
1059 // TODO: check to see if missing bits are just not demanded.
1060
1061 // Otherwise, this pattern doesn't match.
1062 return false;
1063}
1064
1065/// CheckOrMask - The isel is trying to match something like (or X, 255). If
1066/// the dag combiner simplified the 255, we still want to match. RHS is the
1067/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1068/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00001069bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001070 int64_t DesiredMaskS) const {
1071 const APInt &ActualMask = RHS->getAPIntValue();
1072 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00001073
1074 // If the actual mask exactly matches, success!
1075 if (ActualMask == DesiredMask)
1076 return true;
1077
1078 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001079 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001080 return false;
1081
1082 // Otherwise, the DAG Combiner may have proven that the value coming in is
1083 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001084 APInt NeededMask = DesiredMask & ~ActualMask;
Chris Lattner75548062006-10-11 03:58:02 +00001085
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001086 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00001087 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00001088
1089 // If all the missing bits in the or are already known to be set, match!
1090 if ((NeededMask & KnownOne) == NeededMask)
1091 return true;
1092
1093 // TODO: check to see if missing bits are just not demanded.
1094
1095 // Otherwise, this pattern doesn't match.
1096 return false;
1097}
1098
Jim Laskey9ff542f2006-08-01 18:29:48 +00001099
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001100/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1101/// by tblgen. Others should not call it.
1102void SelectionDAGISel::
Dan Gohmanf350b272008-08-23 02:25:05 +00001103SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
Dan Gohman475871a2008-07-27 21:46:04 +00001104 std::vector<SDValue> InOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001105 std::swap(InOps, Ops);
1106
1107 Ops.push_back(InOps[0]); // input chain.
1108 Ops.push_back(InOps[1]); // input asm string.
1109
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001110 unsigned i = 2, e = InOps.size();
1111 if (InOps[e-1].getValueType() == MVT::Flag)
1112 --e; // Don't process a flag operand if it is here.
1113
1114 while (i != e) {
1115 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
1116 if ((Flags & 7) != 4 /*MEM*/) {
1117 // Just skip over this operand, copying the operands verbatim.
1118 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
1119 i += (Flags >> 3) + 1;
1120 } else {
1121 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
1122 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman475871a2008-07-27 21:46:04 +00001123 std::vector<SDValue> SelOps;
Dan Gohmanf350b272008-08-23 02:25:05 +00001124 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
Bill Wendling832171c2006-12-07 20:04:42 +00001125 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001126 exit(1);
1127 }
1128
1129 // Add this to the output node.
Dan Gohmanf350b272008-08-23 02:25:05 +00001130 MVT IntPtrTy = CurDAG->getTargetLoweringInfo().getPointerTy();
1131 Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
1132 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001133 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1134 i += 2;
1135 }
1136 }
1137
1138 // Add the flag input back if present.
1139 if (e != InOps.size())
1140 Ops.push_back(InOps.back());
1141}
Devang Patel794fd752007-05-01 21:15:47 +00001142
Devang Patel19974732007-05-03 01:11:54 +00001143char SelectionDAGISel::ID = 0;