blob: 4f7d51e1634d186b6295f4997e5d51251925fc3c [file] [log] [blame]
Misha Brukmana85d6bc2002-11-22 22:42:50 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3501fea2003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner055c9652002-10-29 21:05:24 +000014#include "X86InstrInfo.h"
Chris Lattner4ce42a72002-12-03 05:42:53 +000015#include "X86.h"
Chris Lattnerabf05b22003-08-03 21:55:55 +000016#include "X86GenInstrInfo.inc"
Evan Chengaa3c1412006-05-30 21:45:53 +000017#include "X86InstrBuilder.h"
18#include "X86Subtarget.h"
19#include "X86TargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Evan Chengaa3c1412006-05-30 21:45:53 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng258ff672006-12-01 21:52:41 +000022#include "llvm/CodeGen/LiveVariables.h"
Christopher Lambb8133712007-08-10 21:18:25 +000023#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng0488db92007-09-25 01:57:46 +000024#include "llvm/Target/TargetOptions.h"
Brian Gaeked0fde302003-11-11 22:41:34 +000025using namespace llvm;
26
Evan Chengaa3c1412006-05-30 21:45:53 +000027X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Owen Anderson718cb662007-09-07 04:06:50 +000028 : TargetInstrInfo(X86Insts, array_lengthof(X86Insts)),
Evan Cheng25ab6902006-09-08 06:48:29 +000029 TM(tm), RI(tm, *this) {
Chris Lattner72614082002-10-25 22:55:53 +000030}
31
Alkis Evlogimenos5e300022003-12-28 17:35:08 +000032bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
33 unsigned& sourceReg,
34 unsigned& destReg) const {
35 MachineOpCode oc = MI.getOpcode();
Evan Cheng25ab6902006-09-08 06:48:29 +000036 if (oc == X86::MOV8rr || oc == X86::MOV16rr ||
37 oc == X86::MOV32rr || oc == X86::MOV64rr ||
Evan Cheng403be7e2006-05-08 08:01:26 +000038 oc == X86::MOV16to16_ || oc == X86::MOV32to32_ ||
Dale Johannesene377d4d2007-07-04 21:07:47 +000039 oc == X86::MOV_Fp3232 || oc == X86::MOVSSrr || oc == X86::MOVSDrr ||
40 oc == X86::MOV_Fp3264 || oc == X86::MOV_Fp6432 || oc == X86::MOV_Fp6464 ||
Evan Chengfe5cb192006-02-16 22:45:17 +000041 oc == X86::FsMOVAPSrr || oc == X86::FsMOVAPDrr ||
Evan Cheng82521dd2006-03-21 07:09:35 +000042 oc == X86::MOVAPSrr || oc == X86::MOVAPDrr ||
Evan Cheng11e15b32006-04-03 20:53:28 +000043 oc == X86::MOVSS2PSrr || oc == X86::MOVSD2PDrr ||
Bill Wendling2f88dcd2007-03-08 22:09:11 +000044 oc == X86::MOVPS2SSrr || oc == X86::MOVPD2SDrr ||
Bill Wendling6dd29e02007-04-24 21:17:46 +000045 oc == X86::MMX_MOVD64rr || oc == X86::MMX_MOVQ64rr) {
Evan Cheng1e3417292007-04-25 07:12:14 +000046 assert(MI.getNumOperands() >= 2 &&
Alkis Evlogimenos5e300022003-12-28 17:35:08 +000047 MI.getOperand(0).isRegister() &&
48 MI.getOperand(1).isRegister() &&
49 "invalid register-register move instruction");
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +000050 sourceReg = MI.getOperand(1).getReg();
51 destReg = MI.getOperand(0).getReg();
Alkis Evlogimenos5e300022003-12-28 17:35:08 +000052 return true;
53 }
54 return false;
55}
Alkis Evlogimenos36f506e2004-07-31 09:38:47 +000056
Chris Lattner40839602006-02-02 20:12:32 +000057unsigned X86InstrInfo::isLoadFromStackSlot(MachineInstr *MI,
58 int &FrameIndex) const {
59 switch (MI->getOpcode()) {
60 default: break;
61 case X86::MOV8rm:
62 case X86::MOV16rm:
Evan Chengf4df6802006-05-11 07:33:49 +000063 case X86::MOV16_rm:
Chris Lattner40839602006-02-02 20:12:32 +000064 case X86::MOV32rm:
Evan Chengf4df6802006-05-11 07:33:49 +000065 case X86::MOV32_rm:
Evan Cheng25ab6902006-09-08 06:48:29 +000066 case X86::MOV64rm:
Dale Johannesene377d4d2007-07-04 21:07:47 +000067 case X86::LD_Fp64m:
Chris Lattner40839602006-02-02 20:12:32 +000068 case X86::MOVSSrm:
69 case X86::MOVSDrm:
Chris Lattner993c8972006-04-18 16:44:51 +000070 case X86::MOVAPSrm:
71 case X86::MOVAPDrm:
Bill Wendling823efee2007-04-03 06:00:37 +000072 case X86::MMX_MOVD64rm:
73 case X86::MMX_MOVQ64rm:
Chris Lattner40839602006-02-02 20:12:32 +000074 if (MI->getOperand(1).isFrameIndex() && MI->getOperand(2).isImmediate() &&
75 MI->getOperand(3).isRegister() && MI->getOperand(4).isImmediate() &&
76 MI->getOperand(2).getImmedValue() == 1 &&
77 MI->getOperand(3).getReg() == 0 &&
78 MI->getOperand(4).getImmedValue() == 0) {
79 FrameIndex = MI->getOperand(1).getFrameIndex();
80 return MI->getOperand(0).getReg();
81 }
82 break;
83 }
84 return 0;
85}
86
87unsigned X86InstrInfo::isStoreToStackSlot(MachineInstr *MI,
88 int &FrameIndex) const {
89 switch (MI->getOpcode()) {
90 default: break;
91 case X86::MOV8mr:
92 case X86::MOV16mr:
Evan Chengf4df6802006-05-11 07:33:49 +000093 case X86::MOV16_mr:
Chris Lattner40839602006-02-02 20:12:32 +000094 case X86::MOV32mr:
Evan Chengf4df6802006-05-11 07:33:49 +000095 case X86::MOV32_mr:
Evan Cheng25ab6902006-09-08 06:48:29 +000096 case X86::MOV64mr:
Dale Johannesene377d4d2007-07-04 21:07:47 +000097 case X86::ST_FpP64m:
Chris Lattner40839602006-02-02 20:12:32 +000098 case X86::MOVSSmr:
99 case X86::MOVSDmr:
Chris Lattner993c8972006-04-18 16:44:51 +0000100 case X86::MOVAPSmr:
101 case X86::MOVAPDmr:
Bill Wendling823efee2007-04-03 06:00:37 +0000102 case X86::MMX_MOVD64mr:
103 case X86::MMX_MOVQ64mr:
Bill Wendling71bfd112007-04-03 23:48:32 +0000104 case X86::MMX_MOVNTQmr:
Chris Lattner40839602006-02-02 20:12:32 +0000105 if (MI->getOperand(0).isFrameIndex() && MI->getOperand(1).isImmediate() &&
106 MI->getOperand(2).isRegister() && MI->getOperand(3).isImmediate() &&
Chris Lattner1c07e722006-02-02 20:38:12 +0000107 MI->getOperand(1).getImmedValue() == 1 &&
108 MI->getOperand(2).getReg() == 0 &&
109 MI->getOperand(3).getImmedValue() == 0) {
110 FrameIndex = MI->getOperand(0).getFrameIndex();
Chris Lattner40839602006-02-02 20:12:32 +0000111 return MI->getOperand(4).getReg();
112 }
113 break;
114 }
115 return 0;
116}
117
118
Bill Wendling041b3f82007-12-08 23:58:46 +0000119bool X86InstrInfo::isReallyTriviallyReMaterializable(MachineInstr *MI) const {
Dan Gohmanc101e952007-06-14 20:50:44 +0000120 switch (MI->getOpcode()) {
121 default: break;
122 case X86::MOV8rm:
123 case X86::MOV16rm:
124 case X86::MOV16_rm:
125 case X86::MOV32rm:
126 case X86::MOV32_rm:
127 case X86::MOV64rm:
Dale Johannesene377d4d2007-07-04 21:07:47 +0000128 case X86::LD_Fp64m:
Dan Gohmanc101e952007-06-14 20:50:44 +0000129 case X86::MOVSSrm:
130 case X86::MOVSDrm:
131 case X86::MOVAPSrm:
132 case X86::MOVAPDrm:
133 case X86::MMX_MOVD64rm:
134 case X86::MMX_MOVQ64rm:
Dan Gohman82a87a02007-06-19 01:48:05 +0000135 // Loads from constant pools are trivially rematerializable.
Dan Gohmanc101e952007-06-14 20:50:44 +0000136 return MI->getOperand(1).isRegister() && MI->getOperand(2).isImmediate() &&
137 MI->getOperand(3).isRegister() && MI->getOperand(4).isConstantPoolIndex() &&
138 MI->getOperand(1).getReg() == 0 &&
139 MI->getOperand(2).getImmedValue() == 1 &&
140 MI->getOperand(3).getReg() == 0;
141 }
Dan Gohmand45eddd2007-06-26 00:48:07 +0000142 // All other instructions marked M_REMATERIALIZABLE are always trivially
143 // rematerializable.
144 return true;
Dan Gohmanc101e952007-06-14 20:50:44 +0000145}
146
Bill Wendling6259d512007-12-30 03:18:58 +0000147/// isDefinedInEntryBlock - Goes through the entry block to see if the given
148/// virtual register is indeed defined in the entry block.
149///
150bool X86InstrInfo::isDefinedInEntryBlock(const MachineBasicBlock &Entry,
151 unsigned VReg) const {
152 assert(MRegisterInfo::isVirtualRegister(VReg) &&
153 "Map only holds virtual registers!");
154 MachineInstrMap.grow(VReg);
155 if (MachineInstrMap[VReg]) return true;
156
157 MachineBasicBlock::const_iterator I = Entry.begin(), E = Entry.end();
158
159 for (; I != E; ++I) {
160 const MachineInstr &MI = *I;
161 unsigned NumOps = MI.getNumOperands();
162
163 for (unsigned i = 0; i < NumOps; ++i) {
164 const MachineOperand &MO = MI.getOperand(i);
165
166 if(MO.isRegister() && MO.isDef() &&
167 MRegisterInfo::isVirtualRegister(MO.getReg()) &&
168 MO.getReg() == VReg) {
169 MachineInstrMap[VReg] = &MI;
170 return true;
171 }
172 }
173 }
174
175 return false;
176}
177
Bill Wendling627c00b2007-12-17 23:07:56 +0000178/// isReallySideEffectFree - If the M_MAY_HAVE_SIDE_EFFECTS flag is set, this
179/// method is called to determine if the specific instance of this instruction
180/// has side effects. This is useful in cases of instructions, like loads, which
181/// generally always have side effects. A load from a constant pool doesn't have
182/// side effects, though. So we need to differentiate it from the general case.
183bool X86InstrInfo::isReallySideEffectFree(MachineInstr *MI) const {
184 switch (MI->getOpcode()) {
185 default: break;
Bill Wendling6259d512007-12-30 03:18:58 +0000186 case X86::MOV32rm:
187 if (MI->getOperand(1).isRegister()) {
188 unsigned Reg = MI->getOperand(1).getReg();
189
190 // Loads from global addresses which aren't redefined in the function are
191 // side effect free.
192 if (MRegisterInfo::isVirtualRegister(Reg) &&
193 isDefinedInEntryBlock(MI->getParent()->getParent()->front(), Reg) &&
194 MI->getOperand(2).isImmediate() &&
195 MI->getOperand(3).isRegister() &&
196 MI->getOperand(4).isGlobalAddress() &&
197 MI->getOperand(2).getImmedValue() == 1 &&
198 MI->getOperand(3).getReg() == 0)
199 return true;
200 }
201 // FALLTHROUGH
Bill Wendling627c00b2007-12-17 23:07:56 +0000202 case X86::MOV8rm:
203 case X86::MOV16rm:
204 case X86::MOV16_rm:
Bill Wendling627c00b2007-12-17 23:07:56 +0000205 case X86::MOV32_rm:
206 case X86::MOV64rm:
207 case X86::LD_Fp64m:
208 case X86::MOVSSrm:
209 case X86::MOVSDrm:
210 case X86::MOVAPSrm:
211 case X86::MOVAPDrm:
212 case X86::MMX_MOVD64rm:
213 case X86::MMX_MOVQ64rm:
214 // Loads from constant pools have no side effects
Bill Wendling6259d512007-12-30 03:18:58 +0000215 return MI->getOperand(1).isRegister() &&
216 MI->getOperand(2).isImmediate() &&
217 MI->getOperand(3).isRegister() &&
218 MI->getOperand(4).isConstantPoolIndex() &&
Bill Wendling627c00b2007-12-17 23:07:56 +0000219 MI->getOperand(1).getReg() == 0 &&
220 MI->getOperand(2).getImmedValue() == 1 &&
221 MI->getOperand(3).getReg() == 0;
222 }
223
224 // All other instances of these instructions are presumed to have side
225 // effects.
226 return false;
227}
228
Evan Cheng3f411c72007-10-05 08:04:01 +0000229/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
230/// is not marked dead.
231static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Cheng3f411c72007-10-05 08:04:01 +0000232 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
233 MachineOperand &MO = MI->getOperand(i);
234 if (MO.isRegister() && MO.isDef() &&
235 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
236 return true;
237 }
238 }
239 return false;
240}
241
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000242/// convertToThreeAddress - This method must be implemented by targets that
243/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
244/// may be able to convert a two-address instruction into a true
245/// three-address instruction on demand. This allows the X86 target (for
246/// example) to convert ADD and SHL instructions into LEA instructions if they
247/// would require register copies due to two-addressness.
248///
249/// This method returns a null pointer if the transformation cannot be
250/// performed, otherwise it returns the new instruction.
251///
Evan Cheng258ff672006-12-01 21:52:41 +0000252MachineInstr *
253X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
254 MachineBasicBlock::iterator &MBBI,
255 LiveVariables &LV) const {
256 MachineInstr *MI = MBBI;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000257 // All instructions input are two-addr instructions. Get the known operands.
258 unsigned Dest = MI->getOperand(0).getReg();
259 unsigned Src = MI->getOperand(1).getReg();
260
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000261 MachineInstr *NewMI = NULL;
Evan Cheng258ff672006-12-01 21:52:41 +0000262 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000263 // we have better subtarget support, enable the 16-bit LEA generation here.
Evan Cheng258ff672006-12-01 21:52:41 +0000264 bool DisableLEA16 = true;
265
Evan Cheng559dc462007-10-05 20:34:26 +0000266 unsigned MIOpc = MI->getOpcode();
267 switch (MIOpc) {
Evan Chengccba76b2006-05-30 20:26:50 +0000268 case X86::SHUFPSrri: {
269 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000270 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
271
Evan Chengaa3c1412006-05-30 21:45:53 +0000272 unsigned A = MI->getOperand(0).getReg();
273 unsigned B = MI->getOperand(1).getReg();
274 unsigned C = MI->getOperand(2).getReg();
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000275 unsigned M = MI->getOperand(3).getImm();
276 if (B != C) return 0;
Evan Chengc0f64ff2006-11-27 23:37:22 +0000277 NewMI = BuildMI(get(X86::PSHUFDri), A).addReg(B).addImm(M);
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000278 break;
279 }
Chris Lattner995f5502007-03-28 18:12:31 +0000280 case X86::SHL64ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +0000281 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattner995f5502007-03-28 18:12:31 +0000282 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
283 // the flags produced by a shift yet, so this is safe.
284 unsigned Dest = MI->getOperand(0).getReg();
285 unsigned Src = MI->getOperand(1).getReg();
286 unsigned ShAmt = MI->getOperand(2).getImm();
287 if (ShAmt == 0 || ShAmt >= 4) return 0;
288
289 NewMI = BuildMI(get(X86::LEA64r), Dest)
290 .addReg(0).addImm(1 << ShAmt).addReg(Src).addImm(0);
291 break;
292 }
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000293 case X86::SHL32ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +0000294 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000295 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
296 // the flags produced by a shift yet, so this is safe.
297 unsigned Dest = MI->getOperand(0).getReg();
298 unsigned Src = MI->getOperand(1).getReg();
299 unsigned ShAmt = MI->getOperand(2).getImm();
300 if (ShAmt == 0 || ShAmt >= 4) return 0;
301
Chris Lattnerf2177b82007-03-28 00:58:40 +0000302 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit() ?
303 X86::LEA64_32r : X86::LEA32r;
304 NewMI = BuildMI(get(Opc), Dest)
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000305 .addReg(0).addImm(1 << ShAmt).addReg(Src).addImm(0);
306 break;
307 }
308 case X86::SHL16ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +0000309 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng61d9c862007-09-06 00:14:41 +0000310 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
311 // the flags produced by a shift yet, so this is safe.
312 unsigned Dest = MI->getOperand(0).getReg();
313 unsigned Src = MI->getOperand(1).getReg();
314 unsigned ShAmt = MI->getOperand(2).getImm();
315 if (ShAmt == 0 || ShAmt >= 4) return 0;
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000316
Christopher Lambb8133712007-08-10 21:18:25 +0000317 if (DisableLEA16) {
318 // If 16-bit LEA is disabled, use 32-bit LEA via subregisters.
319 SSARegMap *RegMap = MFI->getParent()->getSSARegMap();
Evan Cheng61d9c862007-09-06 00:14:41 +0000320 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
321 ? X86::LEA64_32r : X86::LEA32r;
322 unsigned leaInReg = RegMap->createVirtualRegister(&X86::GR32RegClass);
323 unsigned leaOutReg = RegMap->createVirtualRegister(&X86::GR32RegClass);
Christopher Lambb8133712007-08-10 21:18:25 +0000324
Evan Cheng61d9c862007-09-06 00:14:41 +0000325 MachineInstr *Ins =
326 BuildMI(get(X86::INSERT_SUBREG), leaInReg).addReg(Src).addImm(2);
Christopher Lambb8133712007-08-10 21:18:25 +0000327 Ins->copyKillDeadInfo(MI);
328
329 NewMI = BuildMI(get(Opc), leaOutReg)
330 .addReg(0).addImm(1 << ShAmt).addReg(leaInReg).addImm(0);
331
Evan Cheng61d9c862007-09-06 00:14:41 +0000332 MachineInstr *Ext =
333 BuildMI(get(X86::EXTRACT_SUBREG), Dest).addReg(leaOutReg).addImm(2);
Christopher Lambb8133712007-08-10 21:18:25 +0000334 Ext->copyKillDeadInfo(MI);
335
336 MFI->insert(MBBI, Ins); // Insert the insert_subreg
337 LV.instructionChanged(MI, NewMI); // Update live variables
338 LV.addVirtualRegisterKilled(leaInReg, NewMI);
339 MFI->insert(MBBI, NewMI); // Insert the new inst
340 LV.addVirtualRegisterKilled(leaOutReg, Ext);
Evan Cheng61d9c862007-09-06 00:14:41 +0000341 MFI->insert(MBBI, Ext); // Insert the extract_subreg
Christopher Lambb8133712007-08-10 21:18:25 +0000342 return Ext;
343 } else {
344 NewMI = BuildMI(get(X86::LEA16r), Dest)
345 .addReg(0).addImm(1 << ShAmt).addReg(Src).addImm(0);
346 }
Chris Lattnera16b7cb2007-03-20 06:08:29 +0000347 break;
Evan Chengccba76b2006-05-30 20:26:50 +0000348 }
Evan Cheng559dc462007-10-05 20:34:26 +0000349 default: {
350 // The following opcodes also sets the condition code register(s). Only
351 // convert them to equivalent lea if the condition code register def's
352 // are dead!
353 if (hasLiveCondCodeDef(MI))
354 return 0;
Evan Chengccba76b2006-05-30 20:26:50 +0000355
Evan Chengb76143c2007-10-09 07:14:53 +0000356 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Cheng559dc462007-10-05 20:34:26 +0000357 switch (MIOpc) {
358 default: return 0;
359 case X86::INC64r:
Evan Chengb75ed322007-10-05 21:55:32 +0000360 case X86::INC32r: {
Evan Cheng559dc462007-10-05 20:34:26 +0000361 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +0000362 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
363 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Cheng559dc462007-10-05 20:34:26 +0000364 NewMI = addRegOffset(BuildMI(get(Opc), Dest), Src, 1);
365 break;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000366 }
Evan Cheng559dc462007-10-05 20:34:26 +0000367 case X86::INC16r:
368 case X86::INC64_16r:
369 if (DisableLEA16) return 0;
370 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
371 NewMI = addRegOffset(BuildMI(get(X86::LEA16r), Dest), Src, 1);
372 break;
373 case X86::DEC64r:
Evan Chengb75ed322007-10-05 21:55:32 +0000374 case X86::DEC32r: {
Evan Cheng559dc462007-10-05 20:34:26 +0000375 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +0000376 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
377 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Cheng559dc462007-10-05 20:34:26 +0000378 NewMI = addRegOffset(BuildMI(get(Opc), Dest), Src, -1);
379 break;
380 }
381 case X86::DEC16r:
382 case X86::DEC64_16r:
383 if (DisableLEA16) return 0;
384 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
385 NewMI = addRegOffset(BuildMI(get(X86::LEA16r), Dest), Src, -1);
386 break;
387 case X86::ADD64rr:
388 case X86::ADD32rr: {
389 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +0000390 unsigned Opc = MIOpc == X86::ADD64rr ? X86::LEA64r
391 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Cheng559dc462007-10-05 20:34:26 +0000392 NewMI = addRegReg(BuildMI(get(Opc), Dest), Src,
393 MI->getOperand(2).getReg());
394 break;
395 }
396 case X86::ADD16rr:
397 if (DisableLEA16) return 0;
398 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
399 NewMI = addRegReg(BuildMI(get(X86::LEA16r), Dest), Src,
400 MI->getOperand(2).getReg());
401 break;
402 case X86::ADD64ri32:
403 case X86::ADD64ri8:
404 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
405 if (MI->getOperand(2).isImmediate())
406 NewMI = addRegOffset(BuildMI(get(X86::LEA64r), Dest), Src,
407 MI->getOperand(2).getImmedValue());
408 break;
409 case X86::ADD32ri:
410 case X86::ADD32ri8:
411 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +0000412 if (MI->getOperand(2).isImmediate()) {
413 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
414 NewMI = addRegOffset(BuildMI(get(Opc), Dest), Src,
Evan Cheng559dc462007-10-05 20:34:26 +0000415 MI->getOperand(2).getImmedValue());
Evan Chengb76143c2007-10-09 07:14:53 +0000416 }
Evan Cheng559dc462007-10-05 20:34:26 +0000417 break;
418 case X86::ADD16ri:
419 case X86::ADD16ri8:
420 if (DisableLEA16) return 0;
421 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
422 if (MI->getOperand(2).isImmediate())
423 NewMI = addRegOffset(BuildMI(get(X86::LEA16r), Dest), Src,
424 MI->getOperand(2).getImmedValue());
425 break;
426 case X86::SHL16ri:
427 if (DisableLEA16) return 0;
428 case X86::SHL32ri:
429 case X86::SHL64ri: {
430 assert(MI->getNumOperands() >= 3 && MI->getOperand(2).isImmediate() &&
431 "Unknown shl instruction!");
432 unsigned ShAmt = MI->getOperand(2).getImmedValue();
433 if (ShAmt == 1 || ShAmt == 2 || ShAmt == 3) {
434 X86AddressMode AM;
435 AM.Scale = 1 << ShAmt;
436 AM.IndexReg = Src;
437 unsigned Opc = MIOpc == X86::SHL64ri ? X86::LEA64r
Evan Chengb76143c2007-10-09 07:14:53 +0000438 : (MIOpc == X86::SHL32ri
439 ? (is64Bit ? X86::LEA64_32r : X86::LEA32r) : X86::LEA16r);
Evan Cheng559dc462007-10-05 20:34:26 +0000440 NewMI = addFullAddress(BuildMI(get(Opc), Dest), AM);
441 }
442 break;
443 }
444 }
445 }
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000446 }
447
Evan Cheng559dc462007-10-05 20:34:26 +0000448 NewMI->copyKillDeadInfo(MI);
449 LV.instructionChanged(MI, NewMI); // Update live variables
450 MFI->insert(MBBI, NewMI); // Insert the new inst
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000451 return NewMI;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000452}
453
Chris Lattner41e431b2005-01-19 07:11:01 +0000454/// commuteInstruction - We have a few instructions that must be hacked on to
455/// commute them.
456///
457MachineInstr *X86InstrInfo::commuteInstruction(MachineInstr *MI) const {
458 switch (MI->getOpcode()) {
Chris Lattner0df53d22005-01-19 07:31:24 +0000459 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
460 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
Chris Lattner41e431b2005-01-19 07:11:01 +0000461 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohmane47f1f92007-09-14 23:17:45 +0000462 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
463 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
464 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Chris Lattner0df53d22005-01-19 07:31:24 +0000465 unsigned Opc;
466 unsigned Size;
467 switch (MI->getOpcode()) {
468 default: assert(0 && "Unreachable!");
469 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
470 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
471 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
472 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohmane47f1f92007-09-14 23:17:45 +0000473 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
474 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Chris Lattner0df53d22005-01-19 07:31:24 +0000475 }
Chris Lattner41e431b2005-01-19 07:11:01 +0000476 unsigned Amt = MI->getOperand(3).getImmedValue();
477 unsigned A = MI->getOperand(0).getReg();
478 unsigned B = MI->getOperand(1).getReg();
479 unsigned C = MI->getOperand(2).getReg();
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000480 bool BisKill = MI->getOperand(1).isKill();
481 bool CisKill = MI->getOperand(2).isKill();
Evan Chengc0f64ff2006-11-27 23:37:22 +0000482 return BuildMI(get(Opc), A).addReg(C, false, false, CisKill)
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000483 .addReg(B, false, false, BisKill).addImm(Size-Amt);
Chris Lattner41e431b2005-01-19 07:11:01 +0000484 }
Evan Cheng7ad42d92007-10-05 23:13:21 +0000485 case X86::CMOVB16rr:
486 case X86::CMOVB32rr:
487 case X86::CMOVB64rr:
488 case X86::CMOVAE16rr:
489 case X86::CMOVAE32rr:
490 case X86::CMOVAE64rr:
491 case X86::CMOVE16rr:
492 case X86::CMOVE32rr:
493 case X86::CMOVE64rr:
494 case X86::CMOVNE16rr:
495 case X86::CMOVNE32rr:
496 case X86::CMOVNE64rr:
497 case X86::CMOVBE16rr:
498 case X86::CMOVBE32rr:
499 case X86::CMOVBE64rr:
500 case X86::CMOVA16rr:
501 case X86::CMOVA32rr:
502 case X86::CMOVA64rr:
503 case X86::CMOVL16rr:
504 case X86::CMOVL32rr:
505 case X86::CMOVL64rr:
506 case X86::CMOVGE16rr:
507 case X86::CMOVGE32rr:
508 case X86::CMOVGE64rr:
509 case X86::CMOVLE16rr:
510 case X86::CMOVLE32rr:
511 case X86::CMOVLE64rr:
512 case X86::CMOVG16rr:
513 case X86::CMOVG32rr:
514 case X86::CMOVG64rr:
515 case X86::CMOVS16rr:
516 case X86::CMOVS32rr:
517 case X86::CMOVS64rr:
518 case X86::CMOVNS16rr:
519 case X86::CMOVNS32rr:
520 case X86::CMOVNS64rr:
521 case X86::CMOVP16rr:
522 case X86::CMOVP32rr:
523 case X86::CMOVP64rr:
524 case X86::CMOVNP16rr:
525 case X86::CMOVNP32rr:
526 case X86::CMOVNP64rr: {
Evan Cheng7ad42d92007-10-05 23:13:21 +0000527 unsigned Opc = 0;
528 switch (MI->getOpcode()) {
529 default: break;
530 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
531 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
532 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
533 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
534 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
535 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
536 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
537 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
538 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
539 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
540 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
541 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
542 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
543 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
544 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
545 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
546 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
547 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
548 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
549 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
550 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
551 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
552 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
553 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
554 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
555 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
556 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
557 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
558 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
559 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
560 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
561 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
562 case X86::CMOVS64rr: Opc = X86::CMOVNS32rr; break;
563 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
564 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
565 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
566 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
567 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
568 case X86::CMOVP64rr: Opc = X86::CMOVNP32rr; break;
569 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
570 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
571 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
572 }
573
574 MI->setInstrDescriptor(get(Opc));
575 // Fallthrough intended.
576 }
Chris Lattner41e431b2005-01-19 07:11:01 +0000577 default:
578 return TargetInstrInfo::commuteInstruction(MI);
579 }
580}
581
Chris Lattner7fbe9722006-10-20 17:42:20 +0000582static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
583 switch (BrOpc) {
584 default: return X86::COND_INVALID;
585 case X86::JE: return X86::COND_E;
586 case X86::JNE: return X86::COND_NE;
587 case X86::JL: return X86::COND_L;
588 case X86::JLE: return X86::COND_LE;
589 case X86::JG: return X86::COND_G;
590 case X86::JGE: return X86::COND_GE;
591 case X86::JB: return X86::COND_B;
592 case X86::JBE: return X86::COND_BE;
593 case X86::JA: return X86::COND_A;
594 case X86::JAE: return X86::COND_AE;
595 case X86::JS: return X86::COND_S;
596 case X86::JNS: return X86::COND_NS;
597 case X86::JP: return X86::COND_P;
598 case X86::JNP: return X86::COND_NP;
599 case X86::JO: return X86::COND_O;
600 case X86::JNO: return X86::COND_NO;
601 }
602}
603
604unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
605 switch (CC) {
606 default: assert(0 && "Illegal condition code!");
Evan Chenge5f62042007-09-29 00:00:36 +0000607 case X86::COND_E: return X86::JE;
608 case X86::COND_NE: return X86::JNE;
609 case X86::COND_L: return X86::JL;
610 case X86::COND_LE: return X86::JLE;
611 case X86::COND_G: return X86::JG;
612 case X86::COND_GE: return X86::JGE;
613 case X86::COND_B: return X86::JB;
614 case X86::COND_BE: return X86::JBE;
615 case X86::COND_A: return X86::JA;
616 case X86::COND_AE: return X86::JAE;
617 case X86::COND_S: return X86::JS;
618 case X86::COND_NS: return X86::JNS;
619 case X86::COND_P: return X86::JP;
620 case X86::COND_NP: return X86::JNP;
621 case X86::COND_O: return X86::JO;
622 case X86::COND_NO: return X86::JNO;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000623 }
624}
625
Chris Lattner9cd68752006-10-21 05:52:40 +0000626/// GetOppositeBranchCondition - Return the inverse of the specified condition,
627/// e.g. turning COND_E to COND_NE.
628X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
629 switch (CC) {
630 default: assert(0 && "Illegal condition code!");
631 case X86::COND_E: return X86::COND_NE;
632 case X86::COND_NE: return X86::COND_E;
633 case X86::COND_L: return X86::COND_GE;
634 case X86::COND_LE: return X86::COND_G;
635 case X86::COND_G: return X86::COND_LE;
636 case X86::COND_GE: return X86::COND_L;
637 case X86::COND_B: return X86::COND_AE;
638 case X86::COND_BE: return X86::COND_A;
639 case X86::COND_A: return X86::COND_BE;
640 case X86::COND_AE: return X86::COND_B;
641 case X86::COND_S: return X86::COND_NS;
642 case X86::COND_NS: return X86::COND_S;
643 case X86::COND_P: return X86::COND_NP;
644 case X86::COND_NP: return X86::COND_P;
645 case X86::COND_O: return X86::COND_NO;
646 case X86::COND_NO: return X86::COND_O;
647 }
648}
649
Dale Johannesen318093b2007-06-14 22:03:45 +0000650bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Evan Cheng14c46552007-07-06 23:22:03 +0000651 const TargetInstrDescriptor *TID = MI->getInstrDescriptor();
652 if (TID->Flags & M_TERMINATOR_FLAG) {
653 // Conditional branch is a special case.
654 if ((TID->Flags & M_BRANCH_FLAG) != 0 && (TID->Flags & M_BARRIER_FLAG) == 0)
655 return true;
656 if ((TID->Flags & M_PREDICABLE) == 0)
657 return true;
Dale Johannesen318093b2007-06-14 22:03:45 +0000658 return !isPredicated(MI);
Evan Cheng14c46552007-07-06 23:22:03 +0000659 }
Dale Johannesen318093b2007-06-14 22:03:45 +0000660 return false;
661}
Chris Lattner9cd68752006-10-21 05:52:40 +0000662
Evan Cheng85dce6c2007-07-26 17:32:14 +0000663// For purposes of branch analysis do not count FP_REG_KILL as a terminator.
664static bool isBrAnalysisUnpredicatedTerminator(const MachineInstr *MI,
665 const X86InstrInfo &TII) {
666 if (MI->getOpcode() == X86::FP_REG_KILL)
667 return false;
668 return TII.isUnpredicatedTerminator(MI);
669}
670
Chris Lattner7fbe9722006-10-20 17:42:20 +0000671bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
672 MachineBasicBlock *&TBB,
673 MachineBasicBlock *&FBB,
674 std::vector<MachineOperand> &Cond) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +0000675 // If the block has no terminators, it just falls into the block after it.
676 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng85dce6c2007-07-26 17:32:14 +0000677 if (I == MBB.begin() || !isBrAnalysisUnpredicatedTerminator(--I, *this))
Chris Lattner7fbe9722006-10-20 17:42:20 +0000678 return false;
679
680 // Get the last instruction in the block.
681 MachineInstr *LastInst = I;
682
683 // If there is only one terminator instruction, process it.
Evan Cheng85dce6c2007-07-26 17:32:14 +0000684 if (I == MBB.begin() || !isBrAnalysisUnpredicatedTerminator(--I, *this)) {
Chris Lattner7fbe9722006-10-20 17:42:20 +0000685 if (!isBranch(LastInst->getOpcode()))
686 return true;
687
688 // If the block ends with a branch there are 3 possibilities:
689 // it's an unconditional, conditional, or indirect branch.
690
691 if (LastInst->getOpcode() == X86::JMP) {
692 TBB = LastInst->getOperand(0).getMachineBasicBlock();
693 return false;
694 }
695 X86::CondCode BranchCode = GetCondFromBranchOpc(LastInst->getOpcode());
696 if (BranchCode == X86::COND_INVALID)
697 return true; // Can't handle indirect branch.
698
699 // Otherwise, block ends with fall-through condbranch.
700 TBB = LastInst->getOperand(0).getMachineBasicBlock();
701 Cond.push_back(MachineOperand::CreateImm(BranchCode));
702 return false;
703 }
704
705 // Get the instruction before it if it's a terminator.
706 MachineInstr *SecondLastInst = I;
707
708 // If there are three terminators, we don't know what sort of block this is.
Evan Cheng85dce6c2007-07-26 17:32:14 +0000709 if (SecondLastInst && I != MBB.begin() &&
710 isBrAnalysisUnpredicatedTerminator(--I, *this))
Chris Lattner7fbe9722006-10-20 17:42:20 +0000711 return true;
712
Chris Lattner6ce64432006-10-30 22:27:23 +0000713 // If the block ends with X86::JMP and a conditional branch, handle it.
Chris Lattner7fbe9722006-10-20 17:42:20 +0000714 X86::CondCode BranchCode = GetCondFromBranchOpc(SecondLastInst->getOpcode());
715 if (BranchCode != X86::COND_INVALID && LastInst->getOpcode() == X86::JMP) {
Chris Lattner6ce64432006-10-30 22:27:23 +0000716 TBB = SecondLastInst->getOperand(0).getMachineBasicBlock();
717 Cond.push_back(MachineOperand::CreateImm(BranchCode));
718 FBB = LastInst->getOperand(0).getMachineBasicBlock();
719 return false;
720 }
Chris Lattner7fbe9722006-10-20 17:42:20 +0000721
Dale Johannesen13e8b512007-06-13 17:59:52 +0000722 // If the block ends with two X86::JMPs, handle it. The second one is not
723 // executed, so remove it.
724 if (SecondLastInst->getOpcode() == X86::JMP &&
725 LastInst->getOpcode() == X86::JMP) {
726 TBB = SecondLastInst->getOperand(0).getMachineBasicBlock();
727 I = LastInst;
728 I->eraseFromParent();
729 return false;
730 }
731
Chris Lattner7fbe9722006-10-20 17:42:20 +0000732 // Otherwise, can't handle this.
733 return true;
734}
735
Evan Cheng6ae36262007-05-18 00:18:17 +0000736unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +0000737 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng6ae36262007-05-18 00:18:17 +0000738 if (I == MBB.begin()) return 0;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000739 --I;
740 if (I->getOpcode() != X86::JMP &&
741 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
Evan Cheng6ae36262007-05-18 00:18:17 +0000742 return 0;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000743
744 // Remove the branch.
745 I->eraseFromParent();
746
747 I = MBB.end();
748
Evan Cheng6ae36262007-05-18 00:18:17 +0000749 if (I == MBB.begin()) return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000750 --I;
751 if (GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
Evan Cheng6ae36262007-05-18 00:18:17 +0000752 return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000753
754 // Remove the branch.
755 I->eraseFromParent();
Evan Cheng6ae36262007-05-18 00:18:17 +0000756 return 2;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000757}
758
Evan Cheng6ae36262007-05-18 00:18:17 +0000759unsigned
760X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
761 MachineBasicBlock *FBB,
762 const std::vector<MachineOperand> &Cond) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +0000763 // Shouldn't be a fall through.
764 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Chris Lattner34a84ac2006-10-21 05:34:23 +0000765 assert((Cond.size() == 1 || Cond.size() == 0) &&
766 "X86 branch conditions have one component!");
767
768 if (FBB == 0) { // One way branch.
769 if (Cond.empty()) {
770 // Unconditional branch?
Evan Chengc0f64ff2006-11-27 23:37:22 +0000771 BuildMI(&MBB, get(X86::JMP)).addMBB(TBB);
Chris Lattner34a84ac2006-10-21 05:34:23 +0000772 } else {
773 // Conditional branch.
774 unsigned Opc = GetCondBranchFromCond((X86::CondCode)Cond[0].getImm());
Evan Chengc0f64ff2006-11-27 23:37:22 +0000775 BuildMI(&MBB, get(Opc)).addMBB(TBB);
Chris Lattner34a84ac2006-10-21 05:34:23 +0000776 }
Evan Cheng6ae36262007-05-18 00:18:17 +0000777 return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000778 }
779
Chris Lattner879d09c2006-10-21 05:42:09 +0000780 // Two-way Conditional branch.
Chris Lattner7fbe9722006-10-20 17:42:20 +0000781 unsigned Opc = GetCondBranchFromCond((X86::CondCode)Cond[0].getImm());
Evan Chengc0f64ff2006-11-27 23:37:22 +0000782 BuildMI(&MBB, get(Opc)).addMBB(TBB);
783 BuildMI(&MBB, get(X86::JMP)).addMBB(FBB);
Evan Cheng6ae36262007-05-18 00:18:17 +0000784 return 2;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000785}
786
Chris Lattnerc24ff8e2006-10-28 17:29:57 +0000787bool X86InstrInfo::BlockHasNoFallThrough(MachineBasicBlock &MBB) const {
788 if (MBB.empty()) return false;
789
790 switch (MBB.back().getOpcode()) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000791 case X86::TCRETURNri:
792 case X86::TCRETURNdi:
Evan Cheng126f17a2007-05-21 18:44:17 +0000793 case X86::RET: // Return.
794 case X86::RETI:
795 case X86::TAILJMPd:
796 case X86::TAILJMPr:
797 case X86::TAILJMPm:
Chris Lattnerc24ff8e2006-10-28 17:29:57 +0000798 case X86::JMP: // Uncond branch.
799 case X86::JMP32r: // Indirect branch.
Dan Gohmana0a7c1d2007-09-17 15:19:08 +0000800 case X86::JMP64r: // Indirect branch (64-bit).
Chris Lattnerc24ff8e2006-10-28 17:29:57 +0000801 case X86::JMP32m: // Indirect branch through mem.
Dan Gohmana0a7c1d2007-09-17 15:19:08 +0000802 case X86::JMP64m: // Indirect branch through mem (64-bit).
Chris Lattnerc24ff8e2006-10-28 17:29:57 +0000803 return true;
804 default: return false;
805 }
806}
807
Chris Lattner7fbe9722006-10-20 17:42:20 +0000808bool X86InstrInfo::
809ReverseBranchCondition(std::vector<MachineOperand> &Cond) const {
Chris Lattner9cd68752006-10-21 05:52:40 +0000810 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
811 Cond[0].setImm(GetOppositeBranchCondition((X86::CondCode)Cond[0].getImm()));
812 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000813}
814
Evan Cheng25ab6902006-09-08 06:48:29 +0000815const TargetRegisterClass *X86InstrInfo::getPointerRegClass() const {
816 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
817 if (Subtarget->is64Bit())
818 return &X86::GR64RegClass;
819 else
820 return &X86::GR32RegClass;
821}