blob: 3b47912431b76312bdbe8446e9b3dc8027bf831c [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonc1d287b2009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson0ce37102009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000075
Bob Wilsonde95c1b82009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilsond8e17572009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
86 SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000087def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
88def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
89def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000090
Bob Wilson5bafff32009-06-22 23:27:02 +000091//===----------------------------------------------------------------------===//
92// NEON operand definitions
93//===----------------------------------------------------------------------===//
94
95// addrmode_neonldstm := reg
96//
97/* TODO: Take advantage of vldm.
98def addrmode_neonldstm : Operand<i32>,
99 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
100 let PrintMethod = "printAddrNeonLdStMOperand";
101 let MIOperandInfo = (ops GPR, i32imm);
102}
103*/
104
Bob Wilson54c78ef2009-11-06 23:33:28 +0000105def h8imm : Operand<i8> {
106 let PrintMethod = "printHex8ImmOperand";
107}
108def h16imm : Operand<i16> {
109 let PrintMethod = "printHex16ImmOperand";
110}
111def h32imm : Operand<i32> {
112 let PrintMethod = "printHex32ImmOperand";
113}
114def h64imm : Operand<i64> {
115 let PrintMethod = "printHex64ImmOperand";
116}
117
Bob Wilson5bafff32009-06-22 23:27:02 +0000118//===----------------------------------------------------------------------===//
119// NEON load / store instructions
120//===----------------------------------------------------------------------===//
121
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000122/* TODO: Take advantage of vldm.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000123let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +0000124def VLDMD : NI<(outs),
125 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwin127221f2009-09-23 21:38:08 +0000126 IIC_fpLoadm,
Bob Wilson5bafff32009-06-22 23:27:02 +0000127 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdda0f4c2009-07-08 22:51:32 +0000128 []> {
129 let Inst{27-25} = 0b110;
130 let Inst{20} = 1;
131 let Inst{11-9} = 0b101;
132}
Bob Wilson5bafff32009-06-22 23:27:02 +0000133
134def VLDMS : NI<(outs),
135 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwin127221f2009-09-23 21:38:08 +0000136 IIC_fpLoadm,
Bob Wilson5bafff32009-06-22 23:27:02 +0000137 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdda0f4c2009-07-08 22:51:32 +0000138 []> {
139 let Inst{27-25} = 0b110;
140 let Inst{20} = 1;
141 let Inst{11-9} = 0b101;
142}
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000143}
Bob Wilson5bafff32009-06-22 23:27:02 +0000144*/
145
146// Use vldmia to load a Q register as a D register pair.
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000147def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr),
David Goodwin127221f2009-09-23 21:38:08 +0000148 IIC_fpLoadm,
Evan Chengb9d2c032009-11-12 07:16:34 +0000149 "vldmia\t$addr, ${dst:dregpair}",
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000150 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdda0f4c2009-07-08 22:51:32 +0000151 let Inst{27-25} = 0b110;
152 let Inst{24} = 0; // P bit
153 let Inst{23} = 1; // U bit
154 let Inst{20} = 1;
155 let Inst{11-9} = 0b101;
156}
Bob Wilson5bafff32009-06-22 23:27:02 +0000157
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000158// Use vstmia to store a Q register as a D register pair.
159def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr),
David Goodwin127221f2009-09-23 21:38:08 +0000160 IIC_fpStorem,
Evan Chengb9d2c032009-11-12 07:16:34 +0000161 "vstmia\t$addr, ${src:dregpair}",
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000162 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
163 let Inst{27-25} = 0b110;
164 let Inst{24} = 0; // P bit
165 let Inst{23} = 1; // U bit
166 let Inst{20} = 0;
167 let Inst{11-9} = 0b101;
168}
169
Bob Wilson205a5ca2009-07-08 18:11:30 +0000170// VLD1 : Vector Load (multiple single elements)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000171class VLD1D<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
172 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson2a9df472009-08-25 17:46:06 +0000173 !strconcat(OpcodeStr, "\t\\{$dst\\}, $addr"), "",
Bob Wilsonb7d0c902009-07-29 16:39:22 +0000174 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000175class VLD1Q<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
176 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson2a9df472009-08-25 17:46:06 +0000177 !strconcat(OpcodeStr, "\t${dst:dregpair}, $addr"), "",
Bob Wilsonb7d0c902009-07-29 16:39:22 +0000178 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000179
Bob Wilsonb07c1712009-10-07 21:53:04 +0000180def VLD1d8 : VLD1D<0b0000, "vld1.8", v8i8, int_arm_neon_vld1>;
181def VLD1d16 : VLD1D<0b0100, "vld1.16", v4i16, int_arm_neon_vld1>;
182def VLD1d32 : VLD1D<0b1000, "vld1.32", v2i32, int_arm_neon_vld1>;
183def VLD1df : VLD1D<0b1000, "vld1.32", v2f32, int_arm_neon_vld1>;
184def VLD1d64 : VLD1D<0b1100, "vld1.64", v1i64, int_arm_neon_vld1>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000185
Bob Wilsonb07c1712009-10-07 21:53:04 +0000186def VLD1q8 : VLD1Q<0b0000, "vld1.8", v16i8, int_arm_neon_vld1>;
187def VLD1q16 : VLD1Q<0b0100, "vld1.16", v8i16, int_arm_neon_vld1>;
188def VLD1q32 : VLD1Q<0b1000, "vld1.32", v4i32, int_arm_neon_vld1>;
189def VLD1qf : VLD1Q<0b1000, "vld1.32", v4f32, int_arm_neon_vld1>;
190def VLD1q64 : VLD1Q<0b1100, "vld1.64", v2i64, int_arm_neon_vld1>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000191
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000192let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000193
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000194// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000195class VLD2D<bits<4> op7_4, string OpcodeStr>
196 : NLdSt<0,0b10,0b1000,op7_4, (outs DPR:$dst1, DPR:$dst2),
197 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson2a9df472009-08-25 17:46:06 +0000198 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr"), "", []>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000199class VLD2Q<bits<4> op7_4, string OpcodeStr>
200 : NLdSt<0,0b10,0b0011,op7_4,
201 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000202 (ins addrmode6:$addr), IIC_VLD2,
203 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"),
204 "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000205
Bob Wilsonb07c1712009-10-07 21:53:04 +0000206def VLD2d8 : VLD2D<0b0000, "vld2.8">;
207def VLD2d16 : VLD2D<0b0100, "vld2.16">;
208def VLD2d32 : VLD2D<0b1000, "vld2.32">;
Bob Wilsona4288082009-10-07 22:57:01 +0000209def VLD2d64 : NLdSt<0,0b10,0b1010,0b1100, (outs DPR:$dst1, DPR:$dst2),
210 (ins addrmode6:$addr), IIC_VLD1,
211 "vld1.64\t\\{$dst1,$dst2\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000212
Bob Wilsonb07c1712009-10-07 21:53:04 +0000213def VLD2q8 : VLD2Q<0b0000, "vld2.8">;
214def VLD2q16 : VLD2Q<0b0100, "vld2.16">;
215def VLD2q32 : VLD2Q<0b1000, "vld2.32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000216
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000217// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000218class VLD3D<bits<4> op7_4, string OpcodeStr>
219 : NLdSt<0,0b10,0b0100,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
220 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson2a9df472009-08-25 17:46:06 +0000221 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"), "", []>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000222class VLD3WB<bits<4> op7_4, string OpcodeStr>
223 : NLdSt<0,0b10,0b0101,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilsonff8952e2009-10-07 17:24:55 +0000224 (ins addrmode6:$addr), IIC_VLD3,
225 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"),
226 "$addr.addr = $wb", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000227
Bob Wilsonb07c1712009-10-07 21:53:04 +0000228def VLD3d8 : VLD3D<0b0000, "vld3.8">;
229def VLD3d16 : VLD3D<0b0100, "vld3.16">;
230def VLD3d32 : VLD3D<0b1000, "vld3.32">;
Bob Wilsonc67160c2009-10-07 23:39:57 +0000231def VLD3d64 : NLdSt<0,0b10,0b0110,0b1100,
232 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
233 (ins addrmode6:$addr), IIC_VLD1,
234 "vld1.64\t\\{$dst1,$dst2,$dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000235
Bob Wilsonff8952e2009-10-07 17:24:55 +0000236// vld3 to double-spaced even registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000237def VLD3q8a : VLD3WB<0b0000, "vld3.8">;
238def VLD3q16a : VLD3WB<0b0100, "vld3.16">;
239def VLD3q32a : VLD3WB<0b1000, "vld3.32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000240
241// vld3 to double-spaced odd registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000242def VLD3q8b : VLD3WB<0b0000, "vld3.8">;
243def VLD3q16b : VLD3WB<0b0100, "vld3.16">;
244def VLD3q32b : VLD3WB<0b1000, "vld3.32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000245
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000246// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000247class VLD4D<bits<4> op7_4, string OpcodeStr>
248 : NLdSt<0,0b10,0b0000,op7_4,
249 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000250 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson2a9df472009-08-25 17:46:06 +0000251 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"),
252 "", []>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000253class VLD4WB<bits<4> op7_4, string OpcodeStr>
254 : NLdSt<0,0b10,0b0001,op7_4,
255 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson7708c222009-10-07 18:09:32 +0000256 (ins addrmode6:$addr), IIC_VLD4,
257 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"),
258 "$addr.addr = $wb", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000259
Bob Wilsonb07c1712009-10-07 21:53:04 +0000260def VLD4d8 : VLD4D<0b0000, "vld4.8">;
261def VLD4d16 : VLD4D<0b0100, "vld4.16">;
262def VLD4d32 : VLD4D<0b1000, "vld4.32">;
Bob Wilson0ea38bb2009-10-07 23:54:04 +0000263def VLD4d64 : NLdSt<0,0b10,0b0010,0b1100,
264 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
265 (ins addrmode6:$addr), IIC_VLD1,
266 "vld1.64\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr", "", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000267
Bob Wilson7708c222009-10-07 18:09:32 +0000268// vld4 to double-spaced even registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000269def VLD4q8a : VLD4WB<0b0000, "vld4.8">;
270def VLD4q16a : VLD4WB<0b0100, "vld4.16">;
271def VLD4q32a : VLD4WB<0b1000, "vld4.32">;
Bob Wilson7708c222009-10-07 18:09:32 +0000272
273// vld4 to double-spaced odd registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000274def VLD4q8b : VLD4WB<0b0000, "vld4.8">;
275def VLD4q16b : VLD4WB<0b0100, "vld4.16">;
276def VLD4q32b : VLD4WB<0b1000, "vld4.32">;
277
278// VLD1LN : Vector Load (single element to one lane)
279// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000280
Bob Wilson243fcc52009-09-01 04:26:28 +0000281// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson30aea9d2009-10-08 18:56:10 +0000282class VLD2LN<bits<4> op11_8, string OpcodeStr>
Johnny Chen5c376ff2009-11-19 19:20:17 +0000283 : NLdStLN<1,0b10,op11_8, (outs DPR:$dst1, DPR:$dst2),
284 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
285 IIC_VLD2,
286 !strconcat(OpcodeStr, "\t\\{$dst1[$lane],$dst2[$lane]\\}, $addr"),
287 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000288
Johnny Chen5c376ff2009-11-19 19:20:17 +0000289// vld2 to single-spaced registers.
Bob Wilson30aea9d2009-10-08 18:56:10 +0000290def VLD2LNd8 : VLD2LN<0b0001, "vld2.8">;
Johnny Chen5c376ff2009-11-19 19:20:17 +0000291def VLD2LNd16 : VLD2LN<0b0101, "vld2.16"> {
292 let Inst{5} = 0;
293}
294def VLD2LNd32 : VLD2LN<0b1001, "vld2.32"> {
295 let Inst{6} = 0;
296}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000297
298// vld2 to double-spaced even registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000299def VLD2LNq16a: VLD2LN<0b0101, "vld2.16"> {
300 let Inst{5} = 1;
301}
302def VLD2LNq32a: VLD2LN<0b1001, "vld2.32"> {
303 let Inst{6} = 1;
304}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000305
306// vld2 to double-spaced odd registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000307def VLD2LNq16b: VLD2LN<0b0101, "vld2.16"> {
308 let Inst{5} = 1;
309}
310def VLD2LNq32b: VLD2LN<0b1001, "vld2.32"> {
311 let Inst{6} = 1;
312}
Bob Wilson243fcc52009-09-01 04:26:28 +0000313
314// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson0bf7d992009-10-08 22:27:33 +0000315class VLD3LN<bits<4> op11_8, string OpcodeStr>
Johnny Chen5c376ff2009-11-19 19:20:17 +0000316 : NLdStLN<1,0b10,op11_8, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
317 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
318 nohash_imm:$lane), IIC_VLD3,
319 !strconcat(OpcodeStr,
320 "\t\\{$dst1[$lane],$dst2[$lane],$dst3[$lane]\\}, $addr"),
321 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000322
Johnny Chen5c376ff2009-11-19 19:20:17 +0000323// vld3 to single-spaced registers.
324def VLD3LNd8 : VLD3LN<0b0010, "vld3.8"> {
325 let Inst{4} = 0;
326}
327def VLD3LNd16 : VLD3LN<0b0110, "vld3.16"> {
328 let Inst{5-4} = 0b00;
329}
330def VLD3LNd32 : VLD3LN<0b1010, "vld3.32"> {
331 let Inst{6-4} = 0b000;
332}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000333
334// vld3 to double-spaced even registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000335def VLD3LNq16a: VLD3LN<0b0110, "vld3.16"> {
336 let Inst{5-4} = 0b10;
337}
338def VLD3LNq32a: VLD3LN<0b1010, "vld3.32"> {
339 let Inst{6-4} = 0b100;
340}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000341
342// vld3 to double-spaced odd registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000343def VLD3LNq16b: VLD3LN<0b0110, "vld3.16"> {
344 let Inst{5-4} = 0b10;
345}
346def VLD3LNq32b: VLD3LN<0b1010, "vld3.32"> {
347 let Inst{6-4} = 0b100;
348}
Bob Wilson243fcc52009-09-01 04:26:28 +0000349
350// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson62e053e2009-10-08 22:53:57 +0000351class VLD4LN<bits<4> op11_8, string OpcodeStr>
Johnny Chen5c376ff2009-11-19 19:20:17 +0000352 : NLdStLN<1,0b10,op11_8,
353 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
354 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
355 nohash_imm:$lane), IIC_VLD4,
356 !strconcat(OpcodeStr,
357 "\t\\{$dst1[$lane],$dst2[$lane],$dst3[$lane],$dst4[$lane]\\}, $addr"),
358 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000359
Johnny Chen5c376ff2009-11-19 19:20:17 +0000360// vld4 to single-spaced registers.
Bob Wilson62e053e2009-10-08 22:53:57 +0000361def VLD4LNd8 : VLD4LN<0b0011, "vld4.8">;
Johnny Chen5c376ff2009-11-19 19:20:17 +0000362def VLD4LNd16 : VLD4LN<0b0111, "vld4.16"> {
363 let Inst{5} = 0;
364}
365def VLD4LNd32 : VLD4LN<0b1011, "vld4.32"> {
366 let Inst{6} = 0;
367}
Bob Wilson62e053e2009-10-08 22:53:57 +0000368
369// vld4 to double-spaced even registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000370def VLD4LNq16a: VLD4LN<0b0111, "vld4.16"> {
371 let Inst{5} = 1;
372}
373def VLD4LNq32a: VLD4LN<0b1011, "vld4.32"> {
374 let Inst{6} = 1;
375}
Bob Wilson62e053e2009-10-08 22:53:57 +0000376
377// vld4 to double-spaced odd registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000378def VLD4LNq16b: VLD4LN<0b0111, "vld4.16"> {
379 let Inst{5} = 1;
380}
381def VLD4LNq32b: VLD4LN<0b1011, "vld4.32"> {
382 let Inst{6} = 1;
383}
Bob Wilsonb07c1712009-10-07 21:53:04 +0000384
385// VLD1DUP : Vector Load (single element to all lanes)
386// VLD2DUP : Vector Load (single 2-element structure to all lanes)
387// VLD3DUP : Vector Load (single 3-element structure to all lanes)
388// VLD4DUP : Vector Load (single 4-element structure to all lanes)
389// FIXME: Not yet implemented.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000390} // mayLoad = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000391
Bob Wilsonb36ec862009-08-06 18:47:44 +0000392// VST1 : Vector Store (multiple single elements)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000393class VST1D<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
394 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
Bob Wilson2a9df472009-08-25 17:46:06 +0000395 !strconcat(OpcodeStr, "\t\\{$src\\}, $addr"), "",
Bob Wilsonb36ec862009-08-06 18:47:44 +0000396 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000397class VST1Q<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
398 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$addr, QPR:$src), IIC_VST,
Bob Wilson2a9df472009-08-25 17:46:06 +0000399 !strconcat(OpcodeStr, "\t${src:dregpair}, $addr"), "",
Bob Wilsonb36ec862009-08-06 18:47:44 +0000400 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
401
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000402let hasExtraSrcRegAllocReq = 1 in {
Bob Wilsonb07c1712009-10-07 21:53:04 +0000403def VST1d8 : VST1D<0b0000, "vst1.8", v8i8, int_arm_neon_vst1>;
404def VST1d16 : VST1D<0b0100, "vst1.16", v4i16, int_arm_neon_vst1>;
405def VST1d32 : VST1D<0b1000, "vst1.32", v2i32, int_arm_neon_vst1>;
406def VST1df : VST1D<0b1000, "vst1.32", v2f32, int_arm_neon_vst1>;
407def VST1d64 : VST1D<0b1100, "vst1.64", v1i64, int_arm_neon_vst1>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000408
Bob Wilsonb07c1712009-10-07 21:53:04 +0000409def VST1q8 : VST1Q<0b0000, "vst1.8", v16i8, int_arm_neon_vst1>;
410def VST1q16 : VST1Q<0b0100, "vst1.16", v8i16, int_arm_neon_vst1>;
411def VST1q32 : VST1Q<0b1000, "vst1.32", v4i32, int_arm_neon_vst1>;
412def VST1qf : VST1Q<0b1000, "vst1.32", v4f32, int_arm_neon_vst1>;
413def VST1q64 : VST1Q<0b1100, "vst1.64", v2i64, int_arm_neon_vst1>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000414} // hasExtraSrcRegAllocReq
Bob Wilsonb36ec862009-08-06 18:47:44 +0000415
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000416let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000417
Bob Wilsonb36ec862009-08-06 18:47:44 +0000418// VST2 : Vector Store (multiple 2-element structures)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000419class VST2D<bits<4> op7_4, string OpcodeStr>
420 : NLdSt<0,0b00,0b1000,op7_4, (outs),
421 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson2a9df472009-08-25 17:46:06 +0000422 !strconcat(OpcodeStr, "\t\\{$src1,$src2\\}, $addr"), "", []>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000423class VST2Q<bits<4> op7_4, string OpcodeStr>
424 : NLdSt<0,0b00,0b0011,op7_4, (outs),
425 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
426 IIC_VST,
Bob Wilsond2855752009-10-07 18:47:39 +0000427 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"),
428 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000429
Bob Wilsonb07c1712009-10-07 21:53:04 +0000430def VST2d8 : VST2D<0b0000, "vst2.8">;
431def VST2d16 : VST2D<0b0100, "vst2.16">;
432def VST2d32 : VST2D<0b1000, "vst2.32">;
Bob Wilson24e04c52009-10-08 00:21:01 +0000433def VST2d64 : NLdSt<0,0b00,0b1010,0b1100, (outs),
434 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
435 "vst1.64\t\\{$src1,$src2\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000436
Bob Wilsonb07c1712009-10-07 21:53:04 +0000437def VST2q8 : VST2Q<0b0000, "vst2.8">;
438def VST2q16 : VST2Q<0b0100, "vst2.16">;
439def VST2q32 : VST2Q<0b1000, "vst2.32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000440
Bob Wilsonb36ec862009-08-06 18:47:44 +0000441// VST3 : Vector Store (multiple 3-element structures)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000442class VST3D<bits<4> op7_4, string OpcodeStr>
443 : NLdSt<0,0b00,0b0100,op7_4, (outs),
444 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson2a9df472009-08-25 17:46:06 +0000445 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"), "", []>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000446class VST3WB<bits<4> op7_4, string OpcodeStr>
447 : NLdSt<0,0b00,0b0101,op7_4, (outs GPR:$wb),
448 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson66a70632009-10-07 20:30:08 +0000449 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"),
450 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000451
Bob Wilsonb07c1712009-10-07 21:53:04 +0000452def VST3d8 : VST3D<0b0000, "vst3.8">;
453def VST3d16 : VST3D<0b0100, "vst3.16">;
454def VST3d32 : VST3D<0b1000, "vst3.32">;
Bob Wilson5adf60c2009-10-08 00:28:28 +0000455def VST3d64 : NLdSt<0,0b00,0b0110,0b1100, (outs),
456 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
457 IIC_VST,
458 "vst1.64\t\\{$src1,$src2,$src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000459
Bob Wilson66a70632009-10-07 20:30:08 +0000460// vst3 to double-spaced even registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000461def VST3q8a : VST3WB<0b0000, "vst3.8">;
462def VST3q16a : VST3WB<0b0100, "vst3.16">;
463def VST3q32a : VST3WB<0b1000, "vst3.32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000464
465// vst3 to double-spaced odd registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000466def VST3q8b : VST3WB<0b0000, "vst3.8">;
467def VST3q16b : VST3WB<0b0100, "vst3.16">;
468def VST3q32b : VST3WB<0b1000, "vst3.32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000469
Bob Wilsonb36ec862009-08-06 18:47:44 +0000470// VST4 : Vector Store (multiple 4-element structures)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000471class VST4D<bits<4> op7_4, string OpcodeStr>
472 : NLdSt<0,0b00,0b0000,op7_4, (outs),
473 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
474 IIC_VST,
Bob Wilson2a9df472009-08-25 17:46:06 +0000475 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"),
476 "", []>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000477class VST4WB<bits<4> op7_4, string OpcodeStr>
478 : NLdSt<0,0b00,0b0001,op7_4, (outs GPR:$wb),
479 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
480 IIC_VST,
Bob Wilson63c90632009-10-07 20:49:18 +0000481 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"),
482 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000483
Bob Wilsonb07c1712009-10-07 21:53:04 +0000484def VST4d8 : VST4D<0b0000, "vst4.8">;
485def VST4d16 : VST4D<0b0100, "vst4.16">;
486def VST4d32 : VST4D<0b1000, "vst4.32">;
Bob Wilsondeb31412009-10-08 05:18:18 +0000487def VST4d64 : NLdSt<0,0b00,0b0010,0b1100, (outs),
488 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
489 DPR:$src4), IIC_VST,
490 "vst1.64\t\\{$src1,$src2,$src3,$src4\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000491
Bob Wilson63c90632009-10-07 20:49:18 +0000492// vst4 to double-spaced even registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000493def VST4q8a : VST4WB<0b0000, "vst4.8">;
494def VST4q16a : VST4WB<0b0100, "vst4.16">;
495def VST4q32a : VST4WB<0b1000, "vst4.32">;
Bob Wilson63c90632009-10-07 20:49:18 +0000496
497// vst4 to double-spaced odd registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000498def VST4q8b : VST4WB<0b0000, "vst4.8">;
499def VST4q16b : VST4WB<0b0100, "vst4.16">;
500def VST4q32b : VST4WB<0b1000, "vst4.32">;
501
502// VST1LN : Vector Store (single element from one lane)
503// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000504
Bob Wilson8a3198b2009-09-01 18:51:56 +0000505// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000506class VST2LN<bits<4> op11_8, string OpcodeStr>
Johnny Chen5c376ff2009-11-19 19:20:17 +0000507 : NLdStLN<1,0b00,op11_8, (outs),
508 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
509 IIC_VST,
510 !strconcat(OpcodeStr, "\t\\{$src1[$lane],$src2[$lane]\\}, $addr"),
511 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000512
Johnny Chen5c376ff2009-11-19 19:20:17 +0000513// vst2 to single-spaced registers.
Bob Wilsonb27b51a2009-10-21 17:54:01 +0000514def VST2LNd8 : VST2LN<0b0001, "vst2.8">;
Johnny Chen5c376ff2009-11-19 19:20:17 +0000515def VST2LNd16 : VST2LN<0b0101, "vst2.16"> {
516 let Inst{5} = 0;
517}
518def VST2LNd32 : VST2LN<0b1001, "vst2.32"> {
519 let Inst{6} = 0;
520}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000521
522// vst2 to double-spaced even registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000523def VST2LNq16a: VST2LN<0b0101, "vst2.16"> {
524 let Inst{5} = 1;
525}
526def VST2LNq32a: VST2LN<0b1001, "vst2.32"> {
527 let Inst{6} = 1;
528}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000529
530// vst2 to double-spaced odd registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000531def VST2LNq16b: VST2LN<0b0101, "vst2.16"> {
532 let Inst{5} = 1;
533}
534def VST2LNq32b: VST2LN<0b1001, "vst2.32"> {
535 let Inst{6} = 1;
536}
Bob Wilson8a3198b2009-09-01 18:51:56 +0000537
538// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson8cdb2692009-10-08 23:51:31 +0000539class VST3LN<bits<4> op11_8, string OpcodeStr>
Johnny Chen5c376ff2009-11-19 19:20:17 +0000540 : NLdStLN<1,0b00,op11_8, (outs),
541 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
542 nohash_imm:$lane), IIC_VST,
543 !strconcat(OpcodeStr,
544 "\t\\{$src1[$lane],$src2[$lane],$src3[$lane]\\}, $addr"), "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000545
Johnny Chen5c376ff2009-11-19 19:20:17 +0000546// vst3 to single-spaced registers.
547def VST3LNd8 : VST3LN<0b0010, "vst3.8"> {
548 let Inst{4} = 0;
549}
550def VST3LNd16 : VST3LN<0b0110, "vst3.16"> {
551 let Inst{5-4} = 0b00;
552}
553def VST3LNd32 : VST3LN<0b1010, "vst3.32"> {
554 let Inst{6-4} = 0b000;
555}
Bob Wilson8cdb2692009-10-08 23:51:31 +0000556
557// vst3 to double-spaced even registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000558def VST3LNq16a: VST3LN<0b0110, "vst3.16"> {
559 let Inst{5-4} = 0b10;
560}
561def VST3LNq32a: VST3LN<0b1010, "vst3.32"> {
562 let Inst{6-4} = 0b100;
563}
Bob Wilson8cdb2692009-10-08 23:51:31 +0000564
565// vst3 to double-spaced odd registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000566def VST3LNq16b: VST3LN<0b0110, "vst3.16"> {
567 let Inst{5-4} = 0b10;
568}
569def VST3LNq32b: VST3LN<0b1010, "vst3.32"> {
570 let Inst{6-4} = 0b100;
571}
Bob Wilson8a3198b2009-09-01 18:51:56 +0000572
573// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson56311392009-10-09 00:01:36 +0000574class VST4LN<bits<4> op11_8, string OpcodeStr>
Johnny Chen5c376ff2009-11-19 19:20:17 +0000575 : NLdStLN<1,0b00,op11_8, (outs),
576 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
577 nohash_imm:$lane), IIC_VST,
578 !strconcat(OpcodeStr,
579 "\t\\{$src1[$lane],$src2[$lane],$src3[$lane],$src4[$lane]\\}, $addr"),
580 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000581
Johnny Chen5c376ff2009-11-19 19:20:17 +0000582// vst4 to single-spaced registers.
Bob Wilson56311392009-10-09 00:01:36 +0000583def VST4LNd8 : VST4LN<0b0011, "vst4.8">;
Johnny Chen5c376ff2009-11-19 19:20:17 +0000584def VST4LNd16 : VST4LN<0b0111, "vst4.16"> {
585 let Inst{5} = 0;
586}
587def VST4LNd32 : VST4LN<0b1011, "vst4.32"> {
588 let Inst{6} = 0;
589}
Bob Wilson56311392009-10-09 00:01:36 +0000590
591// vst4 to double-spaced even registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000592def VST4LNq16a: VST4LN<0b0111, "vst4.16"> {
593 let Inst{5} = 1;
594}
595def VST4LNq32a: VST4LN<0b1011, "vst4.32"> {
596 let Inst{6} = 1;
597}
Bob Wilson56311392009-10-09 00:01:36 +0000598
599// vst4 to double-spaced odd registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000600def VST4LNq16b: VST4LN<0b0111, "vst4.16"> {
601 let Inst{5} = 1;
602}
603def VST4LNq32b: VST4LN<0b1011, "vst4.32"> {
604 let Inst{6} = 1;
605}
Bob Wilson56311392009-10-09 00:01:36 +0000606
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000607} // mayStore = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000608
Bob Wilson205a5ca2009-07-08 18:11:30 +0000609
Bob Wilson5bafff32009-06-22 23:27:02 +0000610//===----------------------------------------------------------------------===//
611// NEON pattern fragments
612//===----------------------------------------------------------------------===//
613
614// Extract D sub-registers of Q registers.
615// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000616def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000618}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000619def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000621}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000622def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000624}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000625def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000627}]>;
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +0000628def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
629 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
630}]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000631
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000632// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000633// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
634def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000636}]>;
637
Bob Wilson5bafff32009-06-22 23:27:02 +0000638// Translate lane numbers from Q registers to D subregs.
639def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000641}]>;
642def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000644}]>;
645def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000647}]>;
648
649//===----------------------------------------------------------------------===//
650// Instruction Classes
651//===----------------------------------------------------------------------===//
652
653// Basic 2-register operations, both double- and quad-register.
654class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
655 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
656 ValueType ResTy, ValueType OpTy, SDNode OpNode>
657 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +0000658 (ins DPR:$src), IIC_VUNAD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000659 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
660class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
661 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
662 ValueType ResTy, ValueType OpTy, SDNode OpNode>
663 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +0000664 (ins QPR:$src), IIC_VUNAQ, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000665 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
666
David Goodwin338268c2009-08-10 22:17:39 +0000667// Basic 2-register operations, scalar single-precision.
668class N2VDs<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
669 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
670 ValueType ResTy, ValueType OpTy, SDNode OpNode>
671 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
672 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
David Goodwin127221f2009-09-23 21:38:08 +0000673 IIC_VUNAD, !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
David Goodwin338268c2009-08-10 22:17:39 +0000674
675class N2VDsPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
676 : NEONFPPat<(ResTy (OpNode SPR:$a)),
677 (EXTRACT_SUBREG
678 (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
679 arm_ssubreg_0)>;
680
Bob Wilson5bafff32009-06-22 23:27:02 +0000681// Basic 2-register intrinsics, both double- and quad-register.
682class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000683 bits<2> op17_16, bits<5> op11_7, bit op4,
684 InstrItinClass itin, string OpcodeStr,
Bob Wilson5bafff32009-06-22 23:27:02 +0000685 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
686 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +0000687 (ins DPR:$src), itin, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000688 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
689class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000690 bits<2> op17_16, bits<5> op11_7, bit op4,
691 InstrItinClass itin, string OpcodeStr,
Bob Wilson5bafff32009-06-22 23:27:02 +0000692 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
693 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +0000694 (ins QPR:$src), itin, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000695 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
696
David Goodwin338268c2009-08-10 22:17:39 +0000697// Basic 2-register intrinsics, scalar single-precision
Evan Cheng1d2426c2009-08-07 19:30:41 +0000698class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000699 bits<2> op17_16, bits<5> op11_7, bit op4,
700 InstrItinClass itin, string OpcodeStr,
Evan Cheng1d2426c2009-08-07 19:30:41 +0000701 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
702 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000703 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), itin,
Evan Cheng1d2426c2009-08-07 19:30:41 +0000704 !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
705
706class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwin53e44712009-08-04 20:39:05 +0000707 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng1d2426c2009-08-07 19:30:41 +0000708 (EXTRACT_SUBREG
709 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
710 arm_ssubreg_0)>;
David Goodwin53e44712009-08-04 20:39:05 +0000711
Bob Wilson5bafff32009-06-22 23:27:02 +0000712// Narrow 2-register intrinsics.
713class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
714 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +0000715 InstrItinClass itin, string OpcodeStr,
716 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000717 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +0000718 (ins QPR:$src), itin, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000719 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
720
Bob Wilson507df402009-10-21 02:15:46 +0000721// Long 2-register intrinsics (currently only used for VMOVL).
722class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
723 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
724 InstrItinClass itin, string OpcodeStr,
David Goodwin127221f2009-09-23 21:38:08 +0000725 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +0000726 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +0000727 (ins DPR:$src), itin, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000728 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
729
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000730// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
731class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
732 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000733 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000734 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
735 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000736class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
737 InstrItinClass itin, string OpcodeStr>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000738 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000739 (ins QPR:$src1, QPR:$src2), itin,
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000740 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
741 "$src1 = $dst1, $src2 = $dst2", []>;
742
Bob Wilson5bafff32009-06-22 23:27:02 +0000743// Basic 3-register operations, both double- and quad-register.
744class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +0000745 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +0000746 SDNode OpNode, bit Commutable>
747 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000748 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +0000749 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
750 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
751 let isCommutable = Commutable;
752}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000753class N3VDSL<bits<2> op21_20, bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +0000754 InstrItinClass itin, string OpcodeStr, ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000755 : N3V<0, 1, op21_20, op11_8, 1, 0,
756 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000757 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000758 [(set (Ty DPR:$dst),
759 (Ty (ShOp (Ty DPR:$src1),
760 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
761 imm:$lane)))))]> {
762 let isCommutable = 0;
763}
764class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
765 string OpcodeStr, ValueType Ty, SDNode ShOp>
766 : N3V<0, 1, op21_20, op11_8, 1, 0,
767 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000768 IIC_VMULi16D,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000769 !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
770 [(set (Ty DPR:$dst),
771 (Ty (ShOp (Ty DPR:$src1),
772 (Ty (NEONvduplane (Ty DPR_8:$src2),
773 imm:$lane)))))]> {
774 let isCommutable = 0;
775}
776
Bob Wilson5bafff32009-06-22 23:27:02 +0000777class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +0000778 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +0000779 SDNode OpNode, bit Commutable>
780 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000781 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +0000782 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
783 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
784 let isCommutable = Commutable;
785}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000786class N3VQSL<bits<2> op21_20, bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +0000787 InstrItinClass itin, string OpcodeStr,
788 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000789 : N3V<1, 1, op21_20, op11_8, 1, 0,
790 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000791 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000792 [(set (ResTy QPR:$dst),
793 (ResTy (ShOp (ResTy QPR:$src1),
794 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
795 imm:$lane)))))]> {
796 let isCommutable = 0;
797}
798class N3VQSL16<bits<2> op21_20, bits<4> op11_8,
799 string OpcodeStr, ValueType ResTy, ValueType OpTy, SDNode ShOp>
800 : N3V<1, 1, op21_20, op11_8, 1, 0,
801 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000802 IIC_VMULi16Q,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000803 !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
804 [(set (ResTy QPR:$dst),
805 (ResTy (ShOp (ResTy QPR:$src1),
806 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
807 imm:$lane)))))]> {
808 let isCommutable = 0;
809}
Bob Wilson5bafff32009-06-22 23:27:02 +0000810
David Goodwin42a83f22009-08-04 17:53:06 +0000811// Basic 3-register operations, scalar single-precision
Evan Cheng1d2426c2009-08-07 19:30:41 +0000812class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
813 string OpcodeStr, ValueType ResTy, ValueType OpTy,
814 SDNode OpNode, bit Commutable>
815 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000816 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
Evan Cheng1d2426c2009-08-07 19:30:41 +0000817 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "", []> {
818 let isCommutable = Commutable;
819}
820class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwin42a83f22009-08-04 17:53:06 +0000821 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng1d2426c2009-08-07 19:30:41 +0000822 (EXTRACT_SUBREG
823 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
824 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
825 arm_ssubreg_0)>;
David Goodwin42a83f22009-08-04 17:53:06 +0000826
Bob Wilson5bafff32009-06-22 23:27:02 +0000827// Basic 3-register intrinsics, both double- and quad-register.
828class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000829 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +0000830 Intrinsic IntOp, bit Commutable>
831 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000832 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +0000833 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
834 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
835 let isCommutable = Commutable;
836}
David Goodwin658ea602009-09-25 18:38:29 +0000837class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000838 string OpcodeStr, ValueType Ty, Intrinsic IntOp>
839 : N3V<0, 1, op21_20, op11_8, 1, 0,
840 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000841 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000842 [(set (Ty DPR:$dst),
843 (Ty (IntOp (Ty DPR:$src1),
844 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
845 imm:$lane)))))]> {
846 let isCommutable = 0;
847}
David Goodwin658ea602009-09-25 18:38:29 +0000848class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000849 string OpcodeStr, ValueType Ty, Intrinsic IntOp>
850 : N3V<0, 1, op21_20, op11_8, 1, 0,
851 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000852 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000853 [(set (Ty DPR:$dst),
854 (Ty (IntOp (Ty DPR:$src1),
855 (Ty (NEONvduplane (Ty DPR_8:$src2),
856 imm:$lane)))))]> {
857 let isCommutable = 0;
858}
859
Bob Wilson5bafff32009-06-22 23:27:02 +0000860class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000861 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +0000862 Intrinsic IntOp, bit Commutable>
863 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000864 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +0000865 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
866 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
867 let isCommutable = Commutable;
868}
David Goodwin658ea602009-09-25 18:38:29 +0000869class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000870 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
871 : N3V<1, 1, op21_20, op11_8, 1, 0,
872 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000873 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000874 [(set (ResTy QPR:$dst),
875 (ResTy (IntOp (ResTy QPR:$src1),
876 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
877 imm:$lane)))))]> {
878 let isCommutable = 0;
879}
David Goodwin658ea602009-09-25 18:38:29 +0000880class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000881 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
882 : N3V<1, 1, op21_20, op11_8, 1, 0,
883 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000884 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000885 [(set (ResTy QPR:$dst),
886 (ResTy (IntOp (ResTy QPR:$src1),
887 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
888 imm:$lane)))))]> {
889 let isCommutable = 0;
890}
Bob Wilson5bafff32009-06-22 23:27:02 +0000891
892// Multiply-Add/Sub operations, both double- and quad-register.
893class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000894 InstrItinClass itin, string OpcodeStr,
895 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000896 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000897 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +0000898 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
899 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
900 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000901class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000902 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode ShOp>
903 : N3V<0, 1, op21_20, op11_8, 1, 0,
904 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000905 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000906 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
907 [(set (Ty DPR:$dst),
908 (Ty (ShOp (Ty DPR:$src1),
909 (Ty (MulOp DPR:$src2,
910 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
911 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000912class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000913 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode ShOp>
914 : N3V<0, 1, op21_20, op11_8, 1, 0,
915 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000916 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000917 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
918 [(set (Ty DPR:$dst),
919 (Ty (ShOp (Ty DPR:$src1),
920 (Ty (MulOp DPR:$src2,
921 (Ty (NEONvduplane (Ty DPR_8:$src3),
922 imm:$lane)))))))]>;
923
Bob Wilson5bafff32009-06-22 23:27:02 +0000924class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000925 InstrItinClass itin, string OpcodeStr, ValueType Ty,
926 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000927 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000928 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +0000929 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
930 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
931 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000932class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000933 string OpcodeStr, ValueType ResTy, ValueType OpTy,
934 SDNode MulOp, SDNode ShOp>
935 : N3V<1, 1, op21_20, op11_8, 1, 0,
936 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000937 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000938 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
939 [(set (ResTy QPR:$dst),
940 (ResTy (ShOp (ResTy QPR:$src1),
941 (ResTy (MulOp QPR:$src2,
942 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
943 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000944class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000945 string OpcodeStr, ValueType ResTy, ValueType OpTy,
946 SDNode MulOp, SDNode ShOp>
947 : N3V<1, 1, op21_20, op11_8, 1, 0,
948 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000949 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000950 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
951 [(set (ResTy QPR:$dst),
952 (ResTy (ShOp (ResTy QPR:$src1),
953 (ResTy (MulOp QPR:$src2,
954 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
955 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000956
David Goodwin42a83f22009-08-04 17:53:06 +0000957// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng1d2426c2009-08-07 19:30:41 +0000958class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000959 InstrItinClass itin, string OpcodeStr,
960 ValueType Ty, SDNode MulOp, SDNode OpNode>
Evan Cheng1d2426c2009-08-07 19:30:41 +0000961 : N3V<op24, op23, op21_20, op11_8, 0, op4,
962 (outs DPR_VFP2:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000963 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin,
Evan Cheng1d2426c2009-08-07 19:30:41 +0000964 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst", []>;
965
966class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
967 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
968 (EXTRACT_SUBREG
969 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
970 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
971 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
972 arm_ssubreg_0)>;
David Goodwin42a83f22009-08-04 17:53:06 +0000973
Bob Wilson5bafff32009-06-22 23:27:02 +0000974// Neon 3-argument intrinsics, both double- and quad-register.
975// The destination register is also used as the first source operand register.
976class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000977 InstrItinClass itin, string OpcodeStr,
978 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000979 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000980 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +0000981 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
982 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
983 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
984class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000985 InstrItinClass itin, string OpcodeStr,
986 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000987 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000988 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +0000989 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
990 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
991 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
992
993// Neon Long 3-argument intrinsic. The destination register is
994// a quad-register and is also used as the first source operand register.
995class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000996 InstrItinClass itin, string OpcodeStr,
997 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000998 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000999 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +00001000 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
1001 [(set QPR:$dst,
1002 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001003class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001004 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1005 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1006 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001007 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001008 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
1009 [(set (ResTy QPR:$dst),
1010 (ResTy (IntOp (ResTy QPR:$src1),
1011 (OpTy DPR:$src2),
1012 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1013 imm:$lane)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001014class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001015 string OpcodeStr, ValueType ResTy, ValueType OpTy,
1016 Intrinsic IntOp>
1017 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1018 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001019 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001020 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
1021 [(set (ResTy QPR:$dst),
1022 (ResTy (IntOp (ResTy QPR:$src1),
1023 (OpTy DPR:$src2),
1024 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1025 imm:$lane)))))]>;
1026
Bob Wilson5bafff32009-06-22 23:27:02 +00001027
1028// Narrowing 3-register intrinsics.
1029class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1030 string OpcodeStr, ValueType TyD, ValueType TyQ,
1031 Intrinsic IntOp, bit Commutable>
1032 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001033 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D,
Bob Wilson5bafff32009-06-22 23:27:02 +00001034 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
1035 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1036 let isCommutable = Commutable;
1037}
1038
1039// Long 3-register intrinsics.
1040class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001041 InstrItinClass itin, string OpcodeStr, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001042 Intrinsic IntOp, bit Commutable>
1043 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001044 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +00001045 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
1046 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1047 let isCommutable = Commutable;
1048}
David Goodwin658ea602009-09-25 18:38:29 +00001049class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001050 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1051 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1052 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00001053 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001054 [(set (ResTy QPR:$dst),
1055 (ResTy (IntOp (OpTy DPR:$src1),
1056 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1057 imm:$lane)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001058class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001059 string OpcodeStr, ValueType ResTy, ValueType OpTy,
1060 Intrinsic IntOp>
1061 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1062 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00001063 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001064 [(set (ResTy QPR:$dst),
1065 (ResTy (IntOp (OpTy DPR:$src1),
1066 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1067 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001068
1069// Wide 3-register intrinsics.
1070class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1071 string OpcodeStr, ValueType TyQ, ValueType TyD,
1072 Intrinsic IntOp, bit Commutable>
1073 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001074 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001075 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
1076 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
1077 let isCommutable = Commutable;
1078}
1079
1080// Pairwise long 2-register intrinsics, both double- and quad-register.
1081class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1082 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1083 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1084 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001085 (ins DPR:$src), IIC_VSHLiD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001086 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1087class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1088 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1089 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1090 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001091 (ins QPR:$src), IIC_VSHLiD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001092 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1093
1094// Pairwise long 2-register accumulate intrinsics,
1095// both double- and quad-register.
1096// The destination register is also used as the first source operand register.
1097class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1098 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1099 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1100 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001101 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001102 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
1103 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1104class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1105 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1106 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1107 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001108 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001109 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
1110 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1111
1112// Shift by immediate,
1113// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001114class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1115 InstrItinClass itin, string OpcodeStr, ValueType Ty, SDNode OpNode>
1116 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001117 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +00001118 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1119 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001120class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1121 InstrItinClass itin, string OpcodeStr, ValueType Ty, SDNode OpNode>
1122 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001123 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +00001124 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1125 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1126
1127// Long shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001128class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1129 string OpcodeStr, ValueType ResTy, ValueType OpTy, SDNode OpNode>
1130 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001131 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VSHLiD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001132 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1133 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1134 (i32 imm:$SIMM))))]>;
1135
1136// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001137class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1138 InstrItinClass itin, string OpcodeStr,
David Goodwin658ea602009-09-25 18:38:29 +00001139 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001140 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001141 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Bob Wilson5bafff32009-06-22 23:27:02 +00001142 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1143 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1144 (i32 imm:$SIMM))))]>;
1145
1146// Shift right by immediate and accumulate,
1147// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001148class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1149 string OpcodeStr, ValueType Ty, SDNode ShOp>
1150 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1151 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001152 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
1153 [(set DPR:$dst, (Ty (add DPR:$src1,
1154 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001155class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1156 string OpcodeStr, ValueType Ty, SDNode ShOp>
1157 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1158 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001159 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
1160 [(set QPR:$dst, (Ty (add QPR:$src1,
1161 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1162
1163// Shift by immediate and insert,
1164// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001165class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1166 string OpcodeStr, ValueType Ty, SDNode ShOp>
1167 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1168 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VSHLiD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001169 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
1170 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001171class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1172 string OpcodeStr, ValueType Ty, SDNode ShOp>
1173 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1174 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VSHLiQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001175 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
1176 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1177
1178// Convert, with fractional bits immediate,
1179// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001180class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1181 string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001182 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001183 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001184 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VUNAD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001185 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1186 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001187class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1188 string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001189 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001190 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001191 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), IIC_VUNAQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001192 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1193 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1194
1195//===----------------------------------------------------------------------===//
1196// Multiclasses
1197//===----------------------------------------------------------------------===//
1198
Bob Wilson916ac5b2009-10-03 04:44:16 +00001199// Abbreviations used in multiclass suffixes:
1200// Q = quarter int (8 bit) elements
1201// H = half int (16 bit) elements
1202// S = single int (32 bit) elements
1203// D = double int (64 bit) elements
1204
Bob Wilson5bafff32009-06-22 23:27:02 +00001205// Neon 3-register vector operations.
1206
1207// First with only element sizes of 8, 16 and 32 bits:
1208multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001209 InstrItinClass itinD16, InstrItinClass itinD32,
1210 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001211 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
1212 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001213 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
1214 !strconcat(OpcodeStr, "8"), v8i8, v8i8, OpNode, Commutable>;
1215 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
1216 !strconcat(OpcodeStr, "16"), v4i16, v4i16, OpNode, Commutable>;
1217 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
1218 !strconcat(OpcodeStr, "32"), v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001219
1220 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001221 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
1222 !strconcat(OpcodeStr, "8"), v16i8, v16i8, OpNode, Commutable>;
1223 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
1224 !strconcat(OpcodeStr, "16"), v8i16, v8i16, OpNode, Commutable>;
1225 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
1226 !strconcat(OpcodeStr, "32"), v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001227}
1228
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001229multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
1230 def v4i16 : N3VDSL16<0b01, op11_8, !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001231 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001232 def v8i16 : N3VQSL16<0b01, op11_8, !strconcat(OpcodeStr, "16"), v8i16, v4i16, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001233 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, !strconcat(OpcodeStr, "32"), v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001234}
1235
Bob Wilson5bafff32009-06-22 23:27:02 +00001236// ....then also with element size 64 bits:
1237multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001238 InstrItinClass itinD, InstrItinClass itinQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001239 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001240 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
1241 OpcodeStr, OpNode, Commutable> {
1242 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
1243 !strconcat(OpcodeStr, "64"), v1i64, v1i64, OpNode, Commutable>;
1244 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
1245 !strconcat(OpcodeStr, "64"), v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001246}
1247
1248
1249// Neon Narrowing 2-register vector intrinsics,
1250// source operand element sizes of 16, 32 and 64 bits:
1251multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001252 bits<5> op11_7, bit op6, bit op4,
1253 InstrItinClass itin, string OpcodeStr,
Bob Wilson5bafff32009-06-22 23:27:02 +00001254 Intrinsic IntOp> {
1255 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001256 itin, !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001257 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001258 itin, !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001259 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001260 itin, !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001261}
1262
1263
1264// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1265// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson507df402009-10-21 02:15:46 +00001266multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
1267 string OpcodeStr, Intrinsic IntOp> {
1268 def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1269 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
1270 def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1271 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
1272 def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1273 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001274}
1275
1276
1277// Neon 3-register vector intrinsics.
1278
1279// First with only element sizes of 16 and 32 bits:
1280multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001281 InstrItinClass itinD16, InstrItinClass itinD32,
1282 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001283 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1284 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001285 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16, !strconcat(OpcodeStr,"16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001286 v4i16, v4i16, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001287 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32, !strconcat(OpcodeStr,"32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001288 v2i32, v2i32, IntOp, Commutable>;
1289
1290 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001291 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16, !strconcat(OpcodeStr,"16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001292 v8i16, v8i16, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001293 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32, !strconcat(OpcodeStr,"32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001294 v4i32, v4i32, IntOp, Commutable>;
1295}
1296
David Goodwin658ea602009-09-25 18:38:29 +00001297multiclass N3VIntSL_HS<bits<4> op11_8,
1298 InstrItinClass itinD16, InstrItinClass itinD32,
1299 InstrItinClass itinQ16, InstrItinClass itinQ32,
1300 string OpcodeStr, Intrinsic IntOp> {
1301 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16, !strconcat(OpcodeStr, "16"), v4i16, IntOp>;
1302 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32, !strconcat(OpcodeStr, "32"), v2i32, IntOp>;
1303 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16, !strconcat(OpcodeStr, "16"), v8i16, v4i16, IntOp>;
1304 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32, !strconcat(OpcodeStr, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001305}
1306
Bob Wilson5bafff32009-06-22 23:27:02 +00001307// ....then also with element size of 8 bits:
1308multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001309 InstrItinClass itinD16, InstrItinClass itinD32,
1310 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001311 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001312 : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
1313 OpcodeStr, IntOp, Commutable> {
1314 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16,
1315 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp, Commutable>;
1316 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16,
1317 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001318}
1319
1320// ....then also with element size of 64 bits:
1321multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001322 InstrItinClass itinD16, InstrItinClass itinD32,
1323 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001324 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001325 : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
1326 OpcodeStr, IntOp, Commutable> {
1327 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32,
1328 !strconcat(OpcodeStr,"64"), v1i64, v1i64, IntOp, Commutable>;
1329 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32,
1330 !strconcat(OpcodeStr,"64"), v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001331}
1332
1333
1334// Neon Narrowing 3-register vector intrinsics,
1335// source operand element sizes of 16, 32 and 64 bits:
1336multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1337 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1338 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
1339 v8i8, v8i16, IntOp, Commutable>;
1340 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
1341 v4i16, v4i32, IntOp, Commutable>;
1342 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
1343 v2i32, v2i64, IntOp, Commutable>;
1344}
1345
1346
1347// Neon Long 3-register vector intrinsics.
1348
1349// First with only element sizes of 16 and 32 bits:
1350multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001351 InstrItinClass itin, string OpcodeStr,
1352 Intrinsic IntOp, bit Commutable = 0> {
1353 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin,
1354 !strconcat(OpcodeStr,"16"), v4i32, v4i16, IntOp, Commutable>;
1355 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin,
1356 !strconcat(OpcodeStr,"32"), v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001357}
1358
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001359multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00001360 InstrItinClass itin, string OpcodeStr, Intrinsic IntOp> {
1361 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001362 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001363 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001364 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1365}
1366
Bob Wilson5bafff32009-06-22 23:27:02 +00001367// ....then also with element size of 8 bits:
1368multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001369 InstrItinClass itin, string OpcodeStr,
1370 Intrinsic IntOp, bit Commutable = 0>
1371 : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, IntOp, Commutable> {
1372 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin,
1373 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001374}
1375
1376
1377// Neon Wide 3-register vector intrinsics,
1378// source operand element sizes of 8, 16 and 32 bits:
1379multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1380 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1381 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
1382 v8i16, v8i8, IntOp, Commutable>;
1383 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
1384 v4i32, v4i16, IntOp, Commutable>;
1385 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
1386 v2i64, v2i32, IntOp, Commutable>;
1387}
1388
1389
1390// Neon Multiply-Op vector operations,
1391// element sizes of 8, 16 and 32 bits:
1392multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001393 InstrItinClass itinD16, InstrItinClass itinD32,
1394 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001395 string OpcodeStr, SDNode OpNode> {
1396 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001397 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Bob Wilson5bafff32009-06-22 23:27:02 +00001398 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001399 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson5bafff32009-06-22 23:27:02 +00001400 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001401 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001402 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
1403
1404 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001405 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson5bafff32009-06-22 23:27:02 +00001406 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001407 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson5bafff32009-06-22 23:27:02 +00001408 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001409 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001410 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
1411}
1412
David Goodwin658ea602009-09-25 18:38:29 +00001413multiclass N3VMulOpSL_HS<bits<4> op11_8,
1414 InstrItinClass itinD16, InstrItinClass itinD32,
1415 InstrItinClass itinQ16, InstrItinClass itinQ32,
1416 string OpcodeStr, SDNode ShOp> {
1417 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001418 !strconcat(OpcodeStr, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001419 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001420 !strconcat(OpcodeStr, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001421 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001422 !strconcat(OpcodeStr, "16"), v8i16, v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001423 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001424 !strconcat(OpcodeStr, "32"), v4i32, v2i32, mul, ShOp>;
1425}
Bob Wilson5bafff32009-06-22 23:27:02 +00001426
1427// Neon 3-argument intrinsics,
1428// element sizes of 8, 16 and 32 bits:
1429multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1430 string OpcodeStr, Intrinsic IntOp> {
1431 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001432 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Bob Wilson5bafff32009-06-22 23:27:02 +00001433 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001434 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilson5bafff32009-06-22 23:27:02 +00001435 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001436 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D,
Bob Wilson5bafff32009-06-22 23:27:02 +00001437 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
1438
1439 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001440 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q,
Bob Wilson5bafff32009-06-22 23:27:02 +00001441 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001442 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q,
Bob Wilson5bafff32009-06-22 23:27:02 +00001443 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001444 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q,
Bob Wilson5bafff32009-06-22 23:27:02 +00001445 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
1446}
1447
1448
1449// Neon Long 3-argument intrinsics.
1450
1451// First with only element sizes of 16 and 32 bits:
1452multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
1453 string OpcodeStr, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001454 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilson5bafff32009-06-22 23:27:02 +00001455 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001456 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D,
Bob Wilson5bafff32009-06-22 23:27:02 +00001457 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1458}
1459
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001460multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
1461 string OpcodeStr, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001462 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001463 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001464 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001465 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1466}
1467
Bob Wilson5bafff32009-06-22 23:27:02 +00001468// ....then also with element size of 8 bits:
1469multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1470 string OpcodeStr, Intrinsic IntOp>
1471 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
Bob Wilson6f122622009-10-15 21:57:47 +00001472 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Bob Wilson5bafff32009-06-22 23:27:02 +00001473 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
1474}
1475
1476
1477// Neon 2-register vector intrinsics,
1478// element sizes of 8, 16 and 32 bits:
1479multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001480 bits<5> op11_7, bit op4,
1481 InstrItinClass itinD, InstrItinClass itinQ,
1482 string OpcodeStr, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001483 // 64-bit vector types.
1484 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001485 itinD, !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001486 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001487 itinD, !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001488 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001489 itinD, !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001490
1491 // 128-bit vector types.
1492 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001493 itinQ, !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001494 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001495 itinQ, !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001496 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001497 itinQ, !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001498}
1499
1500
1501// Neon Pairwise long 2-register intrinsics,
1502// element sizes of 8, 16 and 32 bits:
1503multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1504 bits<5> op11_7, bit op4,
1505 string OpcodeStr, Intrinsic IntOp> {
1506 // 64-bit vector types.
1507 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1508 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
1509 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1510 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
1511 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1512 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
1513
1514 // 128-bit vector types.
1515 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1516 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
1517 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1518 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
1519 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1520 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
1521}
1522
1523
1524// Neon Pairwise long 2-register accumulate intrinsics,
1525// element sizes of 8, 16 and 32 bits:
1526multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1527 bits<5> op11_7, bit op4,
1528 string OpcodeStr, Intrinsic IntOp> {
1529 // 64-bit vector types.
1530 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1531 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
1532 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1533 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
1534 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1535 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
1536
1537 // 128-bit vector types.
1538 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1539 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
1540 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1541 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
1542 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1543 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
1544}
1545
1546
1547// Neon 2-register vector shift by immediate,
1548// element sizes of 8, 16, 32 and 64 bits:
1549multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001550 InstrItinClass itin, string OpcodeStr, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001551 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001552 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
1553 !strconcat(OpcodeStr, "8"), v8i8, OpNode> {
1554 let Inst{21-19} = 0b001; // imm6 = 001xxx
1555 }
1556 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
1557 !strconcat(OpcodeStr, "16"), v4i16, OpNode> {
1558 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1559 }
1560 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
1561 !strconcat(OpcodeStr, "32"), v2i32, OpNode> {
1562 let Inst{21} = 0b1; // imm6 = 1xxxxx
1563 }
1564 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, itin,
Bob Wilson5bafff32009-06-22 23:27:02 +00001565 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001566 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001567
1568 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001569 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
1570 !strconcat(OpcodeStr, "8"), v16i8, OpNode> {
1571 let Inst{21-19} = 0b001; // imm6 = 001xxx
1572 }
1573 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
1574 !strconcat(OpcodeStr, "16"), v8i16, OpNode> {
1575 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1576 }
1577 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
1578 !strconcat(OpcodeStr, "32"), v4i32, OpNode> {
1579 let Inst{21} = 0b1; // imm6 = 1xxxxx
1580 }
1581 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, itin,
Bob Wilson5bafff32009-06-22 23:27:02 +00001582 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001583 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001584}
1585
1586
1587// Neon Shift-Accumulate vector operations,
1588// element sizes of 8, 16, 32 and 64 bits:
1589multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1590 string OpcodeStr, SDNode ShOp> {
1591 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001592 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
1593 !strconcat(OpcodeStr, "8"), v8i8, ShOp> {
1594 let Inst{21-19} = 0b001; // imm6 = 001xxx
1595 }
1596 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
1597 !strconcat(OpcodeStr, "16"), v4i16, ShOp> {
1598 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1599 }
1600 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
1601 !strconcat(OpcodeStr, "32"), v2i32, ShOp> {
1602 let Inst{21} = 0b1; // imm6 = 1xxxxx
1603 }
1604 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Bob Wilson5bafff32009-06-22 23:27:02 +00001605 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001606 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001607
1608 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001609 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
1610 !strconcat(OpcodeStr, "8"), v16i8, ShOp> {
1611 let Inst{21-19} = 0b001; // imm6 = 001xxx
1612 }
1613 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
1614 !strconcat(OpcodeStr, "16"), v8i16, ShOp> {
1615 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1616 }
1617 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
1618 !strconcat(OpcodeStr, "32"), v4i32, ShOp> {
1619 let Inst{21} = 0b1; // imm6 = 1xxxxx
1620 }
1621 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Bob Wilson5bafff32009-06-22 23:27:02 +00001622 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001623 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001624}
1625
1626
1627// Neon Shift-Insert vector operations,
1628// element sizes of 8, 16, 32 and 64 bits:
1629multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1630 string OpcodeStr, SDNode ShOp> {
1631 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001632 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
1633 !strconcat(OpcodeStr, "8"), v8i8, ShOp> {
1634 let Inst{21-19} = 0b001; // imm6 = 001xxx
1635 }
1636 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
1637 !strconcat(OpcodeStr, "16"), v4i16, ShOp> {
1638 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1639 }
1640 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
1641 !strconcat(OpcodeStr, "32"), v2i32, ShOp> {
1642 let Inst{21} = 0b1; // imm6 = 1xxxxx
1643 }
1644 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Bob Wilson5bafff32009-06-22 23:27:02 +00001645 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001646 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001647
1648 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001649 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
1650 !strconcat(OpcodeStr, "8"), v16i8, ShOp> {
1651 let Inst{21-19} = 0b001; // imm6 = 001xxx
1652 }
1653 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
1654 !strconcat(OpcodeStr, "16"), v8i16, ShOp> {
1655 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1656 }
1657 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
1658 !strconcat(OpcodeStr, "32"), v4i32, ShOp> {
1659 let Inst{21} = 0b1; // imm6 = 1xxxxx
1660 }
1661 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Bob Wilson5bafff32009-06-22 23:27:02 +00001662 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001663 // imm6 = xxxxxx
1664}
1665
1666// Neon Shift Long operations,
1667// element sizes of 8, 16, 32 bits:
1668multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
1669 bit op4, string OpcodeStr, SDNode OpNode> {
1670 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
1671 !strconcat(OpcodeStr, "8"), v8i16, v8i8, OpNode> {
1672 let Inst{21-19} = 0b001; // imm6 = 001xxx
1673 }
1674 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
1675 !strconcat(OpcodeStr, "16"), v4i32, v4i16, OpNode> {
1676 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1677 }
1678 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
1679 !strconcat(OpcodeStr, "32"), v2i64, v2i32, OpNode> {
1680 let Inst{21} = 0b1; // imm6 = 1xxxxx
1681 }
1682}
1683
1684// Neon Shift Narrow operations,
1685// element sizes of 16, 32, 64 bits:
1686multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
1687 bit op4, InstrItinClass itin, string OpcodeStr,
1688 SDNode OpNode> {
1689 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
1690 !strconcat(OpcodeStr, "16"), v8i8, v8i16, OpNode> {
1691 let Inst{21-19} = 0b001; // imm6 = 001xxx
1692 }
1693 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
1694 !strconcat(OpcodeStr, "32"), v4i16, v4i32, OpNode> {
1695 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1696 }
1697 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
1698 !strconcat(OpcodeStr, "64"), v2i32, v2i64, OpNode> {
1699 let Inst{21} = 0b1; // imm6 = 1xxxxx
1700 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001701}
1702
1703//===----------------------------------------------------------------------===//
1704// Instruction Definitions.
1705//===----------------------------------------------------------------------===//
1706
1707// Vector Add Operations.
1708
1709// VADD : Vector Add (integer and floating-point)
David Goodwin127221f2009-09-23 21:38:08 +00001710defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd.i", add, 1>;
1711def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd.f32", v2f32, v2f32, fadd, 1>;
1712def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd.f32", v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001713// VADDL : Vector Add Long (Q = D + D)
David Goodwin658ea602009-09-25 18:38:29 +00001714defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl.s", int_arm_neon_vaddls, 1>;
1715defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl.u", int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001716// VADDW : Vector Add Wide (Q = Q + D)
1717defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
1718defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
1719// VHADD : Vector Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001720defm VHADDs : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1721 IIC_VBINi4Q, "vhadd.s", int_arm_neon_vhadds, 1>;
1722defm VHADDu : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1723 IIC_VBINi4Q, "vhadd.u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001724// VRHADD : Vector Rounding Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001725defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1726 IIC_VBINi4Q, "vrhadd.s", int_arm_neon_vrhadds, 1>;
1727defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1728 IIC_VBINi4Q, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001729// VQADD : Vector Saturating Add
David Goodwin658ea602009-09-25 18:38:29 +00001730defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1731 IIC_VBINi4Q, "vqadd.s", int_arm_neon_vqadds, 1>;
1732defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1733 IIC_VBINi4Q, "vqadd.u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001734// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
1735defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
1736// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
1737defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
1738
1739// Vector Multiply Operations.
1740
1741// VMUL : Vector Multiply (integer, polynomial and floating-point)
David Goodwin127221f2009-09-23 21:38:08 +00001742defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D, IIC_VMULi16Q,
1743 IIC_VMULi32Q, "vmul.i", mul, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001744def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul.p8", v8i8, v8i8,
Bob Wilson5bafff32009-06-22 23:27:02 +00001745 int_arm_neon_vmulp, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001746def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul.p8", v16i8, v16i8,
Bob Wilson5bafff32009-06-22 23:27:02 +00001747 int_arm_neon_vmulp, 1>;
David Goodwin127221f2009-09-23 21:38:08 +00001748def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul.f32", v2f32, v2f32, fmul, 1>;
1749def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul.f32", v4f32, v4f32, fmul, 1>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001750defm VMULsl : N3VSL_HS<0b1000, "vmul.i", mul>;
David Goodwin658ea602009-09-25 18:38:29 +00001751def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul.f32", v2f32, fmul>;
1752def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul.f32", v4f32, v2f32, fmul>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001753def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
1754 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1755 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
1756 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1757 (DSubReg_i16_reg imm:$lane))),
1758 (SubReg_i16_lane imm:$lane)))>;
1759def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
1760 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1761 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
1762 (v2i32 (EXTRACT_SUBREG QPR:$src2,
1763 (DSubReg_i32_reg imm:$lane))),
1764 (SubReg_i32_lane imm:$lane)))>;
1765def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
1766 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
1767 (v4f32 (VMULslfq (v4f32 QPR:$src1),
1768 (v2f32 (EXTRACT_SUBREG QPR:$src2,
1769 (DSubReg_i32_reg imm:$lane))),
1770 (SubReg_i32_lane imm:$lane)))>;
1771
Bob Wilson5bafff32009-06-22 23:27:02 +00001772// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00001773defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1774 IIC_VMULi16Q, IIC_VMULi32Q,
1775 "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
1776defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
1777 IIC_VMULi16Q, IIC_VMULi32Q,
1778 "vqdmulh.s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001779def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
1780 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1781 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
1782 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1783 (DSubReg_i16_reg imm:$lane))),
1784 (SubReg_i16_lane imm:$lane)))>;
1785def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
1786 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1787 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
1788 (v2i32 (EXTRACT_SUBREG QPR:$src2,
1789 (DSubReg_i32_reg imm:$lane))),
1790 (SubReg_i32_lane imm:$lane)))>;
1791
Bob Wilson5bafff32009-06-22 23:27:02 +00001792// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00001793defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1794 IIC_VMULi16Q, IIC_VMULi32Q,
1795 "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
1796defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
1797 IIC_VMULi16Q, IIC_VMULi32Q,
1798 "vqrdmulh.s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001799def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
1800 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1801 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
1802 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1803 (DSubReg_i16_reg imm:$lane))),
1804 (SubReg_i16_lane imm:$lane)))>;
1805def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
1806 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1807 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
1808 (v2i32 (EXTRACT_SUBREG QPR:$src2,
1809 (DSubReg_i32_reg imm:$lane))),
1810 (SubReg_i32_lane imm:$lane)))>;
1811
Bob Wilson5bafff32009-06-22 23:27:02 +00001812// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
David Goodwin658ea602009-09-25 18:38:29 +00001813defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull.s", int_arm_neon_vmulls, 1>;
1814defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull.u", int_arm_neon_vmullu, 1>;
1815def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull.p8", v8i16, v8i8,
Bob Wilson5bafff32009-06-22 23:27:02 +00001816 int_arm_neon_vmullp, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001817defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull.s", int_arm_neon_vmulls>;
1818defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull.u", int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001819
Bob Wilson5bafff32009-06-22 23:27:02 +00001820// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
David Goodwin658ea602009-09-25 18:38:29 +00001821defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull.s", int_arm_neon_vqdmull, 1>;
1822defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull.s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001823
1824// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1825
1826// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00001827defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
1828 IIC_VMACi16Q, IIC_VMACi32Q, "vmla.i", add>;
1829def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla.f32", v2f32, fmul, fadd>;
1830def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla.f32", v4f32, fmul, fadd>;
1831defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
1832 IIC_VMACi16Q, IIC_VMACi32Q, "vmla.i", add>;
1833def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla.f32", v2f32, fmul, fadd>;
1834def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla.f32", v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001835
1836def : Pat<(v8i16 (add (v8i16 QPR:$src1),
1837 (mul (v8i16 QPR:$src2),
1838 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1839 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1),
1840 (v8i16 QPR:$src2),
1841 (v4i16 (EXTRACT_SUBREG QPR:$src3,
1842 (DSubReg_i16_reg imm:$lane))),
1843 (SubReg_i16_lane imm:$lane)))>;
1844
1845def : Pat<(v4i32 (add (v4i32 QPR:$src1),
1846 (mul (v4i32 QPR:$src2),
1847 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1848 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1),
1849 (v4i32 QPR:$src2),
1850 (v2i32 (EXTRACT_SUBREG QPR:$src3,
1851 (DSubReg_i32_reg imm:$lane))),
1852 (SubReg_i32_lane imm:$lane)))>;
1853
1854def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
1855 (fmul (v4f32 QPR:$src2),
1856 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
1857 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
1858 (v4f32 QPR:$src2),
1859 (v2f32 (EXTRACT_SUBREG QPR:$src3,
1860 (DSubReg_i32_reg imm:$lane))),
1861 (SubReg_i32_lane imm:$lane)))>;
1862
Bob Wilson5bafff32009-06-22 23:27:02 +00001863// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1864defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1865defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001866
1867defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal.s", int_arm_neon_vmlals>;
1868defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal.u", int_arm_neon_vmlalu>;
1869
Bob Wilson5bafff32009-06-22 23:27:02 +00001870// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1871defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001872defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal.s", int_arm_neon_vqdmlal>;
1873
Bob Wilson5bafff32009-06-22 23:27:02 +00001874// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00001875defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
David Goodwin658ea602009-09-25 18:38:29 +00001876 IIC_VMACi16Q, IIC_VMACi32Q, "vmls.i", sub>;
1877def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls.f32", v2f32, fmul, fsub>;
1878def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls.f32", v4f32, fmul, fsub>;
1879defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
1880 IIC_VMACi16Q, IIC_VMACi32Q, "vmls.i", sub>;
1881def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls.f32", v2f32, fmul, fsub>;
1882def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls.f32", v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001883
1884def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
1885 (mul (v8i16 QPR:$src2),
1886 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1887 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1),
1888 (v8i16 QPR:$src2),
1889 (v4i16 (EXTRACT_SUBREG QPR:$src3,
1890 (DSubReg_i16_reg imm:$lane))),
1891 (SubReg_i16_lane imm:$lane)))>;
1892
1893def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
1894 (mul (v4i32 QPR:$src2),
1895 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1896 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1),
1897 (v4i32 QPR:$src2),
1898 (v2i32 (EXTRACT_SUBREG QPR:$src3,
1899 (DSubReg_i32_reg imm:$lane))),
1900 (SubReg_i32_lane imm:$lane)))>;
1901
1902def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
1903 (fmul (v4f32 QPR:$src2),
1904 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
1905 (v4f32 (VMLSslfq (v4f32 QPR:$src1),
1906 (v4f32 QPR:$src2),
1907 (v2f32 (EXTRACT_SUBREG QPR:$src3,
1908 (DSubReg_i32_reg imm:$lane))),
1909 (SubReg_i32_lane imm:$lane)))>;
1910
Bob Wilson5bafff32009-06-22 23:27:02 +00001911// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1912defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1913defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001914
1915defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl.s", int_arm_neon_vmlsls>;
1916defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl.u", int_arm_neon_vmlslu>;
1917
Bob Wilson5bafff32009-06-22 23:27:02 +00001918// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1919defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001920defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001921
1922// Vector Subtract Operations.
1923
1924// VSUB : Vector Subtract (integer and floating-point)
David Goodwin127221f2009-09-23 21:38:08 +00001925defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ, "vsub.i", sub, 0>;
1926def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub.f32", v2f32, v2f32, fsub, 0>;
1927def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub.f32", v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001928// VSUBL : Vector Subtract Long (Q = D - D)
David Goodwin658ea602009-09-25 18:38:29 +00001929defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl.s", int_arm_neon_vsubls, 1>;
1930defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl.u", int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001931// VSUBW : Vector Subtract Wide (Q = Q - D)
1932defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1933defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1934// VHSUB : Vector Halving Subtract
David Goodwin658ea602009-09-25 18:38:29 +00001935defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1936 IIC_VBINi4Q, "vhsub.s", int_arm_neon_vhsubs, 0>;
1937defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1938 IIC_VBINi4Q, "vhsub.u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001939// VQSUB : Vector Saturing Subtract
David Goodwin658ea602009-09-25 18:38:29 +00001940defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1941 IIC_VBINi4Q, "vqsub.s", int_arm_neon_vqsubs, 0>;
1942defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1943 IIC_VBINi4Q, "vqsub.u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001944// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1945defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1946// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1947defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1948
1949// Vector Comparisons.
1950
1951// VCEQ : Vector Compare Equal
David Goodwin127221f2009-09-23 21:38:08 +00001952defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1953 IIC_VBINi4Q, "vceq.i", NEONvceq, 1>;
1954def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq.f32", v2i32, v2f32, NEONvceq, 1>;
1955def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq.f32", v4i32, v4f32, NEONvceq, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001956// VCGE : Vector Compare Greater Than or Equal
David Goodwin127221f2009-09-23 21:38:08 +00001957defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1958 IIC_VBINi4Q, "vcge.s", NEONvcge, 0>;
1959defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1960 IIC_VBINi4Q, "vcge.u", NEONvcgeu, 0>;
1961def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge.f32", v2i32, v2f32, NEONvcge, 0>;
1962def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge.f32", v4i32, v4f32, NEONvcge, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001963// VCGT : Vector Compare Greater Than
David Goodwin127221f2009-09-23 21:38:08 +00001964defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1965 IIC_VBINi4Q, "vcgt.s", NEONvcgt, 0>;
1966defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1967 IIC_VBINi4Q, "vcgt.u", NEONvcgtu, 0>;
1968def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt.f32", v2i32, v2f32, NEONvcgt, 0>;
1969def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt.f32", v4i32, v4f32, NEONvcgt, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001970// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
David Goodwin658ea602009-09-25 18:38:29 +00001971def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge.f32", v2i32, v2f32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001972 int_arm_neon_vacged, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00001973def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge.f32", v4i32, v4f32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001974 int_arm_neon_vacgeq, 0>;
1975// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
David Goodwin658ea602009-09-25 18:38:29 +00001976def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt.f32", v2i32, v2f32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001977 int_arm_neon_vacgtd, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00001978def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt.f32", v4i32, v4f32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001979 int_arm_neon_vacgtq, 0>;
1980// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00001981defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1982 IIC_VBINi4Q, "vtst.i", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001983
1984// Vector Bitwise Operations.
1985
1986// VAND : Vector Bitwise AND
David Goodwin127221f2009-09-23 21:38:08 +00001987def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand", v2i32, v2i32, and, 1>;
1988def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand", v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001989
1990// VEOR : Vector Bitwise Exclusive OR
David Goodwin127221f2009-09-23 21:38:08 +00001991def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor", v2i32, v2i32, xor, 1>;
1992def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor", v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001993
1994// VORR : Vector Bitwise OR
David Goodwin127221f2009-09-23 21:38:08 +00001995def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr", v2i32, v2i32, or, 1>;
1996def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr", v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001997
1998// VBIC : Vector Bitwise Bit Clear (AND NOT)
1999def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002000 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002001 "vbic\t$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002002 [(set DPR:$dst, (v2i32 (and DPR:$src1,
2003 (vnot_conv DPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002004def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002005 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002006 "vbic\t$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002007 [(set QPR:$dst, (v4i32 (and QPR:$src1,
2008 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002009
2010// VORN : Vector Bitwise OR NOT
2011def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002012 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002013 "vorn\t$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002014 [(set DPR:$dst, (v2i32 (or DPR:$src1,
2015 (vnot_conv DPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002016def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002017 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002018 "vorn\t$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002019 [(set QPR:$dst, (v4i32 (or QPR:$src1,
2020 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002021
2022// VMVN : Vector Bitwise NOT
2023def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002024 (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002025 "vmvn\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002026 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
2027def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002028 (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002029 "vmvn\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002030 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
2031def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
2032def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
2033
2034// VBSL : Vector Bitwise Select
2035def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002036 (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD,
Bob Wilson5bafff32009-06-22 23:27:02 +00002037 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
2038 [(set DPR:$dst,
2039 (v2i32 (or (and DPR:$src2, DPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002040 (and DPR:$src3, (vnot_conv DPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002041def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002042 (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002043 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
2044 [(set QPR:$dst,
2045 (v4i32 (or (and QPR:$src2, QPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002046 (and QPR:$src3, (vnot_conv QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002047
2048// VBIF : Vector Bitwise Insert if False
2049// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
2050// VBIT : Vector Bitwise Insert if True
2051// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
2052// These are not yet implemented. The TwoAddress pass will not go looking
2053// for equivalent operations with different register constraints; it just
2054// inserts copies.
2055
2056// Vector Absolute Differences.
2057
2058// VABD : Vector Absolute Difference
David Goodwin658ea602009-09-25 18:38:29 +00002059defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
2060 IIC_VBINi4Q, "vabd.s", int_arm_neon_vabds, 0>;
2061defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
2062 IIC_VBINi4Q, "vabd.u", int_arm_neon_vabdu, 0>;
2063def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND, "vabd.f32", v2f32, v2f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002064 int_arm_neon_vabds, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002065def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vabd.f32", v4f32, v4f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002066 int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002067
2068// VABDL : Vector Absolute Difference Long (Q = | D - D |)
David Goodwin658ea602009-09-25 18:38:29 +00002069defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q, "vabdl.s", int_arm_neon_vabdls, 0>;
2070defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q, "vabdl.u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002071
2072// VABA : Vector Absolute Difference and Accumulate
Bob Wilson1dd43482009-10-16 03:58:44 +00002073defm VABAs : N3VInt3_QHS<0,0,0b0111,1, "vaba.s", int_arm_neon_vabas>;
2074defm VABAu : N3VInt3_QHS<1,0,0b0111,1, "vaba.u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002075
2076// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
2077defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
2078defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
2079
2080// Vector Maximum and Minimum.
2081
2082// VMAX : Vector Maximum
David Goodwin658ea602009-09-25 18:38:29 +00002083defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
2084 IIC_VBINi4Q, "vmax.s", int_arm_neon_vmaxs, 1>;
2085defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
2086 IIC_VBINi4Q, "vmax.u", int_arm_neon_vmaxu, 1>;
2087def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax.f32", v2f32, v2f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002088 int_arm_neon_vmaxs, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002089def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax.f32", v4f32, v4f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002090 int_arm_neon_vmaxs, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002091
2092// VMIN : Vector Minimum
David Goodwin658ea602009-09-25 18:38:29 +00002093defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
2094 IIC_VBINi4Q, "vmin.s", int_arm_neon_vmins, 1>;
2095defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
2096 IIC_VBINi4Q, "vmin.u", int_arm_neon_vminu, 1>;
2097def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin.f32", v2f32, v2f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002098 int_arm_neon_vmins, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002099def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin.f32", v4f32, v4f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002100 int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002101
2102// Vector Pairwise Operations.
2103
2104// VPADD : Vector Pairwise Add
David Goodwin658ea602009-09-25 18:38:29 +00002105def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd.i8", v8i8, v8i8,
Bob Wilsonf24bd402009-08-11 01:15:26 +00002106 int_arm_neon_vpadd, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002107def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd.i16", v4i16, v4i16,
Bob Wilsonf24bd402009-08-11 01:15:26 +00002108 int_arm_neon_vpadd, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002109def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd.i32", v2i32, v2i32,
Bob Wilsonf24bd402009-08-11 01:15:26 +00002110 int_arm_neon_vpadd, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002111def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd.f32", v2f32, v2f32,
Bob Wilsonf24bd402009-08-11 01:15:26 +00002112 int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002113
2114// VPADDL : Vector Pairwise Add Long
2115defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
2116 int_arm_neon_vpaddls>;
2117defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
2118 int_arm_neon_vpaddlu>;
2119
2120// VPADAL : Vector Pairwise Add and Accumulate Long
Bob Wilsonb3642dc2009-10-14 21:43:17 +00002121defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal.s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002122 int_arm_neon_vpadals>;
Bob Wilsonb3642dc2009-10-14 21:43:17 +00002123defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal.u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002124 int_arm_neon_vpadalu>;
2125
2126// VPMAX : Vector Pairwise Maximum
David Goodwin658ea602009-09-25 18:38:29 +00002127def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax.s8", v8i8, v8i8,
Bob Wilson5bafff32009-06-22 23:27:02 +00002128 int_arm_neon_vpmaxs, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002129def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax.s16", v4i16, v4i16,
Bob Wilson5bafff32009-06-22 23:27:02 +00002130 int_arm_neon_vpmaxs, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002131def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax.s32", v2i32, v2i32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002132 int_arm_neon_vpmaxs, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002133def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax.u8", v8i8, v8i8,
Bob Wilson5bafff32009-06-22 23:27:02 +00002134 int_arm_neon_vpmaxu, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002135def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax.u16", v4i16, v4i16,
Bob Wilson5bafff32009-06-22 23:27:02 +00002136 int_arm_neon_vpmaxu, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002137def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax.u32", v2i32, v2i32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002138 int_arm_neon_vpmaxu, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002139def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax.f32", v2f32, v2f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002140 int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002141
2142// VPMIN : Vector Pairwise Minimum
David Goodwin658ea602009-09-25 18:38:29 +00002143def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin.s8", v8i8, v8i8,
Bob Wilson5bafff32009-06-22 23:27:02 +00002144 int_arm_neon_vpmins, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002145def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin.s16", v4i16, v4i16,
Bob Wilson5bafff32009-06-22 23:27:02 +00002146 int_arm_neon_vpmins, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002147def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin.s32", v2i32, v2i32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002148 int_arm_neon_vpmins, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002149def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin.u8", v8i8, v8i8,
Bob Wilson5bafff32009-06-22 23:27:02 +00002150 int_arm_neon_vpminu, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002151def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin.u16", v4i16, v4i16,
Bob Wilson5bafff32009-06-22 23:27:02 +00002152 int_arm_neon_vpminu, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002153def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin.u32", v2i32, v2i32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002154 int_arm_neon_vpminu, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002155def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin.f32", v2f32, v2f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002156 int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002157
2158// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2159
2160// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002161def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
2162 IIC_VUNAD, "vrecpe.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002163 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002164def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
2165 IIC_VUNAQ, "vrecpe.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002166 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002167def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
2168 IIC_VUNAD, "vrecpe.f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002169 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002170def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
2171 IIC_VUNAQ, "vrecpe.f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002172 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002173
2174// VRECPS : Vector Reciprocal Step
David Goodwin658ea602009-09-25 18:38:29 +00002175def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, IIC_VRECSD, "vrecps.f32", v2f32, v2f32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002176 int_arm_neon_vrecps, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002177def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, IIC_VRECSQ, "vrecps.f32", v4f32, v4f32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002178 int_arm_neon_vrecps, 1>;
2179
2180// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002181def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
2182 IIC_VUNAD, "vrsqrte.u32",
2183 v2i32, v2i32, int_arm_neon_vrsqrte>;
2184def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
2185 IIC_VUNAQ, "vrsqrte.u32",
2186 v4i32, v4i32, int_arm_neon_vrsqrte>;
2187def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
2188 IIC_VUNAD, "vrsqrte.f32",
2189 v2f32, v2f32, int_arm_neon_vrsqrte>;
2190def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
2191 IIC_VUNAQ, "vrsqrte.f32",
2192 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002193
2194// VRSQRTS : Vector Reciprocal Square Root Step
David Goodwin658ea602009-09-25 18:38:29 +00002195def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, IIC_VRECSD, "vrsqrts.f32", v2f32, v2f32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002196 int_arm_neon_vrsqrts, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002197def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, IIC_VRECSQ, "vrsqrts.f32", v4f32, v4f32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002198 int_arm_neon_vrsqrts, 1>;
2199
2200// Vector Shifts.
2201
2202// VSHL : Vector Shift
David Goodwin658ea602009-09-25 18:38:29 +00002203defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2204 IIC_VSHLiQ, "vshl.s", int_arm_neon_vshifts, 0>;
2205defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2206 IIC_VSHLiQ, "vshl.u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002207// VSHL : Vector Shift Left (Immediate)
Jim Grosbachb9d319b2009-10-14 20:31:01 +00002208defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl.i", NEONvshl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002209// VSHR : Vector Shift Right (Immediate)
David Goodwin658ea602009-09-25 18:38:29 +00002210defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr.s", NEONvshrs>;
2211defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr.u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002212
2213// VSHLL : Vector Shift Left Long
Bob Wilson507df402009-10-21 02:15:46 +00002214defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll.s", NEONvshlls>;
2215defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll.u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002216
2217// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002218class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
2219 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
2220 ValueType OpTy, SDNode OpNode>
2221 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, ResTy, OpTy, OpNode> {
2222 let Inst{21-16} = op21_16;
2223}
2224def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
2225 v8i16, v8i8, NEONvshlli>;
2226def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
2227 v4i32, v4i16, NEONvshlli>;
2228def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
2229 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002230
2231// VSHRN : Vector Shift Right and Narrow
Bob Wilson507df402009-10-21 02:15:46 +00002232defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn.i", NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002233
2234// VRSHL : Vector Rounding Shift
David Goodwin658ea602009-09-25 18:38:29 +00002235defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2236 IIC_VSHLi4Q, "vrshl.s", int_arm_neon_vrshifts, 0>;
2237defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2238 IIC_VSHLi4Q, "vrshl.u", int_arm_neon_vrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002239// VRSHR : Vector Rounding Shift Right
David Goodwin658ea602009-09-25 18:38:29 +00002240defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, IIC_VSHLi4D, "vrshr.s", NEONvrshrs>;
2241defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, IIC_VSHLi4D, "vrshr.u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002242
2243// VRSHRN : Vector Rounding Shift Right and Narrow
Bob Wilson507df402009-10-21 02:15:46 +00002244defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn.i",
2245 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002246
2247// VQSHL : Vector Saturating Shift
David Goodwin658ea602009-09-25 18:38:29 +00002248defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2249 IIC_VSHLi4Q, "vqshl.s", int_arm_neon_vqshifts, 0>;
2250defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2251 IIC_VSHLi4Q, "vqshl.u", int_arm_neon_vqshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002252// VQSHL : Vector Saturating Shift Left (Immediate)
David Goodwin658ea602009-09-25 18:38:29 +00002253defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, IIC_VSHLi4D, "vqshl.s", NEONvqshls>;
2254defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, IIC_VSHLi4D, "vqshl.u", NEONvqshlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002255// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
David Goodwin658ea602009-09-25 18:38:29 +00002256defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, IIC_VSHLi4D, "vqshlu.s", NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002257
2258// VQSHRN : Vector Saturating Shift Right and Narrow
Bob Wilson507df402009-10-21 02:15:46 +00002259defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn.s",
2260 NEONvqshrns>;
2261defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn.u",
2262 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002263
2264// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Bob Wilson507df402009-10-21 02:15:46 +00002265defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun.s",
2266 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002267
2268// VQRSHL : Vector Saturating Rounding Shift
David Goodwin658ea602009-09-25 18:38:29 +00002269defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2270 IIC_VSHLi4Q, "vqrshl.s", int_arm_neon_vqrshifts, 0>;
2271defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2272 IIC_VSHLi4Q, "vqrshl.u", int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002273
2274// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Bob Wilson507df402009-10-21 02:15:46 +00002275defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn.s",
2276 NEONvqrshrns>;
2277defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn.u",
2278 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002279
2280// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Bob Wilson507df402009-10-21 02:15:46 +00002281defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun.s",
2282 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002283
2284// VSRA : Vector Shift Right and Accumulate
2285defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
2286defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
2287// VRSRA : Vector Rounding Shift Right and Accumulate
2288defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
2289defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
2290
2291// VSLI : Vector Shift Left and Insert
2292defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
2293// VSRI : Vector Shift Right and Insert
2294defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
2295
2296// Vector Absolute and Saturating Absolute.
2297
2298// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002299defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
2300 IIC_VUNAiD, IIC_VUNAiQ, "vabs.s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002301 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002302def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
2303 IIC_VUNAD, "vabs.f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002304 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002305def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
2306 IIC_VUNAQ, "vabs.f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002307 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002308
2309// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002310defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
2311 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs.s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002312 int_arm_neon_vqabs>;
2313
2314// Vector Negate.
2315
2316def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2317def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
2318
2319class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
2320 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
David Goodwin658ea602009-09-25 18:38:29 +00002321 IIC_VSHLiD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002322 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
2323class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
2324 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
David Goodwin658ea602009-09-25 18:38:29 +00002325 IIC_VSHLiD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002326 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
2327
2328// VNEG : Vector Negate
2329def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
2330def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
2331def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
2332def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
2333def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
2334def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
2335
2336// VNEG : Vector Negate (floating-point)
2337def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002338 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002339 "vneg.f32\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002340 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2341def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002342 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002343 "vneg.f32\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002344 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2345
2346def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
2347def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
2348def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
2349def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
2350def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
2351def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
2352
2353// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002354defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
2355 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg.s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002356 int_arm_neon_vqneg>;
2357
2358// Vector Bit Counting Operations.
2359
2360// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002361defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
2362 IIC_VCNTiD, IIC_VCNTiQ, "vcls.s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002363 int_arm_neon_vcls>;
2364// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002365defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
2366 IIC_VCNTiD, IIC_VCNTiQ, "vclz.i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002367 int_arm_neon_vclz>;
2368// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002369def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
2370 IIC_VCNTiD, "vcnt.8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002371 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002372def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
2373 IIC_VCNTiQ, "vcnt.8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002374 v16i8, v16i8, int_arm_neon_vcnt>;
2375
2376// Vector Move Operations.
2377
2378// VMOV : Vector Move (Register)
2379
Jim Grosbache5165492009-11-09 00:11:35 +00002380def VMOVDneon: N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
David Goodwin658ea602009-09-25 18:38:29 +00002381 IIC_VMOVD, "vmov\t$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002382def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
David Goodwin658ea602009-09-25 18:38:29 +00002383 IIC_VMOVD, "vmov\t$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002384
2385// VMOV : Vector Move (Immediate)
2386
2387// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2388def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2389 return ARM::getVMOVImm(N, 1, *CurDAG);
2390}]>;
2391def vmovImm8 : PatLeaf<(build_vector), [{
2392 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2393}], VMOV_get_imm8>;
2394
2395// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2396def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2397 return ARM::getVMOVImm(N, 2, *CurDAG);
2398}]>;
2399def vmovImm16 : PatLeaf<(build_vector), [{
2400 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2401}], VMOV_get_imm16>;
2402
2403// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2404def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2405 return ARM::getVMOVImm(N, 4, *CurDAG);
2406}]>;
2407def vmovImm32 : PatLeaf<(build_vector), [{
2408 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2409}], VMOV_get_imm32>;
2410
2411// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2412def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2413 return ARM::getVMOVImm(N, 8, *CurDAG);
2414}]>;
2415def vmovImm64 : PatLeaf<(build_vector), [{
2416 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2417}], VMOV_get_imm64>;
2418
2419// Note: Some of the cmode bits in the following VMOV instructions need to
2420// be encoded based on the immed values.
2421
2422def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002423 (ins h8imm:$SIMM), IIC_VMOVImm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002424 "vmov.i8\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002425 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2426def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002427 (ins h8imm:$SIMM), IIC_VMOVImm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002428 "vmov.i8\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002429 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2430
2431def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002432 (ins h16imm:$SIMM), IIC_VMOVImm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002433 "vmov.i16\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002434 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
2435def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002436 (ins h16imm:$SIMM), IIC_VMOVImm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002437 "vmov.i16\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002438 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2439
2440def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002441 (ins h32imm:$SIMM), IIC_VMOVImm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002442 "vmov.i32\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002443 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
2444def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002445 (ins h32imm:$SIMM), IIC_VMOVImm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002446 "vmov.i32\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002447 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2448
2449def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002450 (ins h64imm:$SIMM), IIC_VMOVImm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002451 "vmov.i64\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002452 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2453def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002454 (ins h64imm:$SIMM), IIC_VMOVImm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002455 "vmov.i64\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002456 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2457
2458// VMOV : Vector Get Lane (move scalar to ARM core register)
2459
2460def VGETLNs8 : NVGetLane<0b11100101, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002461 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002462 IIC_VMOVSI, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002463 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2464 imm:$lane))]>;
2465def VGETLNs16 : NVGetLane<0b11100001, 0b1011, 0b01,
Bob Wilson4f38b382009-08-21 21:58:55 +00002466 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002467 IIC_VMOVSI, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002468 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2469 imm:$lane))]>;
2470def VGETLNu8 : NVGetLane<0b11101101, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002471 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002472 IIC_VMOVSI, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002473 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2474 imm:$lane))]>;
2475def VGETLNu16 : NVGetLane<0b11101001, 0b1011, 0b01,
Bob Wilson4f38b382009-08-21 21:58:55 +00002476 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002477 IIC_VMOVSI, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002478 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2479 imm:$lane))]>;
2480def VGETLNi32 : NVGetLane<0b11100001, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002481 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002482 IIC_VMOVSI, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002483 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2484 imm:$lane))]>;
2485// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2486def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2487 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002488 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002489 (SubReg_i8_lane imm:$lane))>;
2490def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2491 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002492 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002493 (SubReg_i16_lane imm:$lane))>;
2494def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2495 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002496 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002497 (SubReg_i8_lane imm:$lane))>;
2498def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2499 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002500 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002501 (SubReg_i16_lane imm:$lane))>;
2502def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2503 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002504 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002505 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002506def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002507 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1), DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002508 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002509def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002510 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1), QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002511 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002512//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002513// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002514def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002515 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002516
2517
2518// VMOV : Vector Set Lane (move ARM core register to scalar)
2519
2520let Constraints = "$src1 = $dst" in {
2521def VSETLNi8 : NVSetLane<0b11100100, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002522 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002523 IIC_VMOVISL, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002524 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2525 GPR:$src2, imm:$lane))]>;
2526def VSETLNi16 : NVSetLane<0b11100000, 0b1011, 0b01, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002527 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002528 IIC_VMOVISL, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002529 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2530 GPR:$src2, imm:$lane))]>;
2531def VSETLNi32 : NVSetLane<0b11100000, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002532 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002533 IIC_VMOVISL, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002534 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2535 GPR:$src2, imm:$lane))]>;
2536}
2537def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2538 (v16i8 (INSERT_SUBREG QPR:$src1,
2539 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002540 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002541 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002542 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002543def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2544 (v8i16 (INSERT_SUBREG QPR:$src1,
2545 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002546 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002547 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002548 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002549def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2550 (v4i32 (INSERT_SUBREG QPR:$src1,
2551 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002552 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002553 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002554 (DSubReg_i32_reg imm:$lane)))>;
2555
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00002556def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002557 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
2558 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002559def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002560 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
2561 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002562
2563//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002564// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002565def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002566 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002567
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002568def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
2569 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2570def : Pat<(v2f64 (scalar_to_vector DPR:$src)),
2571 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
2572def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
2573 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2574
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00002575def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
2576 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2577def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
2578 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2579def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
2580 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2581
2582def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
2583 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
2584 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2585 arm_dsubreg_0)>;
2586def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
2587 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
2588 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2589 arm_dsubreg_0)>;
2590def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
2591 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
2592 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2593 arm_dsubreg_0)>;
2594
Bob Wilson5bafff32009-06-22 23:27:02 +00002595// VDUP : Vector Duplicate (from ARM core register to all elements)
2596
Bob Wilson5bafff32009-06-22 23:27:02 +00002597class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
2598 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwin658ea602009-09-25 18:38:29 +00002599 IIC_VMOVIS, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002600 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002601class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
2602 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwin658ea602009-09-25 18:38:29 +00002603 IIC_VMOVIS, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002604 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002605
2606def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
2607def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
2608def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
2609def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
2610def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
2611def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
2612
2613def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwin658ea602009-09-25 18:38:29 +00002614 IIC_VMOVIS, "vdup", ".32\t$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002615 [(set DPR:$dst, (v2f32 (NEONvdup
2616 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002617def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwin658ea602009-09-25 18:38:29 +00002618 IIC_VMOVIS, "vdup", ".32\t$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002619 [(set QPR:$dst, (v4f32 (NEONvdup
2620 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002621
2622// VDUP : Vector Duplicate Lane (from scalar to all elements)
2623
Bob Wilson507df402009-10-21 02:15:46 +00002624class VDUPLND<string OpcodeStr, ValueType Ty>
2625 : N2VDup<0b11, 0b11, 0b11000, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002626 (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00002627 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002628 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002629
Bob Wilson507df402009-10-21 02:15:46 +00002630class VDUPLNQ<string OpcodeStr, ValueType ResTy, ValueType OpTy>
2631 : N2VDup<0b11, 0b11, 0b11000, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002632 (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00002633 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002634 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002635
Bob Wilson507df402009-10-21 02:15:46 +00002636// Inst{19-16} is partially specified depending on the element size.
2637
2638def VDUPLN8d : VDUPLND<"vdup.8", v8i8> { let Inst{16} = 1; }
2639def VDUPLN16d : VDUPLND<"vdup.16", v4i16> { let Inst{17-16} = 0b10; }
2640def VDUPLN32d : VDUPLND<"vdup.32", v2i32> { let Inst{18-16} = 0b100; }
2641def VDUPLNfd : VDUPLND<"vdup.32", v2f32> { let Inst{18-16} = 0b100; }
2642def VDUPLN8q : VDUPLNQ<"vdup.8", v16i8, v8i8> { let Inst{16} = 1; }
2643def VDUPLN16q : VDUPLNQ<"vdup.16", v8i16, v4i16> { let Inst{17-16} = 0b10; }
2644def VDUPLN32q : VDUPLNQ<"vdup.32", v4i32, v2i32> { let Inst{18-16} = 0b100; }
2645def VDUPLNfq : VDUPLNQ<"vdup.32", v4f32, v2f32> { let Inst{18-16} = 0b100; }
Bob Wilson5bafff32009-06-22 23:27:02 +00002646
Bob Wilson0ce37102009-08-14 05:08:32 +00002647def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
2648 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
2649 (DSubReg_i8_reg imm:$lane))),
2650 (SubReg_i8_lane imm:$lane)))>;
2651def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
2652 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
2653 (DSubReg_i16_reg imm:$lane))),
2654 (SubReg_i16_lane imm:$lane)))>;
2655def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
2656 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
2657 (DSubReg_i32_reg imm:$lane))),
2658 (SubReg_i32_lane imm:$lane)))>;
2659def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
2660 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
2661 (DSubReg_i32_reg imm:$lane))),
2662 (SubReg_i32_lane imm:$lane)))>;
2663
Bob Wilson507df402009-10-21 02:15:46 +00002664def VDUPfdf : N2VDup<0b11, 0b11, 0b11000, 0, 0,
2665 (outs DPR:$dst), (ins SPR:$src),
2666 IIC_VMOVD, "vdup.32\t$dst, ${src:lane}", "",
2667 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]> {
2668 let Inst{18-16} = 0b100;
2669}
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00002670
Bob Wilson507df402009-10-21 02:15:46 +00002671def VDUPfqf : N2VDup<0b11, 0b11, 0b11000, 1, 0,
2672 (outs QPR:$dst), (ins SPR:$src),
2673 IIC_VMOVD, "vdup.32\t$dst, ${src:lane}", "",
2674 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]> {
2675 let Inst{18-16} = 0b100;
2676}
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00002677
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00002678def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
2679 (INSERT_SUBREG QPR:$src,
2680 (i64 (EXTRACT_SUBREG QPR:$src, (DSubReg_f64_reg imm:$lane))),
2681 (DSubReg_f64_other_reg imm:$lane))>;
2682def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
2683 (INSERT_SUBREG QPR:$src,
2684 (f64 (EXTRACT_SUBREG QPR:$src, (DSubReg_f64_reg imm:$lane))),
2685 (DSubReg_f64_other_reg imm:$lane))>;
2686
Bob Wilson5bafff32009-06-22 23:27:02 +00002687// VMOVN : Vector Narrowing Move
David Goodwin127221f2009-09-23 21:38:08 +00002688defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD, "vmovn.i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002689 int_arm_neon_vmovn>;
2690// VQMOVN : Vector Saturating Narrowing Move
David Goodwin127221f2009-09-23 21:38:08 +00002691defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD, "vqmovn.s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002692 int_arm_neon_vqmovns>;
David Goodwin127221f2009-09-23 21:38:08 +00002693defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD, "vqmovn.u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002694 int_arm_neon_vqmovnu>;
David Goodwin127221f2009-09-23 21:38:08 +00002695defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD, "vqmovun.s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002696 int_arm_neon_vqmovnsu>;
2697// VMOVL : Vector Lengthening Move
Bob Wilson507df402009-10-21 02:15:46 +00002698defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl.s", int_arm_neon_vmovls>;
2699defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl.u", int_arm_neon_vmovlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002700
2701// Vector Conversions.
2702
2703// VCVT : Vector Convert Between Floating-Point and Integers
2704def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2705 v2i32, v2f32, fp_to_sint>;
2706def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2707 v2i32, v2f32, fp_to_uint>;
2708def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2709 v2f32, v2i32, sint_to_fp>;
2710def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2711 v2f32, v2i32, uint_to_fp>;
2712
2713def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2714 v4i32, v4f32, fp_to_sint>;
2715def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2716 v4i32, v4f32, fp_to_uint>;
2717def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2718 v4f32, v4i32, sint_to_fp>;
2719def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2720 v4f32, v4i32, uint_to_fp>;
2721
2722// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Bob Wilson507df402009-10-21 02:15:46 +00002723def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt.s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002724 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Bob Wilson507df402009-10-21 02:15:46 +00002725def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt.u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002726 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Bob Wilson507df402009-10-21 02:15:46 +00002727def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt.f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002728 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Bob Wilson507df402009-10-21 02:15:46 +00002729def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt.f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002730 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
2731
Bob Wilson507df402009-10-21 02:15:46 +00002732def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt.s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002733 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Bob Wilson507df402009-10-21 02:15:46 +00002734def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt.u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002735 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Bob Wilson507df402009-10-21 02:15:46 +00002736def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt.f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002737 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Bob Wilson507df402009-10-21 02:15:46 +00002738def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt.f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002739 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
2740
Bob Wilsond8e17572009-08-12 22:31:50 +00002741// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00002742
2743// VREV64 : Vector Reverse elements within 64-bit doublewords
2744
2745class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2746 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002747 (ins DPR:$src), IIC_VMOVD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002748 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002749 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002750class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2751 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002752 (ins QPR:$src), IIC_VMOVD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002753 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002754 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002755
2756def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
2757def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
2758def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
2759def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
2760
2761def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
2762def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
2763def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
2764def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
2765
2766// VREV32 : Vector Reverse elements within 32-bit words
2767
2768class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2769 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002770 (ins DPR:$src), IIC_VMOVD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002771 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002772 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002773class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2774 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002775 (ins QPR:$src), IIC_VMOVD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002776 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002777 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002778
2779def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
2780def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
2781
2782def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
2783def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
2784
2785// VREV16 : Vector Reverse elements within 16-bit halfwords
2786
2787class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2788 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002789 (ins DPR:$src), IIC_VMOVD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002790 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002791 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002792class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2793 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002794 (ins QPR:$src), IIC_VMOVD,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002795 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002796 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002797
2798def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
2799def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
2800
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002801// Other Vector Shuffles.
2802
2803// VEXT : Vector Extract
2804
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002805class VEXTd<string OpcodeStr, ValueType Ty>
Jim Grosbach1fc1dc02009-10-20 00:38:19 +00002806 : N3VImm<0,1,0b11,0,0, (outs DPR:$dst),
2807 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD,
2808 !strconcat(OpcodeStr, "\t$dst, $lhs, $rhs, $index"), "",
2809 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
2810 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002811
2812class VEXTq<string OpcodeStr, ValueType Ty>
Jim Grosbach1fc1dc02009-10-20 00:38:19 +00002813 : N3VImm<0,1,0b11,1,0, (outs QPR:$dst),
2814 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ,
2815 !strconcat(OpcodeStr, "\t$dst, $lhs, $rhs, $index"), "",
2816 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
2817 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002818
2819def VEXTd8 : VEXTd<"vext.8", v8i8>;
2820def VEXTd16 : VEXTd<"vext.16", v4i16>;
2821def VEXTd32 : VEXTd<"vext.32", v2i32>;
2822def VEXTdf : VEXTd<"vext.32", v2f32>;
2823
2824def VEXTq8 : VEXTq<"vext.8", v16i8>;
2825def VEXTq16 : VEXTq<"vext.16", v8i16>;
2826def VEXTq32 : VEXTq<"vext.32", v4i32>;
2827def VEXTqf : VEXTq<"vext.32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002828
Bob Wilson64efd902009-08-08 05:53:00 +00002829// VTRN : Vector Transpose
2830
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002831def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn.8">;
2832def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn.16">;
2833def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002834
David Goodwin127221f2009-09-23 21:38:08 +00002835def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn.8">;
2836def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn.16">;
2837def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn.32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002838
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002839// VUZP : Vector Unzip (Deinterleave)
2840
2841def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp.8">;
2842def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp.16">;
2843def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp.32">;
2844
David Goodwin127221f2009-09-23 21:38:08 +00002845def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp.8">;
2846def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp.16">;
2847def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp.32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002848
2849// VZIP : Vector Zip (Interleave)
2850
2851def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip.8">;
2852def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip.16">;
2853def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip.32">;
2854
David Goodwin127221f2009-09-23 21:38:08 +00002855def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip.8">;
2856def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip.16">;
2857def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip.32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002858
Bob Wilson114a2662009-08-12 20:51:55 +00002859// Vector Table Lookup and Table Extension.
2860
2861// VTBL : Vector Table Lookup
2862def VTBL1
2863 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002864 (ins DPR:$tbl1, DPR:$src), IIC_VTB1,
Bob Wilson114a2662009-08-12 20:51:55 +00002865 "vtbl.8\t$dst, \\{$tbl1\\}, $src", "",
2866 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002867let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00002868def VTBL2
2869 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002870 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2,
Bob Wilson114a2662009-08-12 20:51:55 +00002871 "vtbl.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "",
2872 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
2873 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2874def VTBL3
2875 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002876 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3,
Bob Wilson114a2662009-08-12 20:51:55 +00002877 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "",
2878 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
2879 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2880def VTBL4
2881 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002882 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4,
Bob Wilson114a2662009-08-12 20:51:55 +00002883 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "",
2884 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
2885 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002886} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00002887
2888// VTBX : Vector Table Extension
2889def VTBX1
2890 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002891 (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1,
Bob Wilson114a2662009-08-12 20:51:55 +00002892 "vtbx.8\t$dst, \\{$tbl1\\}, $src", "$orig = $dst",
2893 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
2894 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002895let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00002896def VTBX2
2897 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002898 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2,
Bob Wilson114a2662009-08-12 20:51:55 +00002899 "vtbx.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "$orig = $dst",
2900 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
2901 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2902def VTBX3
2903 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002904 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3,
Bob Wilson114a2662009-08-12 20:51:55 +00002905 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "$orig = $dst",
2906 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
2907 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2908def VTBX4
2909 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
David Goodwin658ea602009-09-25 18:38:29 +00002910 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4,
Bob Wilson114a2662009-08-12 20:51:55 +00002911 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "$orig = $dst",
2912 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
2913 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002914} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00002915
Bob Wilson5bafff32009-06-22 23:27:02 +00002916//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00002917// NEON instructions for single-precision FP math
2918//===----------------------------------------------------------------------===//
2919
2920// These need separate instructions because they must use DPR_VFP2 register
2921// class which have SPR sub-registers.
2922
2923// Vector Add Operations used for single-precision FP
2924let neverHasSideEffects = 1 in
2925def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd,1>;
2926def : N3VDsPat<fadd, VADDfd_sfp>;
2927
David Goodwin338268c2009-08-10 22:17:39 +00002928// Vector Sub Operations used for single-precision FP
2929let neverHasSideEffects = 1 in
2930def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub,0>;
2931def : N3VDsPat<fsub, VSUBfd_sfp>;
2932
Evan Cheng1d2426c2009-08-07 19:30:41 +00002933// Vector Multiply Operations used for single-precision FP
2934let neverHasSideEffects = 1 in
2935def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul,1>;
2936def : N3VDsPat<fmul, VMULfd_sfp>;
2937
2938// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00002939// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
2940// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00002941
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00002942//let neverHasSideEffects = 1 in
2943//def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla.f32", v2f32,fmul,fadd>;
2944//def : N3VDMulOpsPat<fmul, fadd, VMLAfd_sfp>;
2945
2946//let neverHasSideEffects = 1 in
2947//def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls.f32", v2f32,fmul,fsub>;
2948//def : N3VDMulOpsPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00002949
David Goodwin338268c2009-08-10 22:17:39 +00002950// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00002951let neverHasSideEffects = 1 in
David Goodwin127221f2009-09-23 21:38:08 +00002952def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
2953 IIC_VUNAD, "vabs.f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002954 v2f32, v2f32, int_arm_neon_vabs>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00002955def : N2VDIntsPat<fabs, VABSfd_sfp>;
2956
David Goodwin338268c2009-08-10 22:17:39 +00002957// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00002958let neverHasSideEffects = 1 in
2959def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin127221f2009-09-23 21:38:08 +00002960 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
David Goodwin338268c2009-08-10 22:17:39 +00002961 "vneg.f32\t$dst, $src", "", []>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00002962def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
2963
David Goodwin338268c2009-08-10 22:17:39 +00002964// Vector Convert between single-precision FP and integer
2965let neverHasSideEffects = 1 in
2966def VCVTf2sd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2967 v2i32, v2f32, fp_to_sint>;
2968def : N2VDsPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
2969
2970let neverHasSideEffects = 1 in
2971def VCVTf2ud_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2972 v2i32, v2f32, fp_to_uint>;
2973def : N2VDsPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
2974
2975let neverHasSideEffects = 1 in
David Goodwinf35290c2009-08-11 01:07:38 +00002976def VCVTs2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2977 v2f32, v2i32, sint_to_fp>;
David Goodwin338268c2009-08-10 22:17:39 +00002978def : N2VDsPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
2979
2980let neverHasSideEffects = 1 in
David Goodwinf35290c2009-08-11 01:07:38 +00002981def VCVTu2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2982 v2f32, v2i32, uint_to_fp>;
David Goodwin338268c2009-08-10 22:17:39 +00002983def : N2VDsPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
2984
Evan Cheng1d2426c2009-08-07 19:30:41 +00002985//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00002986// Non-Instruction Patterns
2987//===----------------------------------------------------------------------===//
2988
2989// bit_convert
2990def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
2991def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
2992def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
2993def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
2994def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
2995def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
2996def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
2997def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
2998def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
2999def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3000def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3001def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3002def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3003def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3004def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3005def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3006def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3007def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3008def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3009def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3010def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3011def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3012def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3013def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3014def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3015def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3016def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3017def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3018def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3019def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3020
3021def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3022def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3023def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3024def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3025def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3026def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3027def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3028def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3029def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3030def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3031def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3032def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3033def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3034def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3035def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3036def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3037def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3038def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3039def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3040def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3041def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3042def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3043def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3044def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3045def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3046def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3047def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3048def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3049def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3050def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;