blob: 4a4ef37b004e4dfd480b785dc9ba2d69bea1e8ba [file] [log] [blame]
Chris Lattnerbc40e892003-01-13 20:01:16 +00001//===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00009//
Chris Lattner5cdfbad2003-05-07 20:08:36 +000010// This file implements the LiveVariable analysis pass. For each machine
11// instruction in the function, this pass calculates the set of registers that
12// are immediately dead after the instruction (i.e., the instruction calculates
13// the value, but it is never used) and the set of registers that are used by
14// the instruction, but are never used after the instruction (i.e., they are
15// killed).
16//
17// This class computes live variables using are sparse implementation based on
18// the machine code SSA form. This class computes live variable information for
19// each virtual and _register allocatable_ physical register in a function. It
20// uses the dominance properties of SSA form to efficiently compute live
21// variables for virtual registers, and assumes that physical registers are only
22// live within a single basic block (allowing it to do a single local analysis
23// to resolve physical register lifetimes in each basic block). If a physical
24// register is not register allocatable, it is not tracked. This is useful for
25// things like the stack pointer and condition codes.
26//
Chris Lattnerbc40e892003-01-13 20:01:16 +000027//===----------------------------------------------------------------------===//
28
29#include "llvm/CodeGen/LiveVariables.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000033#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000034#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/ADT/DepthFirstIterator.h"
Evan Cheng04104072007-06-27 05:23:00 +000036#include "llvm/ADT/SmallPtrSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000037#include "llvm/ADT/STLExtras.h"
Chris Lattner6fcd8d82004-10-25 18:44:14 +000038#include "llvm/Config/alloca.h"
Chris Lattner657b4d12005-08-24 00:09:33 +000039#include <algorithm>
Chris Lattner49a5aaa2004-01-30 22:08:53 +000040using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000041
Devang Patel19974732007-05-03 01:11:54 +000042char LiveVariables::ID = 0;
Chris Lattner5d8925c2006-08-27 22:30:17 +000043static RegisterPass<LiveVariables> X("livevars", "Live Variable Analysis");
Chris Lattnerbc40e892003-01-13 20:01:16 +000044
Chris Lattnerdacceef2006-01-04 05:40:30 +000045void LiveVariables::VarInfo::dump() const {
Bill Wendlingbcd24982006-12-07 20:28:15 +000046 cerr << " Alive in blocks: ";
Chris Lattnerdacceef2006-01-04 05:40:30 +000047 for (unsigned i = 0, e = AliveBlocks.size(); i != e; ++i)
Bill Wendlingbcd24982006-12-07 20:28:15 +000048 if (AliveBlocks[i]) cerr << i << ", ";
Owen Andersona0185402007-11-08 01:20:48 +000049 cerr << " Used in blocks: ";
50 for (unsigned i = 0, e = UsedBlocks.size(); i != e; ++i)
51 if (UsedBlocks[i]) cerr << i << ", ";
Bill Wendlingbcd24982006-12-07 20:28:15 +000052 cerr << "\n Killed by:";
Chris Lattnerdacceef2006-01-04 05:40:30 +000053 if (Kills.empty())
Bill Wendlingbcd24982006-12-07 20:28:15 +000054 cerr << " No instructions.\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000055 else {
56 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
Bill Wendlingbcd24982006-12-07 20:28:15 +000057 cerr << "\n #" << i << ": " << *Kills[i];
58 cerr << "\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000059 }
60}
61
Bill Wendling90a38682008-02-20 06:10:21 +000062/// getVarInfo - Get (possibly creating) a VarInfo object for the given vreg.
Chris Lattnerfb2cb692003-05-12 14:24:00 +000063LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000064 assert(TargetRegisterInfo::isVirtualRegister(RegIdx) &&
Chris Lattnerfb2cb692003-05-12 14:24:00 +000065 "getVarInfo: not a virtual register!");
Dan Gohman6f0d0242008-02-10 18:45:23 +000066 RegIdx -= TargetRegisterInfo::FirstVirtualRegister;
Chris Lattnerfb2cb692003-05-12 14:24:00 +000067 if (RegIdx >= VirtRegInfo.size()) {
68 if (RegIdx >= 2*VirtRegInfo.size())
69 VirtRegInfo.resize(RegIdx*2);
70 else
71 VirtRegInfo.resize(2*VirtRegInfo.size());
72 }
Evan Chengc6a24102007-03-17 09:29:54 +000073 VarInfo &VI = VirtRegInfo[RegIdx];
74 VI.AliveBlocks.resize(MF->getNumBlockIDs());
Owen Andersona0185402007-11-08 01:20:48 +000075 VI.UsedBlocks.resize(MF->getNumBlockIDs());
Evan Chengc6a24102007-03-17 09:29:54 +000076 return VI;
Chris Lattnerfb2cb692003-05-12 14:24:00 +000077}
78
Owen Anderson40a627d2008-01-15 22:58:11 +000079void LiveVariables::MarkVirtRegAliveInBlock(VarInfo& VRInfo,
80 MachineBasicBlock *DefBlock,
Evan Cheng56184902007-05-08 19:00:00 +000081 MachineBasicBlock *MBB,
82 std::vector<MachineBasicBlock*> &WorkList) {
Chris Lattner8ba97712004-07-01 04:29:47 +000083 unsigned BBNum = MBB->getNumber();
Owen Anderson7047dd42008-01-15 22:02:46 +000084
Chris Lattnerbc40e892003-01-13 20:01:16 +000085 // Check to see if this basic block is one of the killing blocks. If so,
Bill Wendling90a38682008-02-20 06:10:21 +000086 // remove it.
Chris Lattnerbc40e892003-01-13 20:01:16 +000087 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +000088 if (VRInfo.Kills[i]->getParent() == MBB) {
Chris Lattnerbc40e892003-01-13 20:01:16 +000089 VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry
90 break;
91 }
Owen Anderson7047dd42008-01-15 22:02:46 +000092
Owen Anderson40a627d2008-01-15 22:58:11 +000093 if (MBB == DefBlock) return; // Terminate recursion
Chris Lattnerbc40e892003-01-13 20:01:16 +000094
Chris Lattnerbc40e892003-01-13 20:01:16 +000095 if (VRInfo.AliveBlocks[BBNum])
96 return; // We already know the block is live
97
98 // Mark the variable known alive in this bb
99 VRInfo.AliveBlocks[BBNum] = true;
100
Evan Cheng56184902007-05-08 19:00:00 +0000101 for (MachineBasicBlock::const_pred_reverse_iterator PI = MBB->pred_rbegin(),
102 E = MBB->pred_rend(); PI != E; ++PI)
103 WorkList.push_back(*PI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000104}
105
Bill Wendling420cdeb2008-02-20 07:36:31 +0000106void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
Owen Anderson40a627d2008-01-15 22:58:11 +0000107 MachineBasicBlock *DefBlock,
Evan Cheng56184902007-05-08 19:00:00 +0000108 MachineBasicBlock *MBB) {
109 std::vector<MachineBasicBlock*> WorkList;
Owen Anderson40a627d2008-01-15 22:58:11 +0000110 MarkVirtRegAliveInBlock(VRInfo, DefBlock, MBB, WorkList);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000111
Evan Cheng56184902007-05-08 19:00:00 +0000112 while (!WorkList.empty()) {
113 MachineBasicBlock *Pred = WorkList.back();
114 WorkList.pop_back();
Owen Anderson40a627d2008-01-15 22:58:11 +0000115 MarkVirtRegAliveInBlock(VRInfo, DefBlock, Pred, WorkList);
Evan Cheng56184902007-05-08 19:00:00 +0000116 }
117}
118
Owen Anderson7047dd42008-01-15 22:02:46 +0000119void LiveVariables::HandleVirtRegUse(unsigned reg, MachineBasicBlock *MBB,
Misha Brukman09ba9062004-06-24 21:31:16 +0000120 MachineInstr *MI) {
Evan Chengea1d9cd2008-04-02 18:04:08 +0000121 assert(MRI->getVRegDef(reg) && "Register use before def!");
Alkis Evlogimenos2e58a412004-09-01 22:34:52 +0000122
Owen Andersona0185402007-11-08 01:20:48 +0000123 unsigned BBNum = MBB->getNumber();
124
Owen Anderson7047dd42008-01-15 22:02:46 +0000125 VarInfo& VRInfo = getVarInfo(reg);
Owen Andersona0185402007-11-08 01:20:48 +0000126 VRInfo.UsedBlocks[BBNum] = true;
Evan Cheng38b7ca62007-04-17 20:22:11 +0000127 VRInfo.NumUses++;
Evan Chengc6a24102007-03-17 09:29:54 +0000128
Bill Wendling90a38682008-02-20 06:10:21 +0000129 // Check to see if this basic block is already a kill block.
Chris Lattner74de8b12004-07-19 07:04:55 +0000130 if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) {
Bill Wendling90a38682008-02-20 06:10:21 +0000131 // Yes, this register is killed in this basic block already. Increase the
Chris Lattnerbc40e892003-01-13 20:01:16 +0000132 // live range by updating the kill instruction.
Chris Lattner74de8b12004-07-19 07:04:55 +0000133 VRInfo.Kills.back() = MI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000134 return;
135 }
136
137#ifndef NDEBUG
138 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +0000139 assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000140#endif
141
Evan Chengea1d9cd2008-04-02 18:04:08 +0000142 assert(MBB != MRI->getVRegDef(reg)->getParent() &&
Chris Lattner73d4adf2004-07-19 06:26:50 +0000143 "Should have kill for defblock!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000144
Bill Wendling90a38682008-02-20 06:10:21 +0000145 // Add a new kill entry for this basic block. If this virtual register is
146 // already marked as alive in this basic block, that means it is alive in at
147 // least one of the successor blocks, it's not a kill.
Owen Andersona0185402007-11-08 01:20:48 +0000148 if (!VRInfo.AliveBlocks[BBNum])
Evan Chenge2ee9962007-03-09 09:48:56 +0000149 VRInfo.Kills.push_back(MI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000150
Bill Wendling420cdeb2008-02-20 07:36:31 +0000151 // Update all dominating blocks to mark them as "known live".
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000152 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
153 E = MBB->pred_end(); PI != E; ++PI)
Evan Chengea1d9cd2008-04-02 18:04:08 +0000154 MarkVirtRegAliveInBlock(VRInfo, MRI->getVRegDef(reg)->getParent(), *PI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000155}
156
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000157/// FindLastPartialDef - Return the last partial def of the specified register.
158/// Also returns the sub-register that's defined.
159MachineInstr *LiveVariables::FindLastPartialDef(unsigned Reg,
160 unsigned &PartDefReg) {
161 unsigned LastDefReg = 0;
162 unsigned LastDefDist = 0;
163 MachineInstr *LastDef = NULL;
164 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
165 unsigned SubReg = *SubRegs; ++SubRegs) {
166 MachineInstr *Def = PhysRegDef[SubReg];
167 if (!Def)
168 continue;
169 unsigned Dist = DistanceMap[Def];
170 if (Dist > LastDefDist) {
171 LastDefReg = SubReg;
172 LastDef = Def;
173 LastDefDist = Dist;
174 }
175 }
176 PartDefReg = LastDefReg;
177 return LastDef;
178}
179
Bill Wendling6d794742008-02-20 09:15:16 +0000180/// HandlePhysRegUse - Turn previous partial def's into read/mod/writes. Add
181/// implicit defs to a machine instruction if there was an earlier def of its
182/// super-register.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000183void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000184 // If there was a previous use or a "full" def all is well.
185 if (!PhysRegDef[Reg] && !PhysRegUse[Reg]) {
186 // Otherwise, the last sub-register def implicitly defines this register.
187 // e.g.
188 // AH =
189 // AL = ... <imp-def EAX>, <imp-kill AH>
190 // = AH
191 // ...
192 // = EAX
193 // All of the sub-registers must have been defined before the use of Reg!
194 unsigned PartDefReg = 0;
195 MachineInstr *LastPartialDef = FindLastPartialDef(Reg, PartDefReg);
196 // If LastPartialDef is NULL, it must be using a livein register.
197 if (LastPartialDef) {
198 LastPartialDef->addOperand(MachineOperand::CreateReg(Reg, true/*IsDef*/,
199 true/*IsImp*/));
200 PhysRegDef[Reg] = LastPartialDef;
201 std::set<unsigned> Processed;
202 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
203 unsigned SubReg = *SubRegs; ++SubRegs) {
204 if (Processed.count(SubReg))
205 continue;
206 if (SubReg == PartDefReg || TRI->isSubRegister(PartDefReg, SubReg))
207 continue;
208 // This part of Reg was defined before the last partial def. It's killed
209 // here.
210 LastPartialDef->addOperand(MachineOperand::CreateReg(SubReg,
211 false/*IsDef*/,
212 true/*IsImp*/));
213 PhysRegDef[SubReg] = LastPartialDef;
214 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
215 Processed.insert(*SS);
216 }
217 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000218 }
Bill Wendling90a38682008-02-20 06:10:21 +0000219
Evan Cheng24a3cc42007-04-25 07:30:23 +0000220 // There was an earlier def of a super-register. Add implicit def to that MI.
Bill Wendling6d794742008-02-20 09:15:16 +0000221 //
222 // A: EAX = ...
223 // B: ... = AX
224 //
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000225 // Add implicit def to A if there isn't a use of AX (or EAX) before B.
226 if (!PhysRegUse[Reg]) {
227 MachineInstr *Def = PhysRegDef[Reg];
228 if (Def && !Def->modifiesRegister(Reg))
Bill Wendling6d794742008-02-20 09:15:16 +0000229 Def->addOperand(MachineOperand::CreateReg(Reg,
230 true /*IsDef*/,
231 true /*IsImp*/));
Evan Cheng24a3cc42007-04-25 07:30:23 +0000232 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000233
234 // Remember this use.
235 PhysRegUse[Reg] = MI;
Evan Cheng6130f662008-03-05 00:59:57 +0000236 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000237 unsigned SubReg = *SubRegs; ++SubRegs)
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000238 PhysRegUse[SubReg] = MI;
Evan Cheng4efe7412007-06-26 21:03:35 +0000239}
240
Evan Cheng94202012008-03-19 00:52:20 +0000241/// hasRegisterUseBelow - Return true if the specified register is used after
242/// the current instruction and before it's next definition.
243bool LiveVariables::hasRegisterUseBelow(unsigned Reg,
244 MachineBasicBlock::iterator I,
245 MachineBasicBlock *MBB) {
246 if (I == MBB->end())
247 return false;
Evan Chengea1d9cd2008-04-02 18:04:08 +0000248
249 // First find out if there are any uses / defs below.
250 bool hasDistInfo = true;
251 unsigned CurDist = DistanceMap[I];
252 SmallVector<MachineInstr*, 4> Uses;
253 SmallVector<MachineInstr*, 4> Defs;
254 for (MachineRegisterInfo::reg_iterator RI = MRI->reg_begin(Reg),
255 RE = MRI->reg_end(); RI != RE; ++RI) {
256 MachineOperand &UDO = RI.getOperand();
257 MachineInstr *UDMI = &*RI;
258 if (UDMI->getParent() != MBB)
259 continue;
260 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UDMI);
261 bool isBelow = false;
262 if (DI == DistanceMap.end()) {
263 // Must be below if it hasn't been assigned a distance yet.
264 isBelow = true;
265 hasDistInfo = false;
266 } else if (DI->second > CurDist)
267 isBelow = true;
268 if (isBelow) {
269 if (UDO.isUse())
270 Uses.push_back(UDMI);
271 if (UDO.isDef())
272 Defs.push_back(UDMI);
Evan Cheng94202012008-03-19 00:52:20 +0000273 }
274 }
Evan Chengea1d9cd2008-04-02 18:04:08 +0000275
276 if (Uses.empty())
277 // No uses below.
278 return false;
279 else if (!Uses.empty() && Defs.empty())
280 // There are uses below but no defs below.
281 return true;
282 // There are both uses and defs below. We need to know which comes first.
283 if (!hasDistInfo) {
284 // Complete DistanceMap for this MBB. This information is computed only
285 // once per MBB.
286 ++I;
287 ++CurDist;
288 for (MachineBasicBlock::iterator E = MBB->end(); I != E; ++I, ++CurDist)
289 DistanceMap.insert(std::make_pair(I, CurDist));
290 }
291
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000292 unsigned EarliestUse = DistanceMap[Uses[0]];
293 for (unsigned i = 1, e = Uses.size(); i != e; ++i) {
Evan Chengea1d9cd2008-04-02 18:04:08 +0000294 unsigned Dist = DistanceMap[Uses[i]];
295 if (Dist < EarliestUse)
296 EarliestUse = Dist;
297 }
298 for (unsigned i = 0, e = Defs.size(); i != e; ++i) {
299 unsigned Dist = DistanceMap[Defs[i]];
300 if (Dist < EarliestUse)
301 // The register is defined before its first use below.
302 return false;
303 }
304 return true;
Evan Cheng94202012008-03-19 00:52:20 +0000305}
306
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000307bool LiveVariables::HandlePhysRegKill(unsigned Reg) {
308 if (!PhysRegUse[Reg] && !PhysRegDef[Reg])
309 return false;
310
311 MachineInstr *LastRefOrPartRef = PhysRegUse[Reg]
312 ? PhysRegUse[Reg] : PhysRegDef[Reg];
313 unsigned LastRefOrPartRefDist = DistanceMap[LastRefOrPartRef];
314 // The whole register is used.
315 // AL =
316 // AH =
317 //
318 // = AX
319 // = AL, AX<imp-use, kill>
320 // AX =
321 //
322 // Or whole register is defined, but not used at all.
323 // AX<dead> =
324 // ...
325 // AX =
326 //
327 // Or whole register is defined, but only partly used.
328 // AX<dead> = AL<imp-def>
329 // = AL<kill>
330 // AX =
331 std::set<unsigned> PartUses;
332 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
333 unsigned SubReg = *SubRegs; ++SubRegs) {
334 if (MachineInstr *Use = PhysRegUse[SubReg]) {
335 PartUses.insert(SubReg);
336 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
337 PartUses.insert(*SS);
338 unsigned Dist = DistanceMap[Use];
339 if (Dist > LastRefOrPartRefDist) {
340 LastRefOrPartRefDist = Dist;
341 LastRefOrPartRef = Use;
Evan Cheng4efe7412007-06-26 21:03:35 +0000342 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000343 }
344 }
345 if (LastRefOrPartRef == PhysRegDef[Reg])
346 // Not used at all.
347 LastRefOrPartRef->addRegisterDead(Reg, TRI, true);
348
349 /* Partial uses. Mark register def dead and add implicit def of
350 sub-registers which are used.
351 FIXME: LiveIntervalAnalysis can't handle this yet!
352 EAX<dead> = op AL<imp-def>
353 That is, EAX def is dead but AL def extends pass it.
354 Enable this after live interval analysis is fixed to improve codegen!
355 else if (!PhysRegUse[Reg]) {
356 PhysRegDef[Reg]->addRegisterDead(Reg, TRI, true);
357 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
358 unsigned SubReg = *SubRegs; ++SubRegs) {
359 if (PartUses.count(SubReg)) {
360 PhysRegDef[Reg]->addOperand(MachineOperand::CreateReg(SubReg,
361 true, true));
362 LastRefOrPartRef->addRegisterKilled(SubReg, TRI, true);
363 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
364 PartUses.erase(*SS);
365 }
366 }
367 } */
368 else
369 LastRefOrPartRef->addRegisterKilled(Reg, TRI, true);
370 return true;
371}
372
373void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI) {
374 // What parts of the register are previously defined?
375 std::set<unsigned> Live;
376 if (PhysRegDef[Reg] || PhysRegUse[Reg]) {
377 Live.insert(Reg);
378 for (const unsigned *SS = TRI->getSubRegisters(Reg); *SS; ++SS)
379 Live.insert(*SS);
380 } else {
381 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
382 unsigned SubReg = *SubRegs; ++SubRegs) {
383 // If a register isn't itself defined, but all parts that make up of it
384 // are defined, then consider it also defined.
385 // e.g.
386 // AL =
387 // AH =
388 // = AX
389 if (PhysRegDef[SubReg] || PhysRegUse[SubReg]) {
390 Live.insert(SubReg);
391 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
392 Live.insert(*SS);
393 }
Bill Wendling420cdeb2008-02-20 07:36:31 +0000394 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000395 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000396
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000397 // Start from the largest piece, find the last time any part of the register
398 // is referenced.
399 if (!HandlePhysRegKill(Reg)) {
400 // Only some of the sub-registers are used.
401 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
402 unsigned SubReg = *SubRegs; ++SubRegs) {
403 if (!Live.count(SubReg))
404 // Skip if this sub-register isn't defined.
405 continue;
406 if (HandlePhysRegKill(SubReg)) {
407 Live.erase(SubReg);
408 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
409 Live.erase(*SS);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000410 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000411 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000412 assert(Live.empty() && "Not all defined registers are killed / dead?");
Evan Cheng24a3cc42007-04-25 07:30:23 +0000413 }
414
Evan Cheng4efe7412007-06-26 21:03:35 +0000415 if (MI) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000416 // Does this extend the live range of a super-register?
417 std::set<unsigned> Processed;
Evan Cheng6130f662008-03-05 00:59:57 +0000418 for (const unsigned *SuperRegs = TRI->getSuperRegisters(Reg);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000419 unsigned SuperReg = *SuperRegs; ++SuperRegs) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000420 if (Processed.count(SuperReg))
421 continue;
422 MachineInstr *LastRef = PhysRegUse[SuperReg]
423 ? PhysRegUse[SuperReg] : PhysRegDef[SuperReg];
424 if (LastRef && LastRef != MI) {
Evan Cheng24a3cc42007-04-25 07:30:23 +0000425 // The larger register is previously defined. Now a smaller part is
Evan Cheng94202012008-03-19 00:52:20 +0000426 // being re-defined. Treat it as read/mod/write if there are uses
427 // below.
Evan Cheng24a3cc42007-04-25 07:30:23 +0000428 // EAX =
429 // AX = EAX<imp-use,kill>, EAX<imp-def>
Evan Cheng94202012008-03-19 00:52:20 +0000430 // ...
431 /// = EAX
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000432 if (hasRegisterUseBelow(SuperReg, MI, MI->getParent())) {
Evan Cheng94202012008-03-19 00:52:20 +0000433 MI->addOperand(MachineOperand::CreateReg(SuperReg, false/*IsDef*/,
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000434 true/*IsImp*/,true/*IsKill*/));
Evan Cheng94202012008-03-19 00:52:20 +0000435 MI->addOperand(MachineOperand::CreateReg(SuperReg, true/*IsDef*/,
436 true/*IsImp*/));
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000437 PhysRegDef[SuperReg] = MI;
438 PhysRegUse[SuperReg] = NULL;
439 Processed.insert(SuperReg);
440 for (const unsigned *SS = TRI->getSubRegisters(SuperReg); *SS; ++SS) {
441 PhysRegDef[*SS] = MI;
442 PhysRegUse[*SS] = NULL;
443 Processed.insert(*SS);
444 }
Evan Cheng94202012008-03-19 00:52:20 +0000445 } else {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000446 // Otherwise, the super register is killed.
447 if (HandlePhysRegKill(SuperReg)) {
448 PhysRegDef[SuperReg] = NULL;
449 PhysRegUse[SuperReg] = NULL;
450 for (const unsigned *SS = TRI->getSubRegisters(SuperReg); *SS; ++SS) {
451 PhysRegDef[*SS] = NULL;
452 PhysRegUse[*SS] = NULL;
453 Processed.insert(*SS);
454 }
455 }
Evan Cheng94202012008-03-19 00:52:20 +0000456 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000457 }
Evan Cheng4efe7412007-06-26 21:03:35 +0000458 }
459
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000460 // Remember this def.
461 PhysRegDef[Reg] = MI;
462 PhysRegUse[Reg] = NULL;
Evan Cheng6130f662008-03-05 00:59:57 +0000463 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Evan Cheng4efe7412007-06-26 21:03:35 +0000464 unsigned SubReg = *SubRegs; ++SubRegs) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000465 PhysRegDef[SubReg] = MI;
466 PhysRegUse[SubReg] = NULL;
Evan Cheng4efe7412007-06-26 21:03:35 +0000467 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000468 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000469}
470
Evan Chengc6a24102007-03-17 09:29:54 +0000471bool LiveVariables::runOnMachineFunction(MachineFunction &mf) {
472 MF = &mf;
Evan Chengea1d9cd2008-04-02 18:04:08 +0000473 MRI = &mf.getRegInfo();
Evan Cheng6130f662008-03-05 00:59:57 +0000474 TRI = MF->getTarget().getRegisterInfo();
Chris Lattner96aef892004-02-09 01:35:21 +0000475
Evan Cheng6130f662008-03-05 00:59:57 +0000476 ReservedRegisters = TRI->getReservedRegs(mf);
Chris Lattner5cdfbad2003-05-07 20:08:36 +0000477
Evan Cheng6130f662008-03-05 00:59:57 +0000478 unsigned NumRegs = TRI->getNumRegs();
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000479 PhysRegDef = new MachineInstr*[NumRegs];
480 PhysRegUse = new MachineInstr*[NumRegs];
Evan Chenge96f5012007-04-25 19:34:00 +0000481 PHIVarInfo = new SmallVector<unsigned, 4>[MF->getNumBlockIDs()];
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000482 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
483 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000484
Bill Wendling6d794742008-02-20 09:15:16 +0000485 /// Get some space for a respectable number of registers.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000486 VirtRegInfo.resize(64);
Chris Lattnerd493b342005-04-09 15:23:25 +0000487
Evan Chengc6a24102007-03-17 09:29:54 +0000488 analyzePHINodes(mf);
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000489
Chris Lattnerbc40e892003-01-13 20:01:16 +0000490 // Calculate live variable information in depth first order on the CFG of the
491 // function. This guarantees that we will see the definition of a virtual
492 // register before its uses due to dominance properties of SSA (except for PHI
493 // nodes, which are treated as a special case).
Evan Chengc6a24102007-03-17 09:29:54 +0000494 MachineBasicBlock *Entry = MF->begin();
Evan Cheng04104072007-06-27 05:23:00 +0000495 SmallPtrSet<MachineBasicBlock*,16> Visited;
Bill Wendling6d794742008-02-20 09:15:16 +0000496
Evan Cheng04104072007-06-27 05:23:00 +0000497 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
498 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
499 DFI != E; ++DFI) {
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000500 MachineBasicBlock *MBB = *DFI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000501
Evan Chengb371f452007-02-19 21:49:54 +0000502 // Mark live-in registers as live-in.
503 for (MachineBasicBlock::const_livein_iterator II = MBB->livein_begin(),
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000504 EE = MBB->livein_end(); II != EE; ++II) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000505 assert(TargetRegisterInfo::isPhysicalRegister(*II) &&
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000506 "Cannot have a live-in virtual register!");
507 HandlePhysRegDef(*II, 0);
508 }
509
Chris Lattnerbc40e892003-01-13 20:01:16 +0000510 // Loop over all of the instructions, processing them.
Evan Chengea1d9cd2008-04-02 18:04:08 +0000511 DistanceMap.clear();
512 unsigned Dist = 0;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000513 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
Misha Brukman09ba9062004-06-24 21:31:16 +0000514 I != E; ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000515 MachineInstr *MI = I;
Evan Chengea1d9cd2008-04-02 18:04:08 +0000516 DistanceMap.insert(std::make_pair(MI, Dist++));
Chris Lattnerbc40e892003-01-13 20:01:16 +0000517
518 // Process all of the operands of the instruction...
519 unsigned NumOperandsToProcess = MI->getNumOperands();
520
521 // Unless it is a PHI node. In this case, ONLY process the DEF, not any
522 // of the uses. They will be handled in other basic blocks.
Misha Brukmanedf128a2005-04-21 22:36:52 +0000523 if (MI->getOpcode() == TargetInstrInfo::PHI)
Misha Brukman09ba9062004-06-24 21:31:16 +0000524 NumOperandsToProcess = 1;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000525
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000526 SmallVector<unsigned, 4> UseRegs;
527 SmallVector<unsigned, 4> DefRegs;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000528 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Bill Wendling90a38682008-02-20 06:10:21 +0000529 const MachineOperand &MO = MI->getOperand(i);
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000530 if (MO.isRegister() && MO.getReg()) {
Bill Wendling90a38682008-02-20 06:10:21 +0000531 unsigned MOReg = MO.getReg();
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000532 if (!MOReg)
533 continue;
534 if (MO.isUse())
535 UseRegs.push_back(MOReg);
536 if (MO.isDef())
537 DefRegs.push_back(MOReg);
Misha Brukman09ba9062004-06-24 21:31:16 +0000538 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000539 }
540
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000541 // Process all uses.
542 for (unsigned i = 0, e = UseRegs.size(); i != e; ++i) {
543 unsigned MOReg = UseRegs[i];
544 if (TargetRegisterInfo::isVirtualRegister(MOReg))
545 HandleVirtRegUse(MOReg, MBB, MI);
546 else if (TargetRegisterInfo::isPhysicalRegister(MOReg) &&
547 !ReservedRegisters[MOReg])
548 HandlePhysRegUse(MOReg, MI);
549 }
550
Bill Wendling6d794742008-02-20 09:15:16 +0000551 // Process all defs.
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000552 for (unsigned i = 0, e = DefRegs.size(); i != e; ++i) {
553 unsigned MOReg = DefRegs[i];
554 if (TargetRegisterInfo::isVirtualRegister(MOReg)) {
555 VarInfo &VRInfo = getVarInfo(MOReg);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000556
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000557 if (VRInfo.AliveBlocks.none())
558 // If vr is not alive in any block, then defaults to dead.
559 VRInfo.Kills.push_back(MI);
560 } else if (TargetRegisterInfo::isPhysicalRegister(MOReg) &&
561 !ReservedRegisters[MOReg]) {
562 HandlePhysRegDef(MOReg, MI);
Misha Brukman09ba9062004-06-24 21:31:16 +0000563 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000564 }
565 }
566
567 // Handle any virtual assignments from PHI nodes which might be at the
568 // bottom of this basic block. We check all of our successor blocks to see
569 // if they have PHI nodes, and if so, we simulate an assignment at the end
570 // of the current block.
Evan Chenge96f5012007-04-25 19:34:00 +0000571 if (!PHIVarInfo[MBB->getNumber()].empty()) {
572 SmallVector<unsigned, 4>& VarInfoVec = PHIVarInfo[MBB->getNumber()];
Misha Brukmanedf128a2005-04-21 22:36:52 +0000573
Evan Chenge96f5012007-04-25 19:34:00 +0000574 for (SmallVector<unsigned, 4>::iterator I = VarInfoVec.begin(),
Bill Wendling420cdeb2008-02-20 07:36:31 +0000575 E = VarInfoVec.end(); I != E; ++I)
576 // Mark it alive only in the block we are representing.
Evan Chengea1d9cd2008-04-02 18:04:08 +0000577 MarkVirtRegAliveInBlock(getVarInfo(*I),MRI->getVRegDef(*I)->getParent(),
Owen Anderson40a627d2008-01-15 22:58:11 +0000578 MBB);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000579 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000580
Bill Wendling6d794742008-02-20 09:15:16 +0000581 // Finally, if the last instruction in the block is a return, make sure to
582 // mark it as using all of the live-out values in the function.
Chris Lattner749c6f62008-01-07 07:27:27 +0000583 if (!MBB->empty() && MBB->back().getDesc().isReturn()) {
Chris Lattnerd493b342005-04-09 15:23:25 +0000584 MachineInstr *Ret = &MBB->back();
Bill Wendling420cdeb2008-02-20 07:36:31 +0000585
Chris Lattner84bc5422007-12-31 04:13:23 +0000586 for (MachineRegisterInfo::liveout_iterator
587 I = MF->getRegInfo().liveout_begin(),
588 E = MF->getRegInfo().liveout_end(); I != E; ++I) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000589 assert(TargetRegisterInfo::isPhysicalRegister(*I) &&
Chris Lattnerd493b342005-04-09 15:23:25 +0000590 "Cannot have a live-in virtual register!");
591 HandlePhysRegUse(*I, Ret);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000592
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000593 // Add live-out registers as implicit uses.
Evan Cheng6130f662008-03-05 00:59:57 +0000594 if (!Ret->readsRegister(*I))
Chris Lattner8019f412007-12-30 00:41:17 +0000595 Ret->addOperand(MachineOperand::CreateReg(*I, false, true));
Chris Lattnerd493b342005-04-09 15:23:25 +0000596 }
597 }
598
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000599 // Loop over PhysRegDef / PhysRegUse, killing any registers that are
600 // available at the end of the basic block.
Evan Chenge96f5012007-04-25 19:34:00 +0000601 for (unsigned i = 0; i != NumRegs; ++i)
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000602 if (PhysRegDef[i] || PhysRegUse[i])
Misha Brukman09ba9062004-06-24 21:31:16 +0000603 HandlePhysRegDef(i, 0);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000604
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000605 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
606 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000607 }
608
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000609 // Convert and transfer the dead / killed information we have gathered into
610 // VirtRegInfo onto MI's.
Evan Chengf0e3bb12007-03-09 06:02:17 +0000611 for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i)
Bill Wendling420cdeb2008-02-20 07:36:31 +0000612 for (unsigned j = 0, e2 = VirtRegInfo[i].Kills.size(); j != e2; ++j)
613 if (VirtRegInfo[i].Kills[j] ==
Evan Chengea1d9cd2008-04-02 18:04:08 +0000614 MRI->getVRegDef(i + TargetRegisterInfo::FirstVirtualRegister))
Bill Wendling420cdeb2008-02-20 07:36:31 +0000615 VirtRegInfo[i]
616 .Kills[j]->addRegisterDead(i +
617 TargetRegisterInfo::FirstVirtualRegister,
Evan Cheng6130f662008-03-05 00:59:57 +0000618 TRI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000619 else
Bill Wendling420cdeb2008-02-20 07:36:31 +0000620 VirtRegInfo[i]
621 .Kills[j]->addRegisterKilled(i +
622 TargetRegisterInfo::FirstVirtualRegister,
Evan Cheng6130f662008-03-05 00:59:57 +0000623 TRI);
Chris Lattnera5287a62004-07-01 04:24:29 +0000624
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000625 // Check to make sure there are no unreachable blocks in the MC CFG for the
626 // function. If so, it is due to a bug in the instruction selector or some
627 // other part of the code generator if this happens.
628#ifndef NDEBUG
Evan Chengc6a24102007-03-17 09:29:54 +0000629 for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i)
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000630 assert(Visited.count(&*i) != 0 && "unreachable basic block found");
631#endif
632
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000633 delete[] PhysRegDef;
634 delete[] PhysRegUse;
Evan Chenge96f5012007-04-25 19:34:00 +0000635 delete[] PHIVarInfo;
636
Chris Lattnerbc40e892003-01-13 20:01:16 +0000637 return false;
638}
Chris Lattner5ed001b2004-02-19 18:28:02 +0000639
Bill Wendling6d794742008-02-20 09:15:16 +0000640/// instructionChanged - When the address of an instruction changes, this method
641/// should be called so that live variables can update its internal data
642/// structures. This removes the records for OldMI, transfering them to the
643/// records for NewMI.
Chris Lattner5ed001b2004-02-19 18:28:02 +0000644void LiveVariables::instructionChanged(MachineInstr *OldMI,
645 MachineInstr *NewMI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000646 // If the instruction defines any virtual registers, update the VarInfo,
647 // kill and dead information for the instruction.
Alkis Evlogimenosa8db01a2004-03-30 22:44:39 +0000648 for (unsigned i = 0, e = OldMI->getNumOperands(); i != e; ++i) {
649 MachineOperand &MO = OldMI->getOperand(i);
Chris Lattnerd45be362005-01-19 17:09:15 +0000650 if (MO.isRegister() && MO.getReg() &&
Dan Gohman6f0d0242008-02-10 18:45:23 +0000651 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Chris Lattner5ed001b2004-02-19 18:28:02 +0000652 unsigned Reg = MO.getReg();
653 VarInfo &VI = getVarInfo(Reg);
Chris Lattnerd45be362005-01-19 17:09:15 +0000654 if (MO.isDef()) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000655 if (MO.isDead()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000656 MO.setIsDead(false);
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000657 addVirtualRegisterDead(Reg, NewMI);
658 }
Chris Lattner2a6e1632005-01-19 17:11:51 +0000659 }
Dan Gohmanc674a922007-07-20 23:17:34 +0000660 if (MO.isKill()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000661 MO.setIsKill(false);
Dan Gohmanc674a922007-07-20 23:17:34 +0000662 addVirtualRegisterKilled(Reg, NewMI);
Chris Lattnerd45be362005-01-19 17:09:15 +0000663 }
Dan Gohmanc674a922007-07-20 23:17:34 +0000664 // If this is a kill of the value, update the VI kills list.
665 if (VI.removeKill(OldMI))
666 VI.Kills.push_back(NewMI); // Yes, there was a kill of it
Chris Lattner5ed001b2004-02-19 18:28:02 +0000667 }
668 }
Chris Lattner5ed001b2004-02-19 18:28:02 +0000669}
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000670
671/// removeVirtualRegistersKilled - Remove all killed info for the specified
672/// instruction.
673void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000674 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
675 MachineOperand &MO = MI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000676 if (MO.isRegister() && MO.isKill()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000677 MO.setIsKill(false);
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000678 unsigned Reg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000679 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000680 bool removed = getVarInfo(Reg).removeKill(MI);
681 assert(removed && "kill not in register's VarInfo?");
682 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000683 }
684 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000685}
686
687/// removeVirtualRegistersDead - Remove all of the dead registers for the
688/// specified instruction from the live variable information.
689void LiveVariables::removeVirtualRegistersDead(MachineInstr *MI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000690 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
691 MachineOperand &MO = MI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000692 if (MO.isRegister() && MO.isDead()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000693 MO.setIsDead(false);
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000694 unsigned Reg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000695 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000696 bool removed = getVarInfo(Reg).removeKill(MI);
697 assert(removed && "kill not in register's VarInfo?");
698 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000699 }
700 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000701}
702
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000703/// analyzePHINodes - Gather information about the PHI nodes in here. In
Bill Wendling6d794742008-02-20 09:15:16 +0000704/// particular, we want to map the variable information of a virtual register
705/// which is used in a PHI node. We map that to the BB the vreg is coming from.
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000706///
707void LiveVariables::analyzePHINodes(const MachineFunction& Fn) {
708 for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end();
709 I != E; ++I)
710 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
711 BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI)
712 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Bill Wendling90a38682008-02-20 06:10:21 +0000713 PHIVarInfo[BBI->getOperand(i + 1).getMBB()->getNumber()]
714 .push_back(BBI->getOperand(i).getReg());
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000715}