blob: f55a132c1789b2fb1eeeaf813b29d2ccb09a1365 [file] [log] [blame]
Bob Wilson7f38db82009-10-08 22:33:53 +00001; RUN: llc < %s -march=arm -mattr=+neon | FileCheck %s
Bob Wilsone60fee02009-06-22 23:27:02 +00002
3define <8 x i8> @vqnegs8(<8 x i8>* %A) nounwind {
Bob Wilson7f38db82009-10-08 22:33:53 +00004;CHECK: vqnegs8:
5;CHECK: vqneg.s8
Bob Wilsone60fee02009-06-22 23:27:02 +00006 %tmp1 = load <8 x i8>* %A
7 %tmp2 = call <8 x i8> @llvm.arm.neon.vqneg.v8i8(<8 x i8> %tmp1)
8 ret <8 x i8> %tmp2
9}
10
11define <4 x i16> @vqnegs16(<4 x i16>* %A) nounwind {
Bob Wilson7f38db82009-10-08 22:33:53 +000012;CHECK: vqnegs16:
13;CHECK: vqneg.s16
Bob Wilsone60fee02009-06-22 23:27:02 +000014 %tmp1 = load <4 x i16>* %A
15 %tmp2 = call <4 x i16> @llvm.arm.neon.vqneg.v4i16(<4 x i16> %tmp1)
16 ret <4 x i16> %tmp2
17}
18
19define <2 x i32> @vqnegs32(<2 x i32>* %A) nounwind {
Bob Wilson7f38db82009-10-08 22:33:53 +000020;CHECK: vqnegs32:
21;CHECK: vqneg.s32
Bob Wilsone60fee02009-06-22 23:27:02 +000022 %tmp1 = load <2 x i32>* %A
23 %tmp2 = call <2 x i32> @llvm.arm.neon.vqneg.v2i32(<2 x i32> %tmp1)
24 ret <2 x i32> %tmp2
25}
26
27define <16 x i8> @vqnegQs8(<16 x i8>* %A) nounwind {
Bob Wilson7f38db82009-10-08 22:33:53 +000028;CHECK: vqnegQs8:
29;CHECK: vqneg.s8
Bob Wilsone60fee02009-06-22 23:27:02 +000030 %tmp1 = load <16 x i8>* %A
31 %tmp2 = call <16 x i8> @llvm.arm.neon.vqneg.v16i8(<16 x i8> %tmp1)
32 ret <16 x i8> %tmp2
33}
34
35define <8 x i16> @vqnegQs16(<8 x i16>* %A) nounwind {
Bob Wilson7f38db82009-10-08 22:33:53 +000036;CHECK: vqnegQs16:
37;CHECK: vqneg.s16
Bob Wilsone60fee02009-06-22 23:27:02 +000038 %tmp1 = load <8 x i16>* %A
39 %tmp2 = call <8 x i16> @llvm.arm.neon.vqneg.v8i16(<8 x i16> %tmp1)
40 ret <8 x i16> %tmp2
41}
42
43define <4 x i32> @vqnegQs32(<4 x i32>* %A) nounwind {
Bob Wilson7f38db82009-10-08 22:33:53 +000044;CHECK: vqnegQs32:
45;CHECK: vqneg.s32
Bob Wilsone60fee02009-06-22 23:27:02 +000046 %tmp1 = load <4 x i32>* %A
47 %tmp2 = call <4 x i32> @llvm.arm.neon.vqneg.v4i32(<4 x i32> %tmp1)
48 ret <4 x i32> %tmp2
49}
50
51declare <8 x i8> @llvm.arm.neon.vqneg.v8i8(<8 x i8>) nounwind readnone
52declare <4 x i16> @llvm.arm.neon.vqneg.v4i16(<4 x i16>) nounwind readnone
53declare <2 x i32> @llvm.arm.neon.vqneg.v2i32(<2 x i32>) nounwind readnone
54
55declare <16 x i8> @llvm.arm.neon.vqneg.v16i8(<16 x i8>) nounwind readnone
56declare <8 x i16> @llvm.arm.neon.vqneg.v8i16(<8 x i16>) nounwind readnone
57declare <4 x i32> @llvm.arm.neon.vqneg.v4i32(<4 x i32>) nounwind readnone