blob: 62f6274d67abcfa3f6200b6706b61cd5be135979 [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
12// It also contains implementations of the the Spiller interface, which, given a
13// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Chris Lattner8c4d88d2004-09-30 01:54:45 +000019#define DEBUG_TYPE "spiller"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000021#include "llvm/Function.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000023#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/SSARegMap.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000025#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000026#include "llvm/Target/TargetInstrInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000027#include "llvm/Support/CommandLine.h"
28#include "llvm/Support/Debug.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000029#include "llvm/ADT/Statistic.h"
30#include "llvm/ADT/STLExtras.h"
Chris Lattner27f29162004-10-26 15:35:58 +000031#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000032using namespace llvm;
33
34namespace {
Chris Lattner8c4d88d2004-09-30 01:54:45 +000035 Statistic<> NumSpills("spiller", "Number of register spills");
36 Statistic<> NumStores("spiller", "Number of stores added");
37 Statistic<> NumLoads ("spiller", "Number of loads added");
Chris Lattner7fb64342004-10-01 19:04:51 +000038 Statistic<> NumReused("spiller", "Number of values reused");
Chris Lattner52b25db2004-10-01 19:47:12 +000039 Statistic<> NumDSE ("spiller", "Number of dead stores elided");
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000040
Chris Lattner8c4d88d2004-09-30 01:54:45 +000041 enum SpillerName { simple, local };
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +000042
Chris Lattner8c4d88d2004-09-30 01:54:45 +000043 cl::opt<SpillerName>
44 SpillerOpt("spiller",
Chris Lattner7fb64342004-10-01 19:04:51 +000045 cl::desc("Spiller to use: (default: local)"),
Chris Lattner8c4d88d2004-09-30 01:54:45 +000046 cl::Prefix,
47 cl::values(clEnumVal(simple, " simple spiller"),
48 clEnumVal(local, " local spiller"),
49 clEnumValEnd),
Chris Lattner7fb64342004-10-01 19:04:51 +000050 cl::init(local));
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000051}
52
Chris Lattner8c4d88d2004-09-30 01:54:45 +000053//===----------------------------------------------------------------------===//
54// VirtRegMap implementation
55//===----------------------------------------------------------------------===//
56
57void VirtRegMap::grow() {
Chris Lattner7f690e62004-09-30 02:15:18 +000058 Virt2PhysMap.grow(MF.getSSARegMap()->getLastVirtReg());
59 Virt2StackSlotMap.grow(MF.getSSARegMap()->getLastVirtReg());
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000060}
61
Chris Lattner8c4d88d2004-09-30 01:54:45 +000062int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
63 assert(MRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000064 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000065 "attempt to assign stack slot to already spilled register");
Chris Lattner7f690e62004-09-30 02:15:18 +000066 const TargetRegisterClass* RC = MF.getSSARegMap()->getRegClass(virtReg);
67 int frameIndex = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
68 RC->getAlignment());
69 Virt2StackSlotMap[virtReg] = frameIndex;
Chris Lattner8c4d88d2004-09-30 01:54:45 +000070 ++NumSpills;
71 return frameIndex;
72}
73
74void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int frameIndex) {
75 assert(MRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000076 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000077 "attempt to assign stack slot to already spilled register");
Chris Lattner7f690e62004-09-30 02:15:18 +000078 Virt2StackSlotMap[virtReg] = frameIndex;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +000079}
80
Chris Lattnerbec6a9e2004-10-01 23:15:36 +000081void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI,
82 unsigned OpNo, MachineInstr *NewMI) {
83 // Move previous memory references folded to new instruction.
84 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI);
85 for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI),
86 E = MI2VirtMap.end(); I != E && I->first == OldMI; ) {
87 MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second));
Chris Lattnerdbea9732004-09-30 16:35:08 +000088 MI2VirtMap.erase(I++);
Chris Lattner8c4d88d2004-09-30 01:54:45 +000089 }
Chris Lattnerdbea9732004-09-30 16:35:08 +000090
Chris Lattnerbec6a9e2004-10-01 23:15:36 +000091 ModRef MRInfo;
92 if (!OldMI->getOperand(OpNo).isDef()) {
93 assert(OldMI->getOperand(OpNo).isUse() && "Operand is not use or def?");
94 MRInfo = isRef;
95 } else {
96 MRInfo = OldMI->getOperand(OpNo).isUse() ? isModRef : isMod;
97 }
Alkis Evlogimenos5f375022004-03-01 20:05:10 +000098
Chris Lattner8c4d88d2004-09-30 01:54:45 +000099 // add new memory reference
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000100 MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo)));
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000101}
102
Chris Lattner7f690e62004-09-30 02:15:18 +0000103void VirtRegMap::print(std::ostream &OS) const {
104 const MRegisterInfo* MRI = MF.getTarget().getRegisterInfo();
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000105
Chris Lattner7f690e62004-09-30 02:15:18 +0000106 OS << "********** REGISTER MAP **********\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000107 for (unsigned i = MRegisterInfo::FirstVirtualRegister,
Chris Lattner7f690e62004-09-30 02:15:18 +0000108 e = MF.getSSARegMap()->getLastVirtReg(); i <= e; ++i) {
109 if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG)
110 OS << "[reg" << i << " -> " << MRI->getName(Virt2PhysMap[i]) << "]\n";
111
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000112 }
113
114 for (unsigned i = MRegisterInfo::FirstVirtualRegister,
Chris Lattner7f690e62004-09-30 02:15:18 +0000115 e = MF.getSSARegMap()->getLastVirtReg(); i <= e; ++i)
116 if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT)
117 OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i] << "]\n";
118 OS << '\n';
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000119}
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000120
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000121void VirtRegMap::dump() const { print(std::cerr); }
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000122
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000123
124//===----------------------------------------------------------------------===//
125// Simple Spiller Implementation
126//===----------------------------------------------------------------------===//
127
128Spiller::~Spiller() {}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000129
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000130namespace {
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000131 struct SimpleSpiller : public Spiller {
132 bool runOnMachineFunction(MachineFunction& mf, const VirtRegMap &VRM);
133 };
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000134}
135
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000136bool SimpleSpiller::runOnMachineFunction(MachineFunction &MF,
137 const VirtRegMap &VRM) {
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000138 DEBUG(std::cerr << "********** REWRITE MACHINE CODE **********\n");
139 DEBUG(std::cerr << "********** Function: "
140 << MF.getFunction()->getName() << '\n');
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000141 const TargetMachine &TM = MF.getTarget();
142 const MRegisterInfo &MRI = *TM.getRegisterInfo();
143 bool *PhysRegsUsed = MF.getUsedPhysregs();
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000144
Chris Lattner4ea1b822004-09-30 02:33:48 +0000145 // LoadedRegs - Keep track of which vregs are loaded, so that we only load
146 // each vreg once (in the case where a spilled vreg is used by multiple
147 // operands). This is always smaller than the number of operands to the
148 // current machine instr, so it should be small.
149 std::vector<unsigned> LoadedRegs;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000150
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000151 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
152 MBBI != E; ++MBBI) {
153 DEBUG(std::cerr << MBBI->getBasicBlock()->getName() << ":\n");
154 MachineBasicBlock &MBB = *MBBI;
155 for (MachineBasicBlock::iterator MII = MBB.begin(),
156 E = MBB.end(); MII != E; ++MII) {
157 MachineInstr &MI = *MII;
158 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000159 MachineOperand &MO = MI.getOperand(i);
160 if (MO.isRegister() && MO.getReg() &&
161 MRegisterInfo::isVirtualRegister(MO.getReg())) {
162 unsigned VirtReg = MO.getReg();
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000163 unsigned PhysReg = VRM.getPhys(VirtReg);
164 if (VRM.hasStackSlot(VirtReg)) {
Chris Lattner477e4552004-09-30 16:10:45 +0000165 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000166
Chris Lattner7fb64342004-10-01 19:04:51 +0000167 if (MO.isUse() &&
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000168 std::find(LoadedRegs.begin(), LoadedRegs.end(), VirtReg)
169 == LoadedRegs.end()) {
170 MRI.loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot);
171 LoadedRegs.push_back(VirtReg);
172 ++NumLoads;
Chris Lattner477e4552004-09-30 16:10:45 +0000173 DEBUG(std::cerr << '\t' << *prior(MII));
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000174 }
175
Chris Lattner7fb64342004-10-01 19:04:51 +0000176 if (MO.isDef()) {
177 MRI.storeRegToStackSlot(MBB, next(MII), PhysReg, StackSlot);
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000178 ++NumStores;
179 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000180 }
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000181 PhysRegsUsed[PhysReg] = true;
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000182 MI.SetMachineOperandReg(i, PhysReg);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000183 }
184 }
Chris Lattner477e4552004-09-30 16:10:45 +0000185 DEBUG(std::cerr << '\t' << MI);
Chris Lattner4ea1b822004-09-30 02:33:48 +0000186 LoadedRegs.clear();
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000187 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000188 }
189 return true;
190}
191
192//===----------------------------------------------------------------------===//
193// Local Spiller Implementation
194//===----------------------------------------------------------------------===//
195
196namespace {
Chris Lattner7fb64342004-10-01 19:04:51 +0000197 /// LocalSpiller - This spiller does a simple pass over the machine basic
198 /// block to attempt to keep spills in registers as much as possible for
199 /// blocks that have low register pressure (the vreg may be spilled due to
200 /// register pressure in other blocks).
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000201 class LocalSpiller : public Spiller {
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000202 const MRegisterInfo *MRI;
Chris Lattner7fb64342004-10-01 19:04:51 +0000203 const TargetInstrInfo *TII;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000204 public:
Chris Lattner7fb64342004-10-01 19:04:51 +0000205 bool runOnMachineFunction(MachineFunction &MF, const VirtRegMap &VRM) {
206 MRI = MF.getTarget().getRegisterInfo();
207 TII = MF.getTarget().getInstrInfo();
208 DEBUG(std::cerr << "\n**** Local spiller rewriting function '"
209 << MF.getFunction()->getName() << "':\n");
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000210
Chris Lattner7fb64342004-10-01 19:04:51 +0000211 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
212 MBB != E; ++MBB)
213 RewriteMBB(*MBB, VRM);
214 return true;
215 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000216 private:
Chris Lattner7fb64342004-10-01 19:04:51 +0000217 void RewriteMBB(MachineBasicBlock &MBB, const VirtRegMap &VRM);
218 void ClobberPhysReg(unsigned PR, std::map<int, unsigned> &SpillSlots,
219 std::map<unsigned, int> &PhysRegs);
220 void ClobberPhysRegOnly(unsigned PR, std::map<int, unsigned> &SpillSlots,
221 std::map<unsigned, int> &PhysRegs);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000222 };
223}
224
Chris Lattner7fb64342004-10-01 19:04:51 +0000225void LocalSpiller::ClobberPhysRegOnly(unsigned PhysReg,
226 std::map<int, unsigned> &SpillSlots,
227 std::map<unsigned, int> &PhysRegs) {
228 std::map<unsigned, int>::iterator I = PhysRegs.find(PhysReg);
229 if (I != PhysRegs.end()) {
230 int Slot = I->second;
231 PhysRegs.erase(I);
232 assert(SpillSlots[Slot] == PhysReg && "Bidirectional map mismatch!");
233 SpillSlots.erase(Slot);
234 DEBUG(std::cerr << "PhysReg " << MRI->getName(PhysReg)
235 << " clobbered, invalidating SS#" << Slot << "\n");
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000236
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000237 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000238}
239
Chris Lattner7fb64342004-10-01 19:04:51 +0000240void LocalSpiller::ClobberPhysReg(unsigned PhysReg,
241 std::map<int, unsigned> &SpillSlots,
242 std::map<unsigned, int> &PhysRegs) {
243 for (const unsigned *AS = MRI->getAliasSet(PhysReg); *AS; ++AS)
244 ClobberPhysRegOnly(*AS, SpillSlots, PhysRegs);
245 ClobberPhysRegOnly(PhysReg, SpillSlots, PhysRegs);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000246}
247
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000248
Chris Lattner7fb64342004-10-01 19:04:51 +0000249// ReusedOp - For each reused operand, we keep track of a bit of information, in
250// case we need to rollback upon processing a new operand. See comments below.
251namespace {
252 struct ReusedOp {
253 // The MachineInstr operand that reused an available value.
254 unsigned Operand;
255
256 // StackSlot - The spill slot of the value being reused.
257 unsigned StackSlot;
258
259 // PhysRegReused - The physical register the value was available in.
260 unsigned PhysRegReused;
261
262 // AssignedPhysReg - The physreg that was assigned for use by the reload.
263 unsigned AssignedPhysReg;
264
265 ReusedOp(unsigned o, unsigned ss, unsigned prr, unsigned apr)
266 : Operand(o), StackSlot(ss), PhysRegReused(prr), AssignedPhysReg(apr) {}
267 };
268}
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000269
Chris Lattner7fb64342004-10-01 19:04:51 +0000270
271/// rewriteMBB - Keep track of which spills are available even after the
272/// register allocator is done with them. If possible, avoid reloading vregs.
273void LocalSpiller::RewriteMBB(MachineBasicBlock &MBB, const VirtRegMap &VRM) {
274
275 // SpillSlotsAvailable - This map keeps track of all of the spilled virtual
276 // register values that are still available, due to being loaded to stored to,
277 // but not invalidated yet.
278 std::map<int, unsigned> SpillSlotsAvailable;
279
280 // PhysRegsAvailable - This is the inverse of SpillSlotsAvailable, indicating
281 // which physregs are in use holding a stack slot value.
282 std::map<unsigned, int> PhysRegsAvailable;
283
284 DEBUG(std::cerr << MBB.getBasicBlock()->getName() << ":\n");
285
286 std::vector<ReusedOp> ReusedOperands;
287
288 // DefAndUseVReg - When we see a def&use operand that is spilled, keep track
289 // of it. ".first" is the machine operand index (should always be 0 for now),
290 // and ".second" is the virtual register that is spilled.
291 std::vector<std::pair<unsigned, unsigned> > DefAndUseVReg;
292
Chris Lattner52b25db2004-10-01 19:47:12 +0000293 // MaybeDeadStores - When we need to write a value back into a stack slot,
294 // keep track of the inserted store. If the stack slot value is never read
295 // (because the value was used from some available register, for example), and
296 // subsequently stored to, the original store is dead. This map keeps track
297 // of inserted stores that are not used. If we see a subsequent store to the
298 // same stack slot, the original store is deleted.
299 std::map<int, MachineInstr*> MaybeDeadStores;
300
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000301 bool *PhysRegsUsed = MBB.getParent()->getUsedPhysregs();
302
Chris Lattner7fb64342004-10-01 19:04:51 +0000303 for (MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end();
304 MII != E; ) {
305 MachineInstr &MI = *MII;
306 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
307
308 ReusedOperands.clear();
309 DefAndUseVReg.clear();
310
311 // Process all of the spilled uses and all non spilled reg references.
312 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
313 MachineOperand &MO = MI.getOperand(i);
314 if (MO.isRegister() && MO.getReg() &&
315 MRegisterInfo::isVirtualRegister(MO.getReg())) {
316 unsigned VirtReg = MO.getReg();
317
318 if (!VRM.hasStackSlot(VirtReg)) {
319 // This virtual register was assigned a physreg!
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000320 unsigned Phys = VRM.getPhys(VirtReg);
321 PhysRegsUsed[Phys] = true;
322 MI.SetMachineOperandReg(i, Phys);
Chris Lattner7fb64342004-10-01 19:04:51 +0000323 } else {
324 // Is this virtual register a spilled value?
325 if (MO.isUse()) {
326 int StackSlot = VRM.getStackSlot(VirtReg);
327 unsigned PhysReg;
328
329 // Check to see if this stack slot is available.
330 std::map<int, unsigned>::iterator SSI =
331 SpillSlotsAvailable.find(StackSlot);
332 if (SSI != SpillSlotsAvailable.end()) {
Chris Lattner8df6a592004-10-15 03:16:29 +0000333 DEBUG(std::cerr << "Reusing SS#" << StackSlot << " from physreg "
334 << MRI->getName(SSI->second) << " for vreg"
335 << VirtReg <<" instead of reloading into physreg "
336 << MRI->getName(VRM.getPhys(VirtReg)) << "\n");
Chris Lattner7fb64342004-10-01 19:04:51 +0000337 // If this stack slot value is already available, reuse it!
338 PhysReg = SSI->second;
339 MI.SetMachineOperandReg(i, PhysReg);
Chris Lattner7fb64342004-10-01 19:04:51 +0000340
341 // The only technical detail we have is that we don't know that
342 // PhysReg won't be clobbered by a reloaded stack slot that occurs
343 // later in the instruction. In particular, consider 'op V1, V2'.
344 // If V1 is available in physreg R0, we would choose to reuse it
345 // here, instead of reloading it into the register the allocator
346 // indicated (say R1). However, V2 might have to be reloaded
347 // later, and it might indicate that it needs to live in R0. When
348 // this occurs, we need to have information available that
349 // indicates it is safe to use R1 for the reload instead of R0.
350 //
351 // To further complicate matters, we might conflict with an alias,
352 // or R0 and R1 might not be compatible with each other. In this
353 // case, we actually insert a reload for V1 in R1, ensuring that
354 // we can get at R0 or its alias.
355 ReusedOperands.push_back(ReusedOp(i, StackSlot, PhysReg,
356 VRM.getPhys(VirtReg)));
357 ++NumReused;
358 } else {
359 // Otherwise, reload it and remember that we have it.
360 PhysReg = VRM.getPhys(VirtReg);
361
Chris Lattner47eb6562004-10-15 03:19:31 +0000362 RecheckRegister:
Chris Lattner7fb64342004-10-01 19:04:51 +0000363 // Note that, if we reused a register for a previous operand, the
364 // register we want to reload into might not actually be
365 // available. If this occurs, use the register indicated by the
366 // reuser.
367 if (!ReusedOperands.empty()) // This is most often empty.
368 for (unsigned ro = 0, e = ReusedOperands.size(); ro != e; ++ro)
369 if (ReusedOperands[ro].PhysRegReused == PhysReg) {
370 // Yup, use the reload register that we didn't use before.
371 PhysReg = ReusedOperands[ro].AssignedPhysReg;
Chris Lattner47eb6562004-10-15 03:19:31 +0000372 goto RecheckRegister;
Chris Lattner7fb64342004-10-01 19:04:51 +0000373 } else {
374 ReusedOp &Op = ReusedOperands[ro];
375 unsigned PRRU = Op.PhysRegReused;
376 for (const unsigned *AS = MRI->getAliasSet(PRRU); *AS; ++AS)
377 if (*AS == PhysReg) {
378 // Okay, we found out that an alias of a reused register
379 // was used. This isn't good because it means we have
380 // to undo a previous reuse.
381 MRI->loadRegFromStackSlot(MBB, &MI, Op.AssignedPhysReg,
382 Op.StackSlot);
383 ClobberPhysReg(Op.AssignedPhysReg, SpillSlotsAvailable,
384 PhysRegsAvailable);
385
Chris Lattner52b25db2004-10-01 19:47:12 +0000386 // Any stores to this stack slot are not dead anymore.
387 MaybeDeadStores.erase(Op.StackSlot);
388
Chris Lattner7fb64342004-10-01 19:04:51 +0000389 MI.SetMachineOperandReg(Op.Operand, Op.AssignedPhysReg);
390 PhysRegsAvailable[Op.AssignedPhysReg] = Op.StackSlot;
391 SpillSlotsAvailable[Op.StackSlot] = Op.AssignedPhysReg;
392 PhysRegsAvailable.erase(Op.PhysRegReused);
393 DEBUG(std::cerr << "Remembering SS#" << Op.StackSlot
394 << " in physreg "
395 << MRI->getName(Op.AssignedPhysReg) << "\n");
396 ++NumLoads;
397 DEBUG(std::cerr << '\t' << *prior(MII));
398
399 DEBUG(std::cerr << "Reuse undone!\n");
400 ReusedOperands.erase(ReusedOperands.begin()+ro);
401 --NumReused;
402 goto ContinueReload;
403 }
404 }
405 ContinueReload:
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000406 PhysRegsUsed[PhysReg] = true;
Chris Lattner7fb64342004-10-01 19:04:51 +0000407 MRI->loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot);
408 // This invalidates PhysReg.
409 ClobberPhysReg(PhysReg, SpillSlotsAvailable, PhysRegsAvailable);
410
Chris Lattner52b25db2004-10-01 19:47:12 +0000411 // Any stores to this stack slot are not dead anymore.
412 MaybeDeadStores.erase(StackSlot);
413
Chris Lattner7fb64342004-10-01 19:04:51 +0000414 MI.SetMachineOperandReg(i, PhysReg);
415 PhysRegsAvailable[PhysReg] = StackSlot;
416 SpillSlotsAvailable[StackSlot] = PhysReg;
417 DEBUG(std::cerr << "Remembering SS#" << StackSlot <<" in physreg "
418 << MRI->getName(PhysReg) << "\n");
419 ++NumLoads;
420 DEBUG(std::cerr << '\t' << *prior(MII));
421 }
422
423 // If this is both a def and a use, we need to emit a store to the
424 // stack slot after the instruction. Keep track of D&U operands
425 // because we already changed it to a physreg here.
426 if (MO.isDef()) {
427 // Remember that this was a def-and-use operand, and that the
428 // stack slot is live after this instruction executes.
429 DefAndUseVReg.push_back(std::make_pair(i, VirtReg));
430 }
431 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000432 }
433 }
434 }
435
Chris Lattner7fb64342004-10-01 19:04:51 +0000436 // Loop over all of the implicit defs, clearing them from our available
437 // sets.
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000438 for (const unsigned *ImpDef = TII->getImplicitDefs(MI.getOpcode());
439 *ImpDef; ++ImpDef) {
440 PhysRegsUsed[*ImpDef] = true;
Chris Lattner7fb64342004-10-01 19:04:51 +0000441 ClobberPhysReg(*ImpDef, SpillSlotsAvailable, PhysRegsAvailable);
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000442 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000443
Chris Lattner7fb64342004-10-01 19:04:51 +0000444 DEBUG(std::cerr << '\t' << MI);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000445
Chris Lattner7fb64342004-10-01 19:04:51 +0000446 // If we have folded references to memory operands, make sure we clear all
447 // physical registers that may contain the value of the spilled virtual
448 // register
Chris Lattner8f1d6402005-01-14 15:54:24 +0000449 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
450 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ++I) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000451 DEBUG(std::cerr << "Folded vreg: " << I->second.first << " MR: "
452 << I->second.second);
453 unsigned VirtReg = I->second.first;
454 VirtRegMap::ModRef MR = I->second.second;
455 if (VRM.hasStackSlot(VirtReg)) {
456 int SS = VRM.getStackSlot(VirtReg);
Chris Lattner7fb64342004-10-01 19:04:51 +0000457 DEBUG(std::cerr << " - StackSlot: " << SS << "\n");
458
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000459 // If this reference is not a use, any previous store is now dead.
460 // Otherwise, the store to this stack slot is not dead anymore.
461 std::map<int, MachineInstr*>::iterator MDSI = MaybeDeadStores.find(SS);
462 if (MDSI != MaybeDeadStores.end()) {
463 if (MR & VirtRegMap::isRef) // Previous store is not dead.
Chris Lattner7cf34902004-10-01 23:16:43 +0000464 MaybeDeadStores.erase(MDSI);
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000465 else {
466 // If we get here, the store is dead, nuke it now.
467 assert(MR == VirtRegMap::isMod && "Can't be modref!");
468 MBB.erase(MDSI->second);
469 MaybeDeadStores.erase(MDSI);
470 ++NumDSE;
471 }
472 }
Chris Lattner52b25db2004-10-01 19:47:12 +0000473
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000474 // If the spill slot value is available, and this is a new definition of
475 // the value, the value is not available anymore.
476 if (MR & VirtRegMap::isMod) {
477 std::map<int, unsigned>::iterator It = SpillSlotsAvailable.find(SS);
478 if (It != SpillSlotsAvailable.end()) {
479 PhysRegsAvailable.erase(It->second);
480 SpillSlotsAvailable.erase(It);
481 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000482 }
Chris Lattner7fb64342004-10-01 19:04:51 +0000483 } else {
484 DEBUG(std::cerr << ": No stack slot!\n");
485 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000486 }
487
Chris Lattner7fb64342004-10-01 19:04:51 +0000488 // Process all of the spilled defs.
489 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
490 MachineOperand &MO = MI.getOperand(i);
491 if (MO.isRegister() && MO.getReg() && MO.isDef()) {
492 unsigned VirtReg = MO.getReg();
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000493
Chris Lattner7fb64342004-10-01 19:04:51 +0000494 bool TakenCareOf = false;
495 if (!MRegisterInfo::isVirtualRegister(VirtReg)) {
496 // Check to see if this is a def-and-use vreg operand that we do need
497 // to insert a store for.
498 bool OpTakenCareOf = false;
499 if (MO.isUse() && !DefAndUseVReg.empty()) {
500 for (unsigned dau = 0, e = DefAndUseVReg.size(); dau != e; ++dau)
501 if (DefAndUseVReg[dau].first == i) {
502 VirtReg = DefAndUseVReg[dau].second;
503 OpTakenCareOf = true;
504 break;
505 }
506 }
507
508 if (!OpTakenCareOf) {
509 ClobberPhysReg(VirtReg, SpillSlotsAvailable, PhysRegsAvailable);
510 TakenCareOf = true;
511 }
512 }
513
514 if (!TakenCareOf) {
515 // The only vregs left are stack slot definitions.
516 int StackSlot = VRM.getStackSlot(VirtReg);
517 unsigned PhysReg;
518
519 // If this is a def&use operand, and we used a different physreg for
520 // it than the one assigned, make sure to execute the store from the
521 // correct physical register.
522 if (MO.getReg() == VirtReg)
523 PhysReg = VRM.getPhys(VirtReg);
524 else
525 PhysReg = MO.getReg();
526
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000527 PhysRegsUsed[PhysReg] = true;
Chris Lattner7fb64342004-10-01 19:04:51 +0000528 MRI->storeRegToStackSlot(MBB, next(MII), PhysReg, StackSlot);
529 DEBUG(std::cerr << "Store:\t" << *next(MII));
530 MI.SetMachineOperandReg(i, PhysReg);
531
Chris Lattner52b25db2004-10-01 19:47:12 +0000532 // If there is a dead store to this stack slot, nuke it now.
533 MachineInstr *&LastStore = MaybeDeadStores[StackSlot];
534 if (LastStore) {
Chris Lattner8df6a592004-10-15 03:16:29 +0000535 DEBUG(std::cerr << " Killed store:\t" << *LastStore);
Chris Lattner52b25db2004-10-01 19:47:12 +0000536 ++NumDSE;
537 MBB.erase(LastStore);
538 }
539 LastStore = next(MII);
540
Chris Lattner7fb64342004-10-01 19:04:51 +0000541 // If the stack slot value was previously available in some other
542 // register, change it now. Otherwise, make the register available,
543 // in PhysReg.
544 std::map<int, unsigned>::iterator SSA =
545 SpillSlotsAvailable.find(StackSlot);
546 if (SSA != SpillSlotsAvailable.end()) {
547 // Remove the record for physreg.
548 PhysRegsAvailable.erase(SSA->second);
549 SpillSlotsAvailable.erase(SSA);
550 }
551 ClobberPhysReg(PhysReg, SpillSlotsAvailable, PhysRegsAvailable);
552
553 PhysRegsAvailable[PhysReg] = StackSlot;
554 SpillSlotsAvailable[StackSlot] = PhysReg;
555 DEBUG(std::cerr << "Updating SS#" << StackSlot <<" in physreg "
Chris Lattner8df6a592004-10-15 03:16:29 +0000556 << MRI->getName(PhysReg) << " for virtreg #"
557 << VirtReg << "\n");
Chris Lattner7fb64342004-10-01 19:04:51 +0000558
559 ++NumStores;
560 VirtReg = PhysReg;
561 }
562 }
563 }
564 MII = NextMII;
565 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000566}
567
568
Chris Lattner7fb64342004-10-01 19:04:51 +0000569
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000570llvm::Spiller* llvm::createSpiller() {
571 switch (SpillerOpt) {
572 default: assert(0 && "Unreachable!");
573 case local:
574 return new LocalSpiller();
575 case simple:
576 return new SimpleSpiller();
577 }
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000578}