blob: a7425e61e8c4082449b1c148701fe5edca09818b [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===- ARM.td - Describe the ARM Target Machine -----------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13//===----------------------------------------------------------------------===//
14// Target-independent interfaces which we are implementing
15//===----------------------------------------------------------------------===//
16
Evan Cheng027fdbe2008-11-24 07:34:46 +000017include "llvm/Target/Target.td"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018
19//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000020// ARM Subtarget features.
21//
22
23def ArchV4T : SubtargetFeature<"v4t", "ARMArchVersion", "V4T",
24 "ARM v4T">;
25def ArchV5T : SubtargetFeature<"v5t", "ARMArchVersion", "V5T",
26 "ARM v5T">;
27def ArchV5TE : SubtargetFeature<"v5te", "ARMArchVersion", "V5TE",
28 "ARM v5TE, v5TEj, v5TExp">;
29def ArchV6 : SubtargetFeature<"v6", "ARMArchVersion", "V6",
30 "ARM v6">;
Anton Korobeynikovfbbf1ee2009-06-08 21:20:36 +000031def ArchV6T2 : SubtargetFeature<"v6t2", "ARMArchVersion", "V6T2",
32 "ARM v6t2">;
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +000033def ArchV7A : SubtargetFeature<"v7a", "ARMArchVersion", "V7A",
34 "ARM v7A">;
Jim Grosbachb1dc3932010-05-05 20:44:35 +000035def ArchV7M : SubtargetFeature<"v7m", "ARMArchVersion", "V7M",
36 "ARM v7M">;
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +000037def FeatureVFP2 : SubtargetFeature<"vfp2", "ARMFPUType", "VFPv2",
Anton Korobeynikovd4022c32009-05-29 23:41:08 +000038 "Enable VFP2 instructions">;
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +000039def FeatureVFP3 : SubtargetFeature<"vfp3", "ARMFPUType", "VFPv3",
Anton Korobeynikovd4022c32009-05-29 23:41:08 +000040 "Enable VFP3 instructions">;
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +000041def FeatureNEON : SubtargetFeature<"neon", "ARMFPUType", "NEON",
Anton Korobeynikovd4022c32009-05-29 23:41:08 +000042 "Enable NEON instructions">;
43def FeatureThumb2 : SubtargetFeature<"thumb2", "ThumbMode", "Thumb2",
44 "Enable Thumb2 instructions">;
Anton Korobeynikov631379e2010-03-14 18:42:38 +000045def FeatureFP16 : SubtargetFeature<"fp16", "HasFP16", "true",
46 "Enable half-precision floating point">;
Evan Chenga8e29892007-01-19 07:51:42 +000047
Jim Grosbach6b2e8dc2010-03-25 23:11:16 +000048// Some processors have multiply-accumulate instructions that don't
49// play nicely with other VFP instructions, and it's generally better
50// to just not use them.
51// FIXME: Currently, this is only flagged for Cortex-A8. It may be true for
52// others as well. We should do more benchmarking and confirm one way or
53// the other.
Jim Grosbach7ec7a0e2010-03-25 23:47:34 +000054def FeatureHasSlowVMLx : SubtargetFeature<"vmlx", "SlowVMLx", "true",
55 "Disable VFP MAC instructions">;
56// Some processors benefit from using NEON instructions for scalar
57// single-precision FP operations.
58def FeatureNEONForFP : SubtargetFeature<"neonfp", "UseNEONForSinglePrecisionFP",
59 "true",
60 "Use NEON for single precision FP">;
61
Jim Grosbach6b2e8dc2010-03-25 23:11:16 +000062
Evan Chenga8e29892007-01-19 07:51:42 +000063//===----------------------------------------------------------------------===//
64// ARM Processors supported.
65//
66
Evan Cheng8557c2b2009-06-19 01:51:50 +000067include "ARMSchedule.td"
68
69class ProcNoItin<string Name, list<SubtargetFeature> Features>
70 : Processor<Name, GenericItineraries, Features>;
Evan Chenga8e29892007-01-19 07:51:42 +000071
72// V4 Processors.
Evan Cheng8557c2b2009-06-19 01:51:50 +000073def : ProcNoItin<"generic", []>;
74def : ProcNoItin<"arm8", []>;
75def : ProcNoItin<"arm810", []>;
76def : ProcNoItin<"strongarm", []>;
77def : ProcNoItin<"strongarm110", []>;
78def : ProcNoItin<"strongarm1100", []>;
79def : ProcNoItin<"strongarm1110", []>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81// V4T Processors.
Evan Cheng8557c2b2009-06-19 01:51:50 +000082def : ProcNoItin<"arm7tdmi", [ArchV4T]>;
83def : ProcNoItin<"arm7tdmi-s", [ArchV4T]>;
84def : ProcNoItin<"arm710t", [ArchV4T]>;
85def : ProcNoItin<"arm720t", [ArchV4T]>;
86def : ProcNoItin<"arm9", [ArchV4T]>;
87def : ProcNoItin<"arm9tdmi", [ArchV4T]>;
88def : ProcNoItin<"arm920", [ArchV4T]>;
89def : ProcNoItin<"arm920t", [ArchV4T]>;
90def : ProcNoItin<"arm922t", [ArchV4T]>;
91def : ProcNoItin<"arm940t", [ArchV4T]>;
92def : ProcNoItin<"ep9312", [ArchV4T]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94// V5T Processors.
Evan Cheng8557c2b2009-06-19 01:51:50 +000095def : ProcNoItin<"arm10tdmi", [ArchV5T]>;
96def : ProcNoItin<"arm1020t", [ArchV5T]>;
Evan Chenga8e29892007-01-19 07:51:42 +000097
98// V5TE Processors.
Evan Cheng8557c2b2009-06-19 01:51:50 +000099def : ProcNoItin<"arm9e", [ArchV5TE]>;
100def : ProcNoItin<"arm926ej-s", [ArchV5TE]>;
101def : ProcNoItin<"arm946e-s", [ArchV5TE]>;
102def : ProcNoItin<"arm966e-s", [ArchV5TE]>;
103def : ProcNoItin<"arm968e-s", [ArchV5TE]>;
104def : ProcNoItin<"arm10e", [ArchV5TE]>;
105def : ProcNoItin<"arm1020e", [ArchV5TE]>;
106def : ProcNoItin<"arm1022e", [ArchV5TE]>;
107def : ProcNoItin<"xscale", [ArchV5TE]>;
108def : ProcNoItin<"iwmmxt", [ArchV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000109
110// V6 Processors.
David Goodwinebb5cb92009-11-18 18:39:57 +0000111def : Processor<"arm1136j-s", ARMV6Itineraries, [ArchV6]>;
Jim Grosbach1118b5e2010-04-01 00:13:43 +0000112def : Processor<"arm1136jf-s", ARMV6Itineraries, [ArchV6, FeatureVFP2,
113 FeatureHasSlowVMLx]>;
David Goodwinebb5cb92009-11-18 18:39:57 +0000114def : Processor<"arm1176jz-s", ARMV6Itineraries, [ArchV6]>;
115def : Processor<"arm1176jzf-s", ARMV6Itineraries, [ArchV6, FeatureVFP2]>;
116def : Processor<"mpcorenovfp", ARMV6Itineraries, [ArchV6]>;
117def : Processor<"mpcore", ARMV6Itineraries, [ArchV6, FeatureVFP2]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000118
Anton Korobeynikovfbbf1ee2009-06-08 21:20:36 +0000119// V6T2 Processors.
David Goodwinebb5cb92009-11-18 18:39:57 +0000120def : Processor<"arm1156t2-s", ARMV6Itineraries,
121 [ArchV6T2, FeatureThumb2]>;
122def : Processor<"arm1156t2f-s", ARMV6Itineraries,
123 [ArchV6T2, FeatureThumb2, FeatureVFP2]>;
Anton Korobeynikovd4022c32009-05-29 23:41:08 +0000124
Anton Korobeynikovfbbf1ee2009-06-08 21:20:36 +0000125// V7 Processors.
Evan Cheng6762d912009-07-21 18:54:14 +0000126def : Processor<"cortex-a8", CortexA8Itineraries,
Jim Grosbach7ec7a0e2010-03-25 23:47:34 +0000127 [ArchV7A, FeatureThumb2, FeatureNEON, FeatureHasSlowVMLx,
128 FeatureNEONForFP]>;
Anton Korobeynikov2eeeff82010-04-07 18:19:18 +0000129def : Processor<"cortex-a9", CortexA9Itineraries,
130 [ArchV7A, FeatureThumb2, FeatureNEON]>;
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000131def : ProcNoItin<"cortex-m3", [ArchV7M, FeatureThumb2]>;
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +0000132
Evan Chenga8e29892007-01-19 07:51:42 +0000133//===----------------------------------------------------------------------===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000134// Register File Description
135//===----------------------------------------------------------------------===//
136
137include "ARMRegisterInfo.td"
138
Bob Wilson1f595bb2009-04-17 19:07:39 +0000139include "ARMCallingConv.td"
140
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000141//===----------------------------------------------------------------------===//
142// Instruction Descriptions
143//===----------------------------------------------------------------------===//
144
145include "ARMInstrInfo.td"
146
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000147def ARMInstrInfo : InstrInfo;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000148
149//===----------------------------------------------------------------------===//
150// Declare the target which we are implementing
151//===----------------------------------------------------------------------===//
152
153def ARM : Target {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000154 // Pull in Instruction Info:
155 let InstructionSet = ARMInstrInfo;
156}