blob: d15910f7e3efc3e8c86dc5b3e3ad44eae4b9ffd5 [file] [log] [blame]
Chris Lattner6367cfc2010-10-05 16:39:12 +00001//===- X86InstrArithmetic.td - Integer Arithmetic Instrs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the integer arithmetic instructions in the X86
11// architecture.
12//
13//===----------------------------------------------------------------------===//
14
15//===----------------------------------------------------------------------===//
16// LEA - Load Effective Address
17
18let neverHasSideEffects = 1 in
19def LEA16r : I<0x8D, MRMSrcMem,
20 (outs GR16:$dst), (ins i32mem:$src),
21 "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize;
22let isReMaterializable = 1 in
23def LEA32r : I<0x8D, MRMSrcMem,
24 (outs GR32:$dst), (ins i32mem:$src),
25 "lea{l}\t{$src|$dst}, {$dst|$src}",
26 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>;
27
28def LEA64_32r : I<0x8D, MRMSrcMem,
29 (outs GR32:$dst), (ins lea64_32mem:$src),
30 "lea{l}\t{$src|$dst}, {$dst|$src}",
31 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In64BitMode]>;
32
33let isReMaterializable = 1 in
34def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
35 "lea{q}\t{$src|$dst}, {$dst|$src}",
36 [(set GR64:$dst, lea64addr:$src)]>;
37
38
39
40//===----------------------------------------------------------------------===//
41// Fixed-Register Multiplication and Division Instructions.
42//
43
44// Extra precision multiplication
45
46// AL is really implied by AX, but the registers in Defs must match the
47// SDNode results (i8, i32).
48let Defs = [AL,EFLAGS,AX], Uses = [AL] in
49def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
50 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
51 // This probably ought to be moved to a def : Pat<> if the
52 // syntax can be accepted.
53 [(set AL, (mul AL, GR8:$src)),
54 (implicit EFLAGS)]>; // AL,AH = AL*GR8
55
56let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
57def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
58 "mul{w}\t$src",
59 []>, OpSize; // AX,DX = AX*GR16
60
61let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
62def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
63 "mul{l}\t$src",
64 []>; // EAX,EDX = EAX*GR32
Chris Lattner5bbbcdb2010-10-05 20:23:31 +000065let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in
66def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
67 "mul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattner6367cfc2010-10-05 16:39:12 +000068
69let Defs = [AL,EFLAGS,AX], Uses = [AL] in
70def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
71 "mul{b}\t$src",
72 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
73 // This probably ought to be moved to a def : Pat<> if the
74 // syntax can be accepted.
75 [(set AL, (mul AL, (loadi8 addr:$src))),
76 (implicit EFLAGS)]>; // AL,AH = AL*[mem8]
77
78let mayLoad = 1, neverHasSideEffects = 1 in {
79let Defs = [AX,DX,EFLAGS], Uses = [AX] in
80def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
81 "mul{w}\t$src",
82 []>, OpSize; // AX,DX = AX*[mem16]
83
84let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
85def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
86 "mul{l}\t$src",
87 []>; // EAX,EDX = EAX*[mem32]
Chris Lattner5bbbcdb2010-10-05 20:23:31 +000088let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in
89def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
90 "mul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
Chris Lattner6367cfc2010-10-05 16:39:12 +000091}
92
93let neverHasSideEffects = 1 in {
94let Defs = [AL,EFLAGS,AX], Uses = [AL] in
95def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>;
96 // AL,AH = AL*GR8
97let Defs = [AX,DX,EFLAGS], Uses = [AX] in
98def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>,
99 OpSize; // AX,DX = AX*GR16
100let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
101def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>;
102 // EAX,EDX = EAX*GR32
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000103let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in
104def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src), "imul{q}\t$src", []>;
105 // RAX,RDX = RAX*GR64
106
Chris Lattner6367cfc2010-10-05 16:39:12 +0000107let mayLoad = 1 in {
108let Defs = [AL,EFLAGS,AX], Uses = [AL] in
109def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
110 "imul{b}\t$src", []>; // AL,AH = AL*[mem8]
111let Defs = [AX,DX,EFLAGS], Uses = [AX] in
112def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
113 "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16]
114let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
115def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
116 "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32]
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000117let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in
118def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
119 "imul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
Chris Lattner6367cfc2010-10-05 16:39:12 +0000120}
121} // neverHasSideEffects
122
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000123
124let Defs = [EFLAGS] in {
125let Constraints = "$src1 = $dst" in {
126
127let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
128// Register-Register Signed Integer Multiply
129def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
130 "imul{w}\t{$src2, $dst|$dst, $src2}",
131 [(set GR16:$dst, EFLAGS,
132 (X86smul_flag GR16:$src1, GR16:$src2))]>, TB, OpSize;
133def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
134 "imul{l}\t{$src2, $dst|$dst, $src2}",
135 [(set GR32:$dst, EFLAGS,
136 (X86smul_flag GR32:$src1, GR32:$src2))]>, TB;
137def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst),
138 (ins GR64:$src1, GR64:$src2),
139 "imul{q}\t{$src2, $dst|$dst, $src2}",
140 [(set GR64:$dst, EFLAGS,
141 (X86smul_flag GR64:$src1, GR64:$src2))]>, TB;
142}
143
144// Register-Memory Signed Integer Multiply
145def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
146 (ins GR16:$src1, i16mem:$src2),
147 "imul{w}\t{$src2, $dst|$dst, $src2}",
148 [(set GR16:$dst, EFLAGS,
149 (X86smul_flag GR16:$src1, (load addr:$src2)))]>,
150 TB, OpSize;
151def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst),
152 (ins GR32:$src1, i32mem:$src2),
153 "imul{l}\t{$src2, $dst|$dst, $src2}",
154 [(set GR32:$dst, EFLAGS,
155 (X86smul_flag GR32:$src1, (load addr:$src2)))]>, TB;
156def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst),
157 (ins GR64:$src1, i64mem:$src2),
158 "imul{q}\t{$src2, $dst|$dst, $src2}",
159 [(set GR64:$dst, EFLAGS,
160 (X86smul_flag GR64:$src1, (load addr:$src2)))]>, TB;
161} // Constraints = "$src1 = $dst"
162
163} // Defs = [EFLAGS]
164
165// Suprisingly enough, these are not two address instructions!
166let Defs = [EFLAGS] in {
167// Register-Integer Signed Integer Multiply
168def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
169 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
170 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
171 [(set GR16:$dst, EFLAGS,
172 (X86smul_flag GR16:$src1, imm:$src2))]>, OpSize;
173def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
174 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
175 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
176 [(set GR16:$dst, EFLAGS,
177 (X86smul_flag GR16:$src1, i16immSExt8:$src2))]>,
178 OpSize;
179def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
180 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
181 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
182 [(set GR32:$dst, EFLAGS,
183 (X86smul_flag GR32:$src1, imm:$src2))]>;
184def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
185 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
186 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
187 [(set GR32:$dst, EFLAGS,
188 (X86smul_flag GR32:$src1, i32immSExt8:$src2))]>;
189def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32
190 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
191 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
192 [(set GR64:$dst, EFLAGS,
193 (X86smul_flag GR64:$src1, i64immSExt32:$src2))]>;
194def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
195 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
196 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
197 [(set GR64:$dst, EFLAGS,
198 (X86smul_flag GR64:$src1, i64immSExt8:$src2))]>;
199
200
201// Memory-Integer Signed Integer Multiply
202def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
203 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
204 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
205 [(set GR16:$dst, EFLAGS,
206 (X86smul_flag (load addr:$src1), imm:$src2))]>,
207 OpSize;
208def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
209 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
210 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
211 [(set GR16:$dst, EFLAGS,
212 (X86smul_flag (load addr:$src1),
213 i16immSExt8:$src2))]>, OpSize;
214def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
215 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
216 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
217 [(set GR32:$dst, EFLAGS,
218 (X86smul_flag (load addr:$src1), imm:$src2))]>;
219def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
220 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
221 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
222 [(set GR32:$dst, EFLAGS,
223 (X86smul_flag (load addr:$src1),
224 i32immSExt8:$src2))]>;
225def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32
226 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
227 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
228 [(set GR64:$dst, EFLAGS,
229 (X86smul_flag (load addr:$src1),
230 i64immSExt32:$src2))]>;
231def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
232 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
233 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
234 [(set GR64:$dst, EFLAGS,
235 (X86smul_flag (load addr:$src1),
236 i64immSExt8:$src2))]>;
237} // Defs = [EFLAGS]
238
239
240
241
Chris Lattner6367cfc2010-10-05 16:39:12 +0000242// unsigned division/remainder
243let Defs = [AL,EFLAGS,AX], Uses = [AX] in
244def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
245 "div{b}\t$src", []>;
246let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
247def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
248 "div{w}\t$src", []>, OpSize;
249let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
250def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
251 "div{l}\t$src", []>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000252// RDX:RAX/r64 = RAX,RDX
253let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
254def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src),
255 "div{q}\t$src", []>;
256
Chris Lattner6367cfc2010-10-05 16:39:12 +0000257let mayLoad = 1 in {
258let Defs = [AL,EFLAGS,AX], Uses = [AX] in
259def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
260 "div{b}\t$src", []>;
261let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
262def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
263 "div{w}\t$src", []>, OpSize;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000264let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX
Chris Lattner6367cfc2010-10-05 16:39:12 +0000265def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src),
266 "div{l}\t$src", []>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000267// RDX:RAX/[mem64] = RAX,RDX
268let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
269def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src),
270 "div{q}\t$src", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000271}
272
273// Signed division/remainder.
274let Defs = [AL,EFLAGS,AX], Uses = [AX] in
275def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
276 "idiv{b}\t$src", []>;
277let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
278def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
279 "idiv{w}\t$src", []>, OpSize;
280let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
281def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
282 "idiv{l}\t$src", []>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000283// RDX:RAX/r64 = RAX,RDX
284let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
285def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src),
286 "idiv{q}\t$src", []>;
287
Chris Lattner6367cfc2010-10-05 16:39:12 +0000288let mayLoad = 1, mayLoad = 1 in {
289let Defs = [AL,EFLAGS,AX], Uses = [AX] in
290def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
291 "idiv{b}\t$src", []>;
292let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
293def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
294 "idiv{w}\t$src", []>, OpSize;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000295let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX
Chris Lattner6367cfc2010-10-05 16:39:12 +0000296def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src),
Chris Lattner6367cfc2010-10-05 16:39:12 +0000297 "idiv{l}\t$src", []>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000298let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in // RDX:RAX/[mem64] = RAX,RDX
299def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src),
300 "idiv{q}\t$src", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000301}
302
303//===----------------------------------------------------------------------===//
304// Two address Instructions.
305//
Chris Lattner6367cfc2010-10-05 16:39:12 +0000306
307// unary instructions
308let CodeSize = 2 in {
309let Defs = [EFLAGS] in {
Chris Lattnerc7d46552010-10-05 16:52:25 +0000310let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000311def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src1),
312 "neg{b}\t$dst",
313 [(set GR8:$dst, (ineg GR8:$src1)),
314 (implicit EFLAGS)]>;
315def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src1),
316 "neg{w}\t$dst",
317 [(set GR16:$dst, (ineg GR16:$src1)),
318 (implicit EFLAGS)]>, OpSize;
319def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src1),
320 "neg{l}\t$dst",
321 [(set GR32:$dst, (ineg GR32:$src1)),
322 (implicit EFLAGS)]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000323def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src1), "neg{q}\t$dst",
324 [(set GR64:$dst, (ineg GR64:$src1)),
325 (implicit EFLAGS)]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000326} // Constraints = "$src1 = $dst"
327
328def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst),
329 "neg{b}\t$dst",
330 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
331 (implicit EFLAGS)]>;
332def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst),
333 "neg{w}\t$dst",
334 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
335 (implicit EFLAGS)]>, OpSize;
336def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst),
337 "neg{l}\t$dst",
338 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
339 (implicit EFLAGS)]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000340def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
341 [(store (ineg (loadi64 addr:$dst)), addr:$dst),
342 (implicit EFLAGS)]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000343} // Defs = [EFLAGS]
344
Chris Lattnerc7d46552010-10-05 16:52:25 +0000345
Chris Lattner508fc472010-10-05 21:09:45 +0000346// Note: NOT does not set EFLAGS!
Chris Lattnerc7d46552010-10-05 16:52:25 +0000347
348let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000349// Match xor -1 to not. Favors these over a move imm + xor to save code size.
350let AddedComplexity = 15 in {
351def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src1),
352 "not{b}\t$dst",
353 [(set GR8:$dst, (not GR8:$src1))]>;
354def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src1),
355 "not{w}\t$dst",
356 [(set GR16:$dst, (not GR16:$src1))]>, OpSize;
357def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src1),
358 "not{l}\t$dst",
359 [(set GR32:$dst, (not GR32:$src1))]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000360def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src1), "not{q}\t$dst",
361 [(set GR64:$dst, (not GR64:$src1))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000362}
Chris Lattnerc7d46552010-10-05 16:52:25 +0000363} // Constraints = "$src1 = $dst"
364
365def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst),
366 "not{b}\t$dst",
367 [(store (not (loadi8 addr:$dst)), addr:$dst)]>;
368def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst),
369 "not{w}\t$dst",
370 [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
371def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst),
372 "not{l}\t$dst",
373 [(store (not (loadi32 addr:$dst)), addr:$dst)]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000374def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
375 [(store (not (loadi64 addr:$dst)), addr:$dst)]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000376} // CodeSize
377
378// TODO: inc/dec is slow for P4, but fast for Pentium-M.
379let Defs = [EFLAGS] in {
Chris Lattnerc7d46552010-10-05 16:52:25 +0000380let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000381let CodeSize = 2 in
382def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
383 "inc{b}\t$dst",
384 [(set GR8:$dst, EFLAGS, (X86inc_flag GR8:$src1))]>;
385
386let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
387def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1),
388 "inc{w}\t$dst",
389 [(set GR16:$dst, EFLAGS, (X86inc_flag GR16:$src1))]>,
390 OpSize, Requires<[In32BitMode]>;
391def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1),
392 "inc{l}\t$dst",
393 [(set GR32:$dst, EFLAGS, (X86inc_flag GR32:$src1))]>,
394 Requires<[In32BitMode]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000395def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src1), "inc{q}\t$dst",
396 [(set GR64:$dst, EFLAGS, (X86inc_flag GR64:$src1))]>;
Chris Lattner10701922010-10-05 20:35:37 +0000397} // isConvertibleToThreeAddress = 1, CodeSize = 1
398
399
400// In 64-bit mode, single byte INC and DEC cannot be encoded.
401let isConvertibleToThreeAddress = 1, CodeSize = 2 in {
402// Can transform into LEA.
403def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
404 "inc{w}\t$dst",
405 [(set GR16:$dst, EFLAGS, (X86inc_flag GR16:$src1))]>,
406 OpSize, Requires<[In64BitMode]>;
407def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
408 "inc{l}\t$dst",
409 [(set GR32:$dst, EFLAGS, (X86inc_flag GR32:$src1))]>,
410 Requires<[In64BitMode]>;
411def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
412 "dec{w}\t$dst",
413 [(set GR16:$dst, EFLAGS, (X86dec_flag GR16:$src1))]>,
414 OpSize, Requires<[In64BitMode]>;
415def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
416 "dec{l}\t$dst",
417 [(set GR32:$dst, EFLAGS, (X86dec_flag GR32:$src1))]>,
418 Requires<[In64BitMode]>;
419} // isConvertibleToThreeAddress = 1, CodeSize = 2
420
Chris Lattnerc7d46552010-10-05 16:52:25 +0000421} // Constraints = "$src1 = $dst"
422
423let CodeSize = 2 in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000424 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
425 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
426 (implicit EFLAGS)]>;
427 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
428 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
429 (implicit EFLAGS)]>,
430 OpSize, Requires<[In32BitMode]>;
431 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
432 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
433 (implicit EFLAGS)]>,
434 Requires<[In32BitMode]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000435 def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
436 [(store (add (loadi64 addr:$dst), 1), addr:$dst),
437 (implicit EFLAGS)]>;
Chris Lattner10701922010-10-05 20:35:37 +0000438
439// These are duplicates of their 32-bit counterparts. Only needed so X86 knows
440// how to unfold them.
441// FIXME: What is this for??
442def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
443 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
444 (implicit EFLAGS)]>,
445 OpSize, Requires<[In64BitMode]>;
446def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
447 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
448 (implicit EFLAGS)]>,
449 Requires<[In64BitMode]>;
450def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
451 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
452 (implicit EFLAGS)]>,
453 OpSize, Requires<[In64BitMode]>;
454def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
455 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
456 (implicit EFLAGS)]>,
457 Requires<[In64BitMode]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000458} // CodeSize = 2
Chris Lattner6367cfc2010-10-05 16:39:12 +0000459
Chris Lattnerc7d46552010-10-05 16:52:25 +0000460let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000461let CodeSize = 2 in
462def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
463 "dec{b}\t$dst",
464 [(set GR8:$dst, EFLAGS, (X86dec_flag GR8:$src1))]>;
465let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
466def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1),
467 "dec{w}\t$dst",
468 [(set GR16:$dst, EFLAGS, (X86dec_flag GR16:$src1))]>,
469 OpSize, Requires<[In32BitMode]>;
470def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1),
471 "dec{l}\t$dst",
472 [(set GR32:$dst, EFLAGS, (X86dec_flag GR32:$src1))]>,
473 Requires<[In32BitMode]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000474def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src1), "dec{q}\t$dst",
475 [(set GR64:$dst, EFLAGS, (X86dec_flag GR64:$src1))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000476} // CodeSize = 2
Chris Lattnerc7d46552010-10-05 16:52:25 +0000477} // Constraints = "$src1 = $dst"
Chris Lattner6367cfc2010-10-05 16:39:12 +0000478
Chris Lattnerc7d46552010-10-05 16:52:25 +0000479
480let CodeSize = 2 in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000481 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
482 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
483 (implicit EFLAGS)]>;
484 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
485 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
486 (implicit EFLAGS)]>,
487 OpSize, Requires<[In32BitMode]>;
488 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
489 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
490 (implicit EFLAGS)]>,
491 Requires<[In32BitMode]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000492 def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
493 [(store (add (loadi64 addr:$dst), -1), addr:$dst),
494 (implicit EFLAGS)]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000495} // CodeSize = 2
Chris Lattner6367cfc2010-10-05 16:39:12 +0000496} // Defs = [EFLAGS]
497
Chris Lattner44402c02010-10-06 05:20:57 +0000498
Chris Lattner417b5432010-10-06 00:45:24 +0000499/// X86TypeInfo - This is a bunch of information that describes relevant X86
500/// information about value types. For example, it can tell you what the
501/// register class and preferred load to use.
502class X86TypeInfo<ValueType vt, string instrsuffix, RegisterClass regclass,
Chris Lattner44402c02010-10-06 05:20:57 +0000503 PatFrag loadnode, X86MemOperand memoperand,
Chris Lattnerb2fc4092010-10-06 05:55:42 +0000504 ImmType immkind, Operand immoperand,
Chris Lattner08808f92010-10-06 05:28:38 +0000505 bit hasOddOpcode, bit hasOpSizePrefix, bit hasREX_WPrefix> {
Chris Lattner417b5432010-10-06 00:45:24 +0000506 /// VT - This is the value type itself.
507 ValueType VT = vt;
508
509 /// InstrSuffix - This is the suffix used on instructions with this type. For
510 /// example, i8 -> "b", i16 -> "w", i32 -> "l", i64 -> "q".
511 string InstrSuffix = instrsuffix;
512
513 /// RegClass - This is the register class associated with this type. For
514 /// example, i8 -> GR8, i16 -> GR16, i32 -> GR32, i64 -> GR64.
515 RegisterClass RegClass = regclass;
516
517 /// LoadNode - This is the load node associated with this type. For
518 /// example, i8 -> loadi8, i16 -> loadi16, i32 -> loadi32, i64 -> loadi64.
519 PatFrag LoadNode = loadnode;
520
521 /// MemOperand - This is the memory operand associated with this type. For
522 /// example, i8 -> i8mem, i16 -> i16mem, i32 -> i32mem, i64 -> i64mem.
523 X86MemOperand MemOperand = memoperand;
Chris Lattner44402c02010-10-06 05:20:57 +0000524
Chris Lattnerb2fc4092010-10-06 05:55:42 +0000525 /// ImmEncoding - This is the encoding of an immediate of this type. For
526 /// example, i8 -> Imm8, i16 -> Imm16, i32 -> Imm32. Note that i64 -> Imm32
527 /// since the immediate fields of i64 instructions is a 32-bit sign extended
528 /// value.
529 ImmType ImmEncoding = immkind;
530
531 /// ImmOperand - This is the operand kind of an immediate of this type. For
532 /// example, i8 -> i8imm, i16 -> i16imm, i32 -> i32imm. Note that i64 ->
533 /// i64i32imm since the immediate fields of i64 instructions is a 32-bit sign
534 /// extended value.
535 Operand ImmOperand = immoperand;
536
Chris Lattner08808f92010-10-06 05:28:38 +0000537 /// HasOddOpcode - This bit is true if the instruction should have an odd (as
538 /// opposed to even) opcode. Operations on i8 are usually even, operations on
539 /// other datatypes are odd.
540 bit HasOddOpcode = hasOddOpcode;
541
Chris Lattner44402c02010-10-06 05:20:57 +0000542 /// HasOpSizePrefix - This bit is set to true if the instruction should have
543 /// the 0x66 operand size prefix. This is set for i16 types.
544 bit HasOpSizePrefix = hasOpSizePrefix;
545
546 /// HasREX_WPrefix - This bit is set to true if the instruction should have
547 /// the 0x40 REX prefix. This is set for i64 types.
548 bit HasREX_WPrefix = hasREX_WPrefix;
Chris Lattner417b5432010-10-06 00:45:24 +0000549}
Chris Lattnere00047c2010-10-05 23:32:05 +0000550
Chris Lattnerb2fc4092010-10-06 05:55:42 +0000551def Xi8 : X86TypeInfo<i8 , "b", GR8 , loadi8 , i8mem , Imm8 , i8imm ,
552 0, 0, 0>;
553def Xi16 : X86TypeInfo<i16, "w", GR16, loadi16, i16mem, Imm16, i16imm,
554 1, 1, 0>;
555def Xi32 : X86TypeInfo<i32, "l", GR32, loadi32, i32mem, Imm32, i32imm,
556 1, 0, 0>;
557def Xi64 : X86TypeInfo<i64, "q", GR64, loadi64, i64mem, Imm32, i64i32imm,
558 1, 0, 1>;
Chris Lattner44402c02010-10-06 05:20:57 +0000559
560/// ITy - This instruction base class takes the type info for the instruction.
561/// Using this, it:
562/// 1. Concatenates together the instruction mnemonic with the appropriate
563/// suffix letter, a tab, and the arguments.
564/// 2. Infers whether the instruction should have a 0x66 prefix byte.
565/// 3. Infers whether the instruction should have a 0x40 REX_W prefix.
Chris Lattner08808f92010-10-06 05:28:38 +0000566/// 4. Infers whether the low bit of the opcode should be 0 (for i8 operations)
567/// or 1 (for i16,i32,i64 operations).
Chris Lattnerb2fc4092010-10-06 05:55:42 +0000568class ITy<bits<8> opcode, Format f, X86TypeInfo typeinfo, dag outs, dag ins,
Chris Lattner44402c02010-10-06 05:20:57 +0000569 string mnemonic, string args, list<dag> pattern>
Chris Lattner08808f92010-10-06 05:28:38 +0000570 : I<{opcode{7}, opcode{6}, opcode{5}, opcode{4},
571 opcode{3}, opcode{2}, opcode{1}, typeinfo.HasOddOpcode },
572 f, outs, ins,
Chris Lattner44402c02010-10-06 05:20:57 +0000573 !strconcat(mnemonic, "{", typeinfo.InstrSuffix, "}\t", args), pattern> {
574
575 // Infer instruction prefixes from type info.
576 let hasOpSizePrefix = typeinfo.HasOpSizePrefix;
577 let hasREX_WPrefix = typeinfo.HasREX_WPrefix;
578}
Chris Lattner417b5432010-10-06 00:45:24 +0000579
580
581class BinOpRR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner3ab0b592010-10-06 05:35:22 +0000582 SDNode opnode>
583 : ITy<opcode, MRMDestReg, typeinfo,
Chris Lattner44402c02010-10-06 05:20:57 +0000584 (outs typeinfo.RegClass:$dst),
585 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
586 mnemonic, "{$src2, $dst|$dst, $src2}",
587 [(set typeinfo.RegClass:$dst, EFLAGS,
588 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))]>;
Chris Lattnere00047c2010-10-05 23:32:05 +0000589
Chris Lattner3ab0b592010-10-06 05:35:22 +0000590class BinOpRR_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo>
591 : ITy<opcode, MRMSrcReg, typeinfo,
592 (outs typeinfo.RegClass:$dst),
593 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
594 mnemonic, "{$src2, $dst|$dst, $src2}", []> {
595 // The disassembler should know about this, but not the asmparser.
596 let isCodeGenOnly = 1;
597}
Chris Lattnerff27af22010-10-06 00:30:49 +0000598
Chris Lattner417b5432010-10-06 00:45:24 +0000599class BinOpRM<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerda4b3612010-10-06 04:58:43 +0000600 SDNode opnode>
Chris Lattner44402c02010-10-06 05:20:57 +0000601 : ITy<opcode, MRMSrcMem, typeinfo,
602 (outs typeinfo.RegClass:$dst),
603 (ins typeinfo.RegClass:$src1, typeinfo.MemOperand:$src2),
604 mnemonic, "{$src2, $dst|$dst, $src2}",
605 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattnerda4b3612010-10-06 04:58:43 +0000606 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>;
Chris Lattnerff27af22010-10-06 00:30:49 +0000607
Chris Lattnerb2fc4092010-10-06 05:55:42 +0000608class BinOpRI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
609 SDNode opnode, Format f>
610 : ITy<opcode, f, typeinfo,
611 (outs typeinfo.RegClass:$dst),
612 (ins typeinfo.RegClass:$src1, typeinfo.ImmOperand:$src2),
613 mnemonic, "{$src2, $dst|$dst, $src2}",
614 [(set typeinfo.RegClass:$dst, EFLAGS,
615 (opnode typeinfo.RegClass:$src1, imm:$src2))]> {
616 let ImmT = typeinfo.ImmEncoding;
617}
Chris Lattnerff27af22010-10-06 00:30:49 +0000618
Chris Lattner3ab0b592010-10-06 05:35:22 +0000619
620
Chris Lattnerc7d46552010-10-05 16:52:25 +0000621// Logical operators.
Chris Lattner6367cfc2010-10-05 16:39:12 +0000622let Defs = [EFLAGS] in {
Chris Lattnerc7d46552010-10-05 16:52:25 +0000623let Constraints = "$src1 = $dst" in {
Chris Lattnere00047c2010-10-05 23:32:05 +0000624
Chris Lattner6367cfc2010-10-05 16:39:12 +0000625let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y
Chris Lattner3ab0b592010-10-06 05:35:22 +0000626def AND8rr : BinOpRR<0x20, "and", Xi8 , X86and_flag>;
627def AND16rr : BinOpRR<0x20, "and", Xi16, X86and_flag>;
628def AND32rr : BinOpRR<0x20, "and", Xi32, X86and_flag>;
629def AND64rr : BinOpRR<0x20, "and", Xi64, X86and_flag>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000630} // isCommutable
631
Chris Lattner6367cfc2010-10-05 16:39:12 +0000632
633// AND instructions with the destination register in REG and the source register
634// in R/M. Included for the disassembler.
Chris Lattner3ab0b592010-10-06 05:35:22 +0000635
636def AND8rr_REV : BinOpRR_Rev<0x22, "and", Xi8>;
637def AND16rr_REV : BinOpRR_Rev<0x22, "and", Xi16>;
638def AND32rr_REV : BinOpRR_Rev<0x22, "and", Xi32>;
639def AND64rr_REV : BinOpRR_Rev<0x22, "and", Xi64>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000640
Chris Lattnerda4b3612010-10-06 04:58:43 +0000641def AND8rm : BinOpRM<0x22, "and", Xi8 , X86and_flag>;
Chris Lattner08808f92010-10-06 05:28:38 +0000642def AND16rm : BinOpRM<0x22, "and", Xi16, X86and_flag>;
643def AND32rm : BinOpRM<0x22, "and", Xi32, X86and_flag>;
644def AND64rm : BinOpRM<0x22, "and", Xi64, X86and_flag>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000645
Chris Lattnerb2fc4092010-10-06 05:55:42 +0000646def AND8ri : BinOpRI<0x80, "and", Xi8 , X86and_flag, MRM4r>;
647def AND16ri : BinOpRI<0x80, "and", Xi16, X86and_flag, MRM4r>;
648def AND32ri : BinOpRI<0x80, "and", Xi32, X86and_flag, MRM4r>;
649
Chris Lattner10701922010-10-05 20:35:37 +0000650def AND64ri32 : RIi32<0x81, MRM4r,
651 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
652 "and{q}\t{$src2, $dst|$dst, $src2}",
653 [(set GR64:$dst, EFLAGS,
654 (X86and_flag GR64:$src1, i64immSExt32:$src2))]>;
655
Chris Lattner6367cfc2010-10-05 16:39:12 +0000656def AND16ri8 : Ii8<0x83, MRM4r,
657 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
658 "and{w}\t{$src2, $dst|$dst, $src2}",
659 [(set GR16:$dst, EFLAGS, (X86and_flag GR16:$src1,
660 i16immSExt8:$src2))]>,
661 OpSize;
662def AND32ri8 : Ii8<0x83, MRM4r,
663 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
664 "and{l}\t{$src2, $dst|$dst, $src2}",
665 [(set GR32:$dst, EFLAGS, (X86and_flag GR32:$src1,
666 i32immSExt8:$src2))]>;
Chris Lattner10701922010-10-05 20:35:37 +0000667def AND64ri8 : RIi8<0x83, MRM4r,
668 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
669 "and{q}\t{$src2, $dst|$dst, $src2}",
670 [(set GR64:$dst, EFLAGS,
671 (X86and_flag GR64:$src1, i64immSExt8:$src2))]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000672} // Constraints = "$src1 = $dst"
Chris Lattner6367cfc2010-10-05 16:39:12 +0000673
Chris Lattnerc7d46552010-10-05 16:52:25 +0000674def AND8mr : I<0x20, MRMDestMem,
675 (outs), (ins i8mem :$dst, GR8 :$src),
676 "and{b}\t{$src, $dst|$dst, $src}",
677 [(store (and (load addr:$dst), GR8:$src), addr:$dst),
678 (implicit EFLAGS)]>;
679def AND16mr : I<0x21, MRMDestMem,
680 (outs), (ins i16mem:$dst, GR16:$src),
681 "and{w}\t{$src, $dst|$dst, $src}",
682 [(store (and (load addr:$dst), GR16:$src), addr:$dst),
683 (implicit EFLAGS)]>,
684 OpSize;
685def AND32mr : I<0x21, MRMDestMem,
686 (outs), (ins i32mem:$dst, GR32:$src),
687 "and{l}\t{$src, $dst|$dst, $src}",
688 [(store (and (load addr:$dst), GR32:$src), addr:$dst),
689 (implicit EFLAGS)]>;
Chris Lattner10701922010-10-05 20:35:37 +0000690def AND64mr : RI<0x21, MRMDestMem,
691 (outs), (ins i64mem:$dst, GR64:$src),
692 "and{q}\t{$src, $dst|$dst, $src}",
693 [(store (and (load addr:$dst), GR64:$src), addr:$dst),
694 (implicit EFLAGS)]>;
695
Chris Lattnerc7d46552010-10-05 16:52:25 +0000696def AND8mi : Ii8<0x80, MRM4m,
697 (outs), (ins i8mem :$dst, i8imm :$src),
Chris Lattner6367cfc2010-10-05 16:39:12 +0000698 "and{b}\t{$src, $dst|$dst, $src}",
Chris Lattnerc7d46552010-10-05 16:52:25 +0000699 [(store (and (loadi8 addr:$dst), imm:$src), addr:$dst),
700 (implicit EFLAGS)]>;
701def AND16mi : Ii16<0x81, MRM4m,
702 (outs), (ins i16mem:$dst, i16imm:$src),
703 "and{w}\t{$src, $dst|$dst, $src}",
704 [(store (and (loadi16 addr:$dst), imm:$src), addr:$dst),
705 (implicit EFLAGS)]>,
706 OpSize;
707def AND32mi : Ii32<0x81, MRM4m,
708 (outs), (ins i32mem:$dst, i32imm:$src),
709 "and{l}\t{$src, $dst|$dst, $src}",
710 [(store (and (loadi32 addr:$dst), imm:$src), addr:$dst),
711 (implicit EFLAGS)]>;
Chris Lattner10701922010-10-05 20:35:37 +0000712def AND64mi32 : RIi32<0x81, MRM4m,
713 (outs), (ins i64mem:$dst, i64i32imm:$src),
714 "and{q}\t{$src, $dst|$dst, $src}",
715 [(store (and (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
716 (implicit EFLAGS)]>;
717
Chris Lattnerc7d46552010-10-05 16:52:25 +0000718def AND16mi8 : Ii8<0x83, MRM4m,
719 (outs), (ins i16mem:$dst, i16i8imm :$src),
Chris Lattner6367cfc2010-10-05 16:39:12 +0000720 "and{w}\t{$src, $dst|$dst, $src}",
Chris Lattnerc7d46552010-10-05 16:52:25 +0000721 [(store (and (load addr:$dst), i16immSExt8:$src), addr:$dst),
722 (implicit EFLAGS)]>,
Chris Lattner6367cfc2010-10-05 16:39:12 +0000723 OpSize;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000724def AND32mi8 : Ii8<0x83, MRM4m,
725 (outs), (ins i32mem:$dst, i32i8imm :$src),
Chris Lattner6367cfc2010-10-05 16:39:12 +0000726 "and{l}\t{$src, $dst|$dst, $src}",
Chris Lattnerc7d46552010-10-05 16:52:25 +0000727 [(store (and (load addr:$dst), i32immSExt8:$src), addr:$dst),
728 (implicit EFLAGS)]>;
Chris Lattner10701922010-10-05 20:35:37 +0000729def AND64mi8 : RIi8<0x83, MRM4m,
730 (outs), (ins i64mem:$dst, i64i8imm :$src),
731 "and{q}\t{$src, $dst|$dst, $src}",
732 [(store (and (load addr:$dst), i64immSExt8:$src), addr:$dst),
733 (implicit EFLAGS)]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000734
Chris Lattnerc7d46552010-10-05 16:52:25 +0000735// FIXME: Implicitly modifiers AL.
736def AND8i8 : Ii8<0x24, RawFrm, (outs), (ins i8imm:$src),
737 "and{b}\t{$src, %al|%al, $src}", []>;
738def AND16i16 : Ii16<0x25, RawFrm, (outs), (ins i16imm:$src),
739 "and{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
740def AND32i32 : Ii32<0x25, RawFrm, (outs), (ins i32imm:$src),
741 "and{l}\t{$src, %eax|%eax, $src}", []>;
Chris Lattner10701922010-10-05 20:35:37 +0000742def AND64i32 : RIi32<0x25, RawFrm, (outs), (ins i64i32imm:$src),
743 "and{q}\t{$src, %rax|%rax, $src}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000744
Chris Lattnerc7d46552010-10-05 16:52:25 +0000745let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000746
747let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y
748def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst),
749 (ins GR8 :$src1, GR8 :$src2),
750 "or{b}\t{$src2, $dst|$dst, $src2}",
751 [(set GR8:$dst, EFLAGS, (X86or_flag GR8:$src1, GR8:$src2))]>;
752def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst),
753 (ins GR16:$src1, GR16:$src2),
754 "or{w}\t{$src2, $dst|$dst, $src2}",
755 [(set GR16:$dst, EFLAGS, (X86or_flag GR16:$src1,GR16:$src2))]>,
756 OpSize;
757def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst),
758 (ins GR32:$src1, GR32:$src2),
759 "or{l}\t{$src2, $dst|$dst, $src2}",
760 [(set GR32:$dst, EFLAGS, (X86or_flag GR32:$src1,GR32:$src2))]>;
Chris Lattner10701922010-10-05 20:35:37 +0000761def OR64rr : RI<0x09, MRMDestReg, (outs GR64:$dst),
762 (ins GR64:$src1, GR64:$src2),
763 "or{q}\t{$src2, $dst|$dst, $src2}",
764 [(set GR64:$dst, EFLAGS,
765 (X86or_flag GR64:$src1, GR64:$src2))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000766}
767
768// OR instructions with the destination register in REG and the source register
769// in R/M. Included for the disassembler.
770let isCodeGenOnly = 1 in {
771def OR8rr_REV : I<0x0A, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
772 "or{b}\t{$src2, $dst|$dst, $src2}", []>;
773def OR16rr_REV : I<0x0B, MRMSrcReg, (outs GR16:$dst),
774 (ins GR16:$src1, GR16:$src2),
775 "or{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
776def OR32rr_REV : I<0x0B, MRMSrcReg, (outs GR32:$dst),
777 (ins GR32:$src1, GR32:$src2),
778 "or{l}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner10701922010-10-05 20:35:37 +0000779def OR64rr_REV : RI<0x0B, MRMSrcReg, (outs GR64:$dst),
780 (ins GR64:$src1, GR64:$src2),
781 "or{q}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000782}
783
784def OR8rm : I<0x0A, MRMSrcMem, (outs GR8 :$dst),
785 (ins GR8 :$src1, i8mem :$src2),
786 "or{b}\t{$src2, $dst|$dst, $src2}",
787 [(set GR8:$dst, EFLAGS, (X86or_flag GR8:$src1,
788 (load addr:$src2)))]>;
789def OR16rm : I<0x0B, MRMSrcMem, (outs GR16:$dst),
790 (ins GR16:$src1, i16mem:$src2),
791 "or{w}\t{$src2, $dst|$dst, $src2}",
792 [(set GR16:$dst, EFLAGS, (X86or_flag GR16:$src1,
793 (load addr:$src2)))]>,
794 OpSize;
795def OR32rm : I<0x0B, MRMSrcMem, (outs GR32:$dst),
796 (ins GR32:$src1, i32mem:$src2),
797 "or{l}\t{$src2, $dst|$dst, $src2}",
798 [(set GR32:$dst, EFLAGS, (X86or_flag GR32:$src1,
799 (load addr:$src2)))]>;
Chris Lattner10701922010-10-05 20:35:37 +0000800def OR64rm : RI<0x0B, MRMSrcMem , (outs GR64:$dst),
801 (ins GR64:$src1, i64mem:$src2),
802 "or{q}\t{$src2, $dst|$dst, $src2}",
803 [(set GR64:$dst, EFLAGS,
804 (X86or_flag GR64:$src1, (load addr:$src2)))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000805
806def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst),
807 (ins GR8 :$src1, i8imm:$src2),
808 "or{b}\t{$src2, $dst|$dst, $src2}",
809 [(set GR8:$dst,EFLAGS, (X86or_flag GR8:$src1, imm:$src2))]>;
810def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst),
811 (ins GR16:$src1, i16imm:$src2),
812 "or{w}\t{$src2, $dst|$dst, $src2}",
813 [(set GR16:$dst, EFLAGS, (X86or_flag GR16:$src1,
814 imm:$src2))]>, OpSize;
815def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst),
816 (ins GR32:$src1, i32imm:$src2),
817 "or{l}\t{$src2, $dst|$dst, $src2}",
818 [(set GR32:$dst, EFLAGS, (X86or_flag GR32:$src1,
819 imm:$src2))]>;
Chris Lattner10701922010-10-05 20:35:37 +0000820def OR64ri32 : RIi32<0x81, MRM1r, (outs GR64:$dst),
821 (ins GR64:$src1, i64i32imm:$src2),
822 "or{q}\t{$src2, $dst|$dst, $src2}",
823 [(set GR64:$dst, EFLAGS,
824 (X86or_flag GR64:$src1, i64immSExt32:$src2))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000825
826def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst),
827 (ins GR16:$src1, i16i8imm:$src2),
828 "or{w}\t{$src2, $dst|$dst, $src2}",
829 [(set GR16:$dst, EFLAGS, (X86or_flag GR16:$src1,
830 i16immSExt8:$src2))]>, OpSize;
831def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst),
832 (ins GR32:$src1, i32i8imm:$src2),
833 "or{l}\t{$src2, $dst|$dst, $src2}",
834 [(set GR32:$dst, EFLAGS, (X86or_flag GR32:$src1,
835 i32immSExt8:$src2))]>;
Chris Lattner10701922010-10-05 20:35:37 +0000836def OR64ri8 : RIi8<0x83, MRM1r, (outs GR64:$dst),
837 (ins GR64:$src1, i64i8imm:$src2),
838 "or{q}\t{$src2, $dst|$dst, $src2}",
839 [(set GR64:$dst, EFLAGS,
840 (X86or_flag GR64:$src1, i64immSExt8:$src2))]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000841} // Constraints = "$src1 = $dst"
Chris Lattner6367cfc2010-10-05 16:39:12 +0000842
Chris Lattnerc7d46552010-10-05 16:52:25 +0000843def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
844 "or{b}\t{$src, $dst|$dst, $src}",
845 [(store (or (load addr:$dst), GR8:$src), addr:$dst),
846 (implicit EFLAGS)]>;
847def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
848 "or{w}\t{$src, $dst|$dst, $src}",
849 [(store (or (load addr:$dst), GR16:$src), addr:$dst),
850 (implicit EFLAGS)]>, OpSize;
851def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
852 "or{l}\t{$src, $dst|$dst, $src}",
853 [(store (or (load addr:$dst), GR32:$src), addr:$dst),
854 (implicit EFLAGS)]>;
Chris Lattner10701922010-10-05 20:35:37 +0000855def OR64mr : RI<0x09, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
856 "or{q}\t{$src, $dst|$dst, $src}",
857 [(store (or (load addr:$dst), GR64:$src), addr:$dst),
858 (implicit EFLAGS)]>;
859
Chris Lattnerc7d46552010-10-05 16:52:25 +0000860def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
861 "or{b}\t{$src, $dst|$dst, $src}",
862 [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst),
863 (implicit EFLAGS)]>;
864def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src),
865 "or{w}\t{$src, $dst|$dst, $src}",
866 [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst),
867 (implicit EFLAGS)]>,
868 OpSize;
869def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src),
870 "or{l}\t{$src, $dst|$dst, $src}",
871 [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst),
872 (implicit EFLAGS)]>;
Chris Lattner10701922010-10-05 20:35:37 +0000873def OR64mi32 : RIi32<0x81, MRM1m, (outs), (ins i64mem:$dst, i64i32imm:$src),
874 "or{q}\t{$src, $dst|$dst, $src}",
875 [(store (or (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
876 (implicit EFLAGS)]>;
877
Chris Lattnerc7d46552010-10-05 16:52:25 +0000878def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src),
879 "or{w}\t{$src, $dst|$dst, $src}",
880 [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst),
881 (implicit EFLAGS)]>,
882 OpSize;
883def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src),
884 "or{l}\t{$src, $dst|$dst, $src}",
885 [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst),
886 (implicit EFLAGS)]>;
Chris Lattner10701922010-10-05 20:35:37 +0000887def OR64mi8 : RIi8<0x83, MRM1m, (outs), (ins i64mem:$dst, i64i8imm:$src),
888 "or{q}\t{$src, $dst|$dst, $src}",
889 [(store (or (load addr:$dst), i64immSExt8:$src), addr:$dst),
890 (implicit EFLAGS)]>;
891
Chris Lattnerc7d46552010-10-05 16:52:25 +0000892def OR8i8 : Ii8 <0x0C, RawFrm, (outs), (ins i8imm:$src),
893 "or{b}\t{$src, %al|%al, $src}", []>;
894def OR16i16 : Ii16 <0x0D, RawFrm, (outs), (ins i16imm:$src),
895 "or{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
896def OR32i32 : Ii32 <0x0D, RawFrm, (outs), (ins i32imm:$src),
897 "or{l}\t{$src, %eax|%eax, $src}", []>;
Chris Lattner10701922010-10-05 20:35:37 +0000898def OR64i32 : RIi32<0x0D, RawFrm, (outs), (ins i64i32imm:$src),
899 "or{q}\t{$src, %rax|%rax, $src}", []>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000900
901
902let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000903
904let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y
905 def XOR8rr : I<0x30, MRMDestReg,
906 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
907 "xor{b}\t{$src2, $dst|$dst, $src2}",
908 [(set GR8:$dst, EFLAGS, (X86xor_flag GR8:$src1,
909 GR8:$src2))]>;
910 def XOR16rr : I<0x31, MRMDestReg,
911 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
912 "xor{w}\t{$src2, $dst|$dst, $src2}",
913 [(set GR16:$dst, EFLAGS, (X86xor_flag GR16:$src1,
914 GR16:$src2))]>, OpSize;
915 def XOR32rr : I<0x31, MRMDestReg,
916 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
917 "xor{l}\t{$src2, $dst|$dst, $src2}",
918 [(set GR32:$dst, EFLAGS, (X86xor_flag GR32:$src1,
919 GR32:$src2))]>;
Chris Lattner10701922010-10-05 20:35:37 +0000920 def XOR64rr : RI<0x31, MRMDestReg, (outs GR64:$dst),
921 (ins GR64:$src1, GR64:$src2),
922 "xor{q}\t{$src2, $dst|$dst, $src2}",
923 [(set GR64:$dst, EFLAGS,
924 (X86xor_flag GR64:$src1, GR64:$src2))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000925} // isCommutable = 1
926
927// XOR instructions with the destination register in REG and the source register
928// in R/M. Included for the disassembler.
929let isCodeGenOnly = 1 in {
930def XOR8rr_REV : I<0x32, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
931 "xor{b}\t{$src2, $dst|$dst, $src2}", []>;
932def XOR16rr_REV : I<0x33, MRMSrcReg, (outs GR16:$dst),
933 (ins GR16:$src1, GR16:$src2),
934 "xor{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
935def XOR32rr_REV : I<0x33, MRMSrcReg, (outs GR32:$dst),
936 (ins GR32:$src1, GR32:$src2),
937 "xor{l}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner10701922010-10-05 20:35:37 +0000938def XOR64rr_REV : RI<0x33, MRMSrcReg, (outs GR64:$dst),
939 (ins GR64:$src1, GR64:$src2),
940 "xor{q}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000941}
942
943def XOR8rm : I<0x32, MRMSrcMem,
944 (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2),
945 "xor{b}\t{$src2, $dst|$dst, $src2}",
946 [(set GR8:$dst, EFLAGS, (X86xor_flag GR8:$src1,
947 (load addr:$src2)))]>;
948def XOR16rm : I<0x33, MRMSrcMem,
949 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
950 "xor{w}\t{$src2, $dst|$dst, $src2}",
951 [(set GR16:$dst, EFLAGS, (X86xor_flag GR16:$src1,
952 (load addr:$src2)))]>,
953 OpSize;
954def XOR32rm : I<0x33, MRMSrcMem,
955 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
956 "xor{l}\t{$src2, $dst|$dst, $src2}",
957 [(set GR32:$dst, EFLAGS, (X86xor_flag GR32:$src1,
958 (load addr:$src2)))]>;
Chris Lattner10701922010-10-05 20:35:37 +0000959def XOR64rm : RI<0x33, MRMSrcMem, (outs GR64:$dst),
960 (ins GR64:$src1, i64mem:$src2),
961 "xor{q}\t{$src2, $dst|$dst, $src2}",
962 [(set GR64:$dst, EFLAGS,
963 (X86xor_flag GR64:$src1, (load addr:$src2)))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000964
965def XOR8ri : Ii8<0x80, MRM6r,
966 (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
967 "xor{b}\t{$src2, $dst|$dst, $src2}",
968 [(set GR8:$dst, EFLAGS, (X86xor_flag GR8:$src1, imm:$src2))]>;
969def XOR16ri : Ii16<0x81, MRM6r,
970 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
971 "xor{w}\t{$src2, $dst|$dst, $src2}",
972 [(set GR16:$dst, EFLAGS, (X86xor_flag GR16:$src1,
973 imm:$src2))]>, OpSize;
974def XOR32ri : Ii32<0x81, MRM6r,
975 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
976 "xor{l}\t{$src2, $dst|$dst, $src2}",
977 [(set GR32:$dst, EFLAGS, (X86xor_flag GR32:$src1,
978 imm:$src2))]>;
Chris Lattner10701922010-10-05 20:35:37 +0000979def XOR64ri32 : RIi32<0x81, MRM6r,
980 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
981 "xor{q}\t{$src2, $dst|$dst, $src2}",
982 [(set GR64:$dst, EFLAGS,
983 (X86xor_flag GR64:$src1, i64immSExt32:$src2))]>;
984
Chris Lattner6367cfc2010-10-05 16:39:12 +0000985def XOR16ri8 : Ii8<0x83, MRM6r,
986 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
987 "xor{w}\t{$src2, $dst|$dst, $src2}",
988 [(set GR16:$dst, EFLAGS, (X86xor_flag GR16:$src1,
989 i16immSExt8:$src2))]>,
990 OpSize;
991def XOR32ri8 : Ii8<0x83, MRM6r,
992 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
993 "xor{l}\t{$src2, $dst|$dst, $src2}",
994 [(set GR32:$dst, EFLAGS, (X86xor_flag GR32:$src1,
995 i32immSExt8:$src2))]>;
Chris Lattner10701922010-10-05 20:35:37 +0000996def XOR64ri8 : RIi8<0x83, MRM6r, (outs GR64:$dst),
997 (ins GR64:$src1, i64i8imm:$src2),
998 "xor{q}\t{$src2, $dst|$dst, $src2}",
999 [(set GR64:$dst, EFLAGS,
1000 (X86xor_flag GR64:$src1, i64immSExt8:$src2))]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001001} // Constraints = "$src1 = $dst"
Chris Lattner6367cfc2010-10-05 16:39:12 +00001002
Chris Lattnerc7d46552010-10-05 16:52:25 +00001003
1004def XOR8mr : I<0x30, MRMDestMem,
1005 (outs), (ins i8mem :$dst, GR8 :$src),
1006 "xor{b}\t{$src, $dst|$dst, $src}",
1007 [(store (xor (load addr:$dst), GR8:$src), addr:$dst),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001008 (implicit EFLAGS)]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001009def XOR16mr : I<0x31, MRMDestMem,
1010 (outs), (ins i16mem:$dst, GR16:$src),
1011 "xor{w}\t{$src, $dst|$dst, $src}",
1012 [(store (xor (load addr:$dst), GR16:$src), addr:$dst),
1013 (implicit EFLAGS)]>,
1014 OpSize;
1015def XOR32mr : I<0x31, MRMDestMem,
1016 (outs), (ins i32mem:$dst, GR32:$src),
1017 "xor{l}\t{$src, $dst|$dst, $src}",
1018 [(store (xor (load addr:$dst), GR32:$src), addr:$dst),
1019 (implicit EFLAGS)]>;
Chris Lattner10701922010-10-05 20:35:37 +00001020def XOR64mr : RI<0x31, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
1021 "xor{q}\t{$src, $dst|$dst, $src}",
1022 [(store (xor (load addr:$dst), GR64:$src), addr:$dst),
1023 (implicit EFLAGS)]>;
1024
Chris Lattnerc7d46552010-10-05 16:52:25 +00001025def XOR8mi : Ii8<0x80, MRM6m,
1026 (outs), (ins i8mem :$dst, i8imm :$src),
1027 "xor{b}\t{$src, $dst|$dst, $src}",
1028 [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst),
1029 (implicit EFLAGS)]>;
1030def XOR16mi : Ii16<0x81, MRM6m,
1031 (outs), (ins i16mem:$dst, i16imm:$src),
1032 "xor{w}\t{$src, $dst|$dst, $src}",
1033 [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst),
1034 (implicit EFLAGS)]>,
1035 OpSize;
1036def XOR32mi : Ii32<0x81, MRM6m,
1037 (outs), (ins i32mem:$dst, i32imm:$src),
1038 "xor{l}\t{$src, $dst|$dst, $src}",
1039 [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst),
1040 (implicit EFLAGS)]>;
Chris Lattner10701922010-10-05 20:35:37 +00001041def XOR64mi32 : RIi32<0x81, MRM6m, (outs), (ins i64mem:$dst, i64i32imm:$src),
1042 "xor{q}\t{$src, $dst|$dst, $src}",
1043 [(store (xor (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
1044 (implicit EFLAGS)]>;
1045
Chris Lattnerc7d46552010-10-05 16:52:25 +00001046def XOR16mi8 : Ii8<0x83, MRM6m,
1047 (outs), (ins i16mem:$dst, i16i8imm :$src),
1048 "xor{w}\t{$src, $dst|$dst, $src}",
1049 [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst),
1050 (implicit EFLAGS)]>,
1051 OpSize;
1052def XOR32mi8 : Ii8<0x83, MRM6m,
1053 (outs), (ins i32mem:$dst, i32i8imm :$src),
1054 "xor{l}\t{$src, $dst|$dst, $src}",
1055 [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst),
1056 (implicit EFLAGS)]>;
Chris Lattner10701922010-10-05 20:35:37 +00001057def XOR64mi8 : RIi8<0x83, MRM6m, (outs), (ins i64mem:$dst, i64i8imm :$src),
1058 "xor{q}\t{$src, $dst|$dst, $src}",
1059 [(store (xor (load addr:$dst), i64immSExt8:$src), addr:$dst),
1060 (implicit EFLAGS)]>;
1061
Chris Lattnerc7d46552010-10-05 16:52:25 +00001062def XOR8i8 : Ii8 <0x34, RawFrm, (outs), (ins i8imm:$src),
1063 "xor{b}\t{$src, %al|%al, $src}", []>;
1064def XOR16i16 : Ii16<0x35, RawFrm, (outs), (ins i16imm:$src),
1065 "xor{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1066def XOR32i32 : Ii32<0x35, RawFrm, (outs), (ins i32imm:$src),
1067 "xor{l}\t{$src, %eax|%eax, $src}", []>;
Chris Lattner10701922010-10-05 20:35:37 +00001068def XOR64i32 : RIi32<0x35, RawFrm, (outs), (ins i64i32imm:$src),
1069 "xor{q}\t{$src, %rax|%rax, $src}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001070} // Defs = [EFLAGS]
1071
1072
1073// Arithmetic.
1074let Defs = [EFLAGS] in {
Chris Lattnerc7d46552010-10-05 16:52:25 +00001075let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +00001076let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y
1077// Register-Register Addition
1078def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst),
1079 (ins GR8 :$src1, GR8 :$src2),
1080 "add{b}\t{$src2, $dst|$dst, $src2}",
1081 [(set GR8:$dst, EFLAGS, (X86add_flag GR8:$src1, GR8:$src2))]>;
1082
1083let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
1084// Register-Register Addition
1085def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst),
1086 (ins GR16:$src1, GR16:$src2),
1087 "add{w}\t{$src2, $dst|$dst, $src2}",
1088 [(set GR16:$dst, EFLAGS, (X86add_flag GR16:$src1,
1089 GR16:$src2))]>, OpSize;
1090def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst),
1091 (ins GR32:$src1, GR32:$src2),
1092 "add{l}\t{$src2, $dst|$dst, $src2}",
1093 [(set GR32:$dst, EFLAGS, (X86add_flag GR32:$src1,
1094 GR32:$src2))]>;
Chris Lattner64227942010-10-05 16:59:08 +00001095def ADD64rr : RI<0x01, MRMDestReg, (outs GR64:$dst),
1096 (ins GR64:$src1, GR64:$src2),
1097 "add{q}\t{$src2, $dst|$dst, $src2}",
1098 [(set GR64:$dst, EFLAGS,
1099 (X86add_flag GR64:$src1, GR64:$src2))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001100} // end isConvertibleToThreeAddress
1101} // end isCommutable
1102
1103// These are alternate spellings for use by the disassembler, we mark them as
1104// code gen only to ensure they aren't matched by the assembler.
1105let isCodeGenOnly = 1 in {
Chris Lattner64227942010-10-05 16:59:08 +00001106 def ADD8rr_alt: I<0x02, MRMSrcReg,
1107 (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001108 "add{b}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner64227942010-10-05 16:59:08 +00001109 def ADD16rr_alt: I<0x03, MRMSrcReg,
1110 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001111 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
Chris Lattner64227942010-10-05 16:59:08 +00001112 def ADD32rr_alt: I<0x03, MRMSrcReg,
1113 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001114 "add{l}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner64227942010-10-05 16:59:08 +00001115 def ADD64rr_alt : RI<0x03, MRMSrcReg,
1116 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
1117 "add{l}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001118}
1119
1120// Register-Memory Addition
1121def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst),
1122 (ins GR8 :$src1, i8mem :$src2),
1123 "add{b}\t{$src2, $dst|$dst, $src2}",
1124 [(set GR8:$dst, EFLAGS, (X86add_flag GR8:$src1,
1125 (load addr:$src2)))]>;
1126def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst),
1127 (ins GR16:$src1, i16mem:$src2),
1128 "add{w}\t{$src2, $dst|$dst, $src2}",
1129 [(set GR16:$dst, EFLAGS, (X86add_flag GR16:$src1,
1130 (load addr:$src2)))]>, OpSize;
1131def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst),
1132 (ins GR32:$src1, i32mem:$src2),
1133 "add{l}\t{$src2, $dst|$dst, $src2}",
1134 [(set GR32:$dst, EFLAGS, (X86add_flag GR32:$src1,
1135 (load addr:$src2)))]>;
Chris Lattner64227942010-10-05 16:59:08 +00001136def ADD64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst),
1137 (ins GR64:$src1, i64mem:$src2),
1138 "add{q}\t{$src2, $dst|$dst, $src2}",
1139 [(set GR64:$dst, EFLAGS,
1140 (X86add_flag GR64:$src1, (load addr:$src2)))]>;
1141
Chris Lattner6367cfc2010-10-05 16:39:12 +00001142// Register-Integer Addition
1143def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
1144 "add{b}\t{$src2, $dst|$dst, $src2}",
1145 [(set GR8:$dst, EFLAGS,
1146 (X86add_flag GR8:$src1, imm:$src2))]>;
1147
1148let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
1149// Register-Integer Addition
1150def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst),
1151 (ins GR16:$src1, i16imm:$src2),
1152 "add{w}\t{$src2, $dst|$dst, $src2}",
1153 [(set GR16:$dst, EFLAGS,
1154 (X86add_flag GR16:$src1, imm:$src2))]>, OpSize;
1155def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst),
1156 (ins GR32:$src1, i32imm:$src2),
1157 "add{l}\t{$src2, $dst|$dst, $src2}",
1158 [(set GR32:$dst, EFLAGS,
1159 (X86add_flag GR32:$src1, imm:$src2))]>;
1160def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst),
1161 (ins GR16:$src1, i16i8imm:$src2),
1162 "add{w}\t{$src2, $dst|$dst, $src2}",
1163 [(set GR16:$dst, EFLAGS,
1164 (X86add_flag GR16:$src1, i16immSExt8:$src2))]>, OpSize;
1165def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst),
1166 (ins GR32:$src1, i32i8imm:$src2),
1167 "add{l}\t{$src2, $dst|$dst, $src2}",
1168 [(set GR32:$dst, EFLAGS,
1169 (X86add_flag GR32:$src1, i32immSExt8:$src2))]>;
Chris Lattner64227942010-10-05 16:59:08 +00001170def ADD64ri8 : RIi8<0x83, MRM0r, (outs GR64:$dst),
1171 (ins GR64:$src1, i64i8imm:$src2),
1172 "add{q}\t{$src2, $dst|$dst, $src2}",
1173 [(set GR64:$dst, EFLAGS,
1174 (X86add_flag GR64:$src1, i64immSExt8:$src2))]>;
1175def ADD64ri32 : RIi32<0x81, MRM0r, (outs GR64:$dst),
1176 (ins GR64:$src1, i64i32imm:$src2),
1177 "add{q}\t{$src2, $dst|$dst, $src2}",
1178 [(set GR64:$dst, EFLAGS,
1179 (X86add_flag GR64:$src1, i64immSExt32:$src2))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001180}
Chris Lattnerc7d46552010-10-05 16:52:25 +00001181} // Constraints = "$src1 = $dst"
Chris Lattner6367cfc2010-10-05 16:39:12 +00001182
Chris Lattnerc7d46552010-10-05 16:52:25 +00001183// Memory-Register Addition
1184def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
1185 "add{b}\t{$src2, $dst|$dst, $src2}",
1186 [(store (add (load addr:$dst), GR8:$src2), addr:$dst),
1187 (implicit EFLAGS)]>;
1188def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
1189 "add{w}\t{$src2, $dst|$dst, $src2}",
1190 [(store (add (load addr:$dst), GR16:$src2), addr:$dst),
1191 (implicit EFLAGS)]>, OpSize;
1192def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
1193 "add{l}\t{$src2, $dst|$dst, $src2}",
1194 [(store (add (load addr:$dst), GR32:$src2), addr:$dst),
1195 (implicit EFLAGS)]>;
Chris Lattner64227942010-10-05 16:59:08 +00001196def ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
1197 "add{q}\t{$src2, $dst|$dst, $src2}",
1198 [(store (add (load addr:$dst), GR64:$src2), addr:$dst),
1199 (implicit EFLAGS)]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001200def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001201 "add{b}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc7d46552010-10-05 16:52:25 +00001202 [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst),
1203 (implicit EFLAGS)]>;
1204def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
1205 "add{w}\t{$src2, $dst|$dst, $src2}",
1206 [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst),
1207 (implicit EFLAGS)]>, OpSize;
1208def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
1209 "add{l}\t{$src2, $dst|$dst, $src2}",
1210 [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst),
1211 (implicit EFLAGS)]>;
Chris Lattner64227942010-10-05 16:59:08 +00001212def ADD64mi32 : RIi32<0x81, MRM0m, (outs), (ins i64mem:$dst, i64i32imm :$src2),
1213 "add{q}\t{$src2, $dst|$dst, $src2}",
1214 [(store (add (load addr:$dst), i64immSExt32:$src2), addr:$dst),
1215 (implicit EFLAGS)]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001216def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001217 "add{w}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc7d46552010-10-05 16:52:25 +00001218 [(store (add (load addr:$dst), i16immSExt8:$src2),
1219 addr:$dst),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001220 (implicit EFLAGS)]>, OpSize;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001221def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001222 "add{l}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc7d46552010-10-05 16:52:25 +00001223 [(store (add (load addr:$dst), i32immSExt8:$src2),
1224 addr:$dst),
1225 (implicit EFLAGS)]>;
Chris Lattner64227942010-10-05 16:59:08 +00001226def ADD64mi8 : RIi8<0x83, MRM0m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
1227 "add{q}\t{$src2, $dst|$dst, $src2}",
1228 [(store (add (load addr:$dst), i64immSExt8:$src2), addr:$dst),
1229 (implicit EFLAGS)]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001230
Chris Lattnerc7d46552010-10-05 16:52:25 +00001231// addition to rAX
1232def ADD8i8 : Ii8<0x04, RawFrm, (outs), (ins i8imm:$src),
1233 "add{b}\t{$src, %al|%al, $src}", []>;
1234def ADD16i16 : Ii16<0x05, RawFrm, (outs), (ins i16imm:$src),
1235 "add{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1236def ADD32i32 : Ii32<0x05, RawFrm, (outs), (ins i32imm:$src),
1237 "add{l}\t{$src, %eax|%eax, $src}", []>;
Chris Lattner64227942010-10-05 16:59:08 +00001238def ADD64i32 : RIi32<0x05, RawFrm, (outs), (ins i64i32imm:$src),
1239 "add{q}\t{$src, %rax|%rax, $src}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001240
1241let Uses = [EFLAGS] in {
Chris Lattnerc7d46552010-10-05 16:52:25 +00001242let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +00001243let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y
1244def ADC8rr : I<0x10, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
1245 "adc{b}\t{$src2, $dst|$dst, $src2}",
1246 [(set GR8:$dst, (adde GR8:$src1, GR8:$src2))]>;
1247def ADC16rr : I<0x11, MRMDestReg, (outs GR16:$dst),
1248 (ins GR16:$src1, GR16:$src2),
1249 "adc{w}\t{$src2, $dst|$dst, $src2}",
1250 [(set GR16:$dst, (adde GR16:$src1, GR16:$src2))]>, OpSize;
1251def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst),
1252 (ins GR32:$src1, GR32:$src2),
1253 "adc{l}\t{$src2, $dst|$dst, $src2}",
1254 [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>;
Chris Lattner64227942010-10-05 16:59:08 +00001255def ADC64rr : RI<0x11, MRMDestReg, (outs GR64:$dst),
1256 (ins GR64:$src1, GR64:$src2),
1257 "adc{q}\t{$src2, $dst|$dst, $src2}",
1258 [(set GR64:$dst, (adde GR64:$src1, GR64:$src2))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001259}
1260
1261let isCodeGenOnly = 1 in {
1262def ADC8rr_REV : I<0x12, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
1263 "adc{b}\t{$src2, $dst|$dst, $src2}", []>;
1264def ADC16rr_REV : I<0x13, MRMSrcReg, (outs GR16:$dst),
1265 (ins GR16:$src1, GR16:$src2),
1266 "adc{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
1267def ADC32rr_REV : I<0x13, MRMSrcReg, (outs GR32:$dst),
1268 (ins GR32:$src1, GR32:$src2),
1269 "adc{l}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner64227942010-10-05 16:59:08 +00001270def ADC64rr_REV : RI<0x13, MRMSrcReg , (outs GR32:$dst),
1271 (ins GR64:$src1, GR64:$src2),
1272 "adc{q}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001273}
1274
Chris Lattner64227942010-10-05 16:59:08 +00001275def ADC8rm : I<0x12, MRMSrcMem ,
1276 (outs GR8:$dst), (ins GR8:$src1, i8mem:$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001277 "adc{b}\t{$src2, $dst|$dst, $src2}",
1278 [(set GR8:$dst, (adde GR8:$src1, (load addr:$src2)))]>;
1279def ADC16rm : I<0x13, MRMSrcMem , (outs GR16:$dst),
1280 (ins GR16:$src1, i16mem:$src2),
1281 "adc{w}\t{$src2, $dst|$dst, $src2}",
1282 [(set GR16:$dst, (adde GR16:$src1, (load addr:$src2)))]>,
1283 OpSize;
Chris Lattner64227942010-10-05 16:59:08 +00001284def ADC32rm : I<0x13, MRMSrcMem ,
1285 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001286 "adc{l}\t{$src2, $dst|$dst, $src2}",
1287 [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>;
Chris Lattner64227942010-10-05 16:59:08 +00001288def ADC64rm : RI<0x13, MRMSrcMem , (outs GR64:$dst),
1289 (ins GR64:$src1, i64mem:$src2),
1290 "adc{q}\t{$src2, $dst|$dst, $src2}",
1291 [(set GR64:$dst, (adde GR64:$src1, (load addr:$src2)))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001292def ADC8ri : Ii8<0x80, MRM2r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
1293 "adc{b}\t{$src2, $dst|$dst, $src2}",
1294 [(set GR8:$dst, (adde GR8:$src1, imm:$src2))]>;
Chris Lattner64227942010-10-05 16:59:08 +00001295def ADC16ri : Ii16<0x81, MRM2r,
1296 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001297 "adc{w}\t{$src2, $dst|$dst, $src2}",
1298 [(set GR16:$dst, (adde GR16:$src1, imm:$src2))]>, OpSize;
1299def ADC16ri8 : Ii8<0x83, MRM2r, (outs GR16:$dst),
1300 (ins GR16:$src1, i16i8imm:$src2),
1301 "adc{w}\t{$src2, $dst|$dst, $src2}",
1302 [(set GR16:$dst, (adde GR16:$src1, i16immSExt8:$src2))]>,
1303 OpSize;
1304def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst),
1305 (ins GR32:$src1, i32imm:$src2),
1306 "adc{l}\t{$src2, $dst|$dst, $src2}",
1307 [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>;
1308def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst),
1309 (ins GR32:$src1, i32i8imm:$src2),
1310 "adc{l}\t{$src2, $dst|$dst, $src2}",
1311 [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>;
Chris Lattner64227942010-10-05 16:59:08 +00001312def ADC64ri32 : RIi32<0x81, MRM2r, (outs GR64:$dst),
1313 (ins GR64:$src1, i64i32imm:$src2),
1314 "adc{q}\t{$src2, $dst|$dst, $src2}",
1315 [(set GR64:$dst, (adde GR64:$src1, i64immSExt32:$src2))]>;
1316def ADC64ri8 : RIi8<0x83, MRM2r, (outs GR64:$dst),
1317 (ins GR64:$src1, i64i8imm:$src2),
1318 "adc{q}\t{$src2, $dst|$dst, $src2}",
1319 [(set GR64:$dst, (adde GR64:$src1, i64immSExt8:$src2))]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001320} // Constraints = "$src1 = $dst"
Chris Lattner6367cfc2010-10-05 16:39:12 +00001321
Chris Lattnerc7d46552010-10-05 16:52:25 +00001322def ADC8mr : I<0x10, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
1323 "adc{b}\t{$src2, $dst|$dst, $src2}",
1324 [(store (adde (load addr:$dst), GR8:$src2), addr:$dst)]>;
1325def ADC16mr : I<0x11, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
1326 "adc{w}\t{$src2, $dst|$dst, $src2}",
1327 [(store (adde (load addr:$dst), GR16:$src2), addr:$dst)]>,
1328 OpSize;
1329def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
1330 "adc{l}\t{$src2, $dst|$dst, $src2}",
1331 [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>;
Chris Lattner64227942010-10-05 16:59:08 +00001332def ADC64mr : RI<0x11, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
1333 "adc{q}\t{$src2, $dst|$dst, $src2}",
1334 [(store (adde (load addr:$dst), GR64:$src2), addr:$dst)]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001335def ADC8mi : Ii8<0x80, MRM2m, (outs), (ins i8mem:$dst, i8imm:$src2),
1336 "adc{b}\t{$src2, $dst|$dst, $src2}",
1337 [(store (adde (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
1338def ADC16mi : Ii16<0x81, MRM2m, (outs), (ins i16mem:$dst, i16imm:$src2),
1339 "adc{w}\t{$src2, $dst|$dst, $src2}",
1340 [(store (adde (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
1341 OpSize;
1342def ADC16mi8 : Ii8<0x83, MRM2m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001343 "adc{w}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc7d46552010-10-05 16:52:25 +00001344 [(store (adde (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
1345 OpSize;
1346def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2),
1347 "adc{l}\t{$src2, $dst|$dst, $src2}",
1348 [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
1349def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001350 "adc{l}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc7d46552010-10-05 16:52:25 +00001351 [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001352
Chris Lattner64227942010-10-05 16:59:08 +00001353def ADC64mi32 : RIi32<0x81, MRM2m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
1354 "adc{q}\t{$src2, $dst|$dst, $src2}",
1355 [(store (adde (load addr:$dst), i64immSExt32:$src2),
1356 addr:$dst)]>;
1357def ADC64mi8 : RIi8<0x83, MRM2m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
1358 "adc{q}\t{$src2, $dst|$dst, $src2}",
1359 [(store (adde (load addr:$dst), i64immSExt8:$src2),
1360 addr:$dst)]>;
1361
Chris Lattnerc7d46552010-10-05 16:52:25 +00001362def ADC8i8 : Ii8<0x14, RawFrm, (outs), (ins i8imm:$src),
1363 "adc{b}\t{$src, %al|%al, $src}", []>;
1364def ADC16i16 : Ii16<0x15, RawFrm, (outs), (ins i16imm:$src),
1365 "adc{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1366def ADC32i32 : Ii32<0x15, RawFrm, (outs), (ins i32imm:$src),
1367 "adc{l}\t{$src, %eax|%eax, $src}", []>;
Chris Lattner64227942010-10-05 16:59:08 +00001368def ADC64i32 : RIi32<0x15, RawFrm, (outs), (ins i64i32imm:$src),
1369 "adc{q}\t{$src, %rax|%rax, $src}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001370} // Uses = [EFLAGS]
1371
Chris Lattnerc7d46552010-10-05 16:52:25 +00001372let Constraints = "$src1 = $dst" in {
1373
Chris Lattner6367cfc2010-10-05 16:39:12 +00001374// Register-Register Subtraction
1375def SUB8rr : I<0x28, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
1376 "sub{b}\t{$src2, $dst|$dst, $src2}",
1377 [(set GR8:$dst, EFLAGS,
1378 (X86sub_flag GR8:$src1, GR8:$src2))]>;
1379def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
1380 "sub{w}\t{$src2, $dst|$dst, $src2}",
1381 [(set GR16:$dst, EFLAGS,
1382 (X86sub_flag GR16:$src1, GR16:$src2))]>, OpSize;
1383def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
1384 "sub{l}\t{$src2, $dst|$dst, $src2}",
1385 [(set GR32:$dst, EFLAGS,
1386 (X86sub_flag GR32:$src1, GR32:$src2))]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001387def SUB64rr : RI<0x29, MRMDestReg, (outs GR64:$dst),
1388 (ins GR64:$src1, GR64:$src2),
1389 "sub{q}\t{$src2, $dst|$dst, $src2}",
1390 [(set GR64:$dst, EFLAGS,
1391 (X86sub_flag GR64:$src1, GR64:$src2))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001392
1393let isCodeGenOnly = 1 in {
1394def SUB8rr_REV : I<0x2A, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
1395 "sub{b}\t{$src2, $dst|$dst, $src2}", []>;
1396def SUB16rr_REV : I<0x2B, MRMSrcReg, (outs GR16:$dst),
1397 (ins GR16:$src1, GR16:$src2),
1398 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
1399def SUB32rr_REV : I<0x2B, MRMSrcReg, (outs GR32:$dst),
1400 (ins GR32:$src1, GR32:$src2),
1401 "sub{l}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001402def SUB64rr_REV : RI<0x2B, MRMSrcReg, (outs GR64:$dst),
1403 (ins GR64:$src1, GR64:$src2),
1404 "sub{q}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001405}
1406
1407// Register-Memory Subtraction
1408def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst),
1409 (ins GR8 :$src1, i8mem :$src2),
1410 "sub{b}\t{$src2, $dst|$dst, $src2}",
1411 [(set GR8:$dst, EFLAGS,
1412 (X86sub_flag GR8:$src1, (load addr:$src2)))]>;
1413def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst),
1414 (ins GR16:$src1, i16mem:$src2),
1415 "sub{w}\t{$src2, $dst|$dst, $src2}",
1416 [(set GR16:$dst, EFLAGS,
1417 (X86sub_flag GR16:$src1, (load addr:$src2)))]>, OpSize;
1418def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst),
1419 (ins GR32:$src1, i32mem:$src2),
1420 "sub{l}\t{$src2, $dst|$dst, $src2}",
1421 [(set GR32:$dst, EFLAGS,
1422 (X86sub_flag GR32:$src1, (load addr:$src2)))]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001423def SUB64rm : RI<0x2B, MRMSrcMem, (outs GR64:$dst),
1424 (ins GR64:$src1, i64mem:$src2),
1425 "sub{q}\t{$src2, $dst|$dst, $src2}",
1426 [(set GR64:$dst, EFLAGS,
1427 (X86sub_flag GR64:$src1, (load addr:$src2)))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001428
1429// Register-Integer Subtraction
1430def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst),
1431 (ins GR8:$src1, i8imm:$src2),
1432 "sub{b}\t{$src2, $dst|$dst, $src2}",
1433 [(set GR8:$dst, EFLAGS,
1434 (X86sub_flag GR8:$src1, imm:$src2))]>;
1435def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst),
1436 (ins GR16:$src1, i16imm:$src2),
1437 "sub{w}\t{$src2, $dst|$dst, $src2}",
1438 [(set GR16:$dst, EFLAGS,
1439 (X86sub_flag GR16:$src1, imm:$src2))]>, OpSize;
1440def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst),
1441 (ins GR32:$src1, i32imm:$src2),
1442 "sub{l}\t{$src2, $dst|$dst, $src2}",
1443 [(set GR32:$dst, EFLAGS,
1444 (X86sub_flag GR32:$src1, imm:$src2))]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001445def SUB64ri32 : RIi32<0x81, MRM5r, (outs GR64:$dst),
1446 (ins GR64:$src1, i64i32imm:$src2),
1447 "sub{q}\t{$src2, $dst|$dst, $src2}",
1448 [(set GR64:$dst, EFLAGS,
1449 (X86sub_flag GR64:$src1, i64immSExt32:$src2))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001450def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst),
1451 (ins GR16:$src1, i16i8imm:$src2),
1452 "sub{w}\t{$src2, $dst|$dst, $src2}",
1453 [(set GR16:$dst, EFLAGS,
1454 (X86sub_flag GR16:$src1, i16immSExt8:$src2))]>, OpSize;
1455def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst),
1456 (ins GR32:$src1, i32i8imm:$src2),
1457 "sub{l}\t{$src2, $dst|$dst, $src2}",
1458 [(set GR32:$dst, EFLAGS,
1459 (X86sub_flag GR32:$src1, i32immSExt8:$src2))]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001460def SUB64ri8 : RIi8<0x83, MRM5r, (outs GR64:$dst),
1461 (ins GR64:$src1, i64i8imm:$src2),
1462 "sub{q}\t{$src2, $dst|$dst, $src2}",
1463 [(set GR64:$dst, EFLAGS,
1464 (X86sub_flag GR64:$src1, i64immSExt8:$src2))]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001465} // Constraints = "$src1 = $dst"
Chris Lattner6367cfc2010-10-05 16:39:12 +00001466
Chris Lattnerc7d46552010-10-05 16:52:25 +00001467// Memory-Register Subtraction
1468def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
1469 "sub{b}\t{$src2, $dst|$dst, $src2}",
1470 [(store (sub (load addr:$dst), GR8:$src2), addr:$dst),
1471 (implicit EFLAGS)]>;
1472def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
1473 "sub{w}\t{$src2, $dst|$dst, $src2}",
1474 [(store (sub (load addr:$dst), GR16:$src2), addr:$dst),
1475 (implicit EFLAGS)]>, OpSize;
1476def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
1477 "sub{l}\t{$src2, $dst|$dst, $src2}",
1478 [(store (sub (load addr:$dst), GR32:$src2), addr:$dst),
1479 (implicit EFLAGS)]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001480def SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
1481 "sub{q}\t{$src2, $dst|$dst, $src2}",
1482 [(store (sub (load addr:$dst), GR64:$src2), addr:$dst),
1483 (implicit EFLAGS)]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001484
1485// Memory-Integer Subtraction
1486def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001487 "sub{b}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc7d46552010-10-05 16:52:25 +00001488 [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001489 (implicit EFLAGS)]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001490def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
1491 "sub{w}\t{$src2, $dst|$dst, $src2}",
1492 [(store (sub (loadi16 addr:$dst), imm:$src2),addr:$dst),
1493 (implicit EFLAGS)]>, OpSize;
1494def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
1495 "sub{l}\t{$src2, $dst|$dst, $src2}",
1496 [(store (sub (loadi32 addr:$dst), imm:$src2),addr:$dst),
1497 (implicit EFLAGS)]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001498def SUB64mi32 : RIi32<0x81, MRM5m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
1499 "sub{q}\t{$src2, $dst|$dst, $src2}",
1500 [(store (sub (load addr:$dst), i64immSExt32:$src2),
1501 addr:$dst),
1502 (implicit EFLAGS)]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001503def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001504 "sub{w}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc7d46552010-10-05 16:52:25 +00001505 [(store (sub (load addr:$dst), i16immSExt8:$src2),
1506 addr:$dst),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001507 (implicit EFLAGS)]>, OpSize;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001508def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001509 "sub{l}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc7d46552010-10-05 16:52:25 +00001510 [(store (sub (load addr:$dst), i32immSExt8:$src2),
1511 addr:$dst),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001512 (implicit EFLAGS)]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001513def SUB64mi8 : RIi8<0x83, MRM5m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
1514 "sub{q}\t{$src2, $dst|$dst, $src2}",
1515 [(store (sub (load addr:$dst), i64immSExt8:$src2),
1516 addr:$dst),
1517 (implicit EFLAGS)]>;
1518
Chris Lattnerc7d46552010-10-05 16:52:25 +00001519def SUB8i8 : Ii8<0x2C, RawFrm, (outs), (ins i8imm:$src),
1520 "sub{b}\t{$src, %al|%al, $src}", []>;
1521def SUB16i16 : Ii16<0x2D, RawFrm, (outs), (ins i16imm:$src),
1522 "sub{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1523def SUB32i32 : Ii32<0x2D, RawFrm, (outs), (ins i32imm:$src),
1524 "sub{l}\t{$src, %eax|%eax, $src}", []>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001525def SUB64i32 : RIi32<0x2D, RawFrm, (outs), (ins i64i32imm:$src),
1526 "sub{q}\t{$src, %rax|%rax, $src}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001527
1528let Uses = [EFLAGS] in {
Chris Lattnerc7d46552010-10-05 16:52:25 +00001529let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +00001530def SBB8rr : I<0x18, MRMDestReg, (outs GR8:$dst),
1531 (ins GR8:$src1, GR8:$src2),
1532 "sbb{b}\t{$src2, $dst|$dst, $src2}",
1533 [(set GR8:$dst, (sube GR8:$src1, GR8:$src2))]>;
1534def SBB16rr : I<0x19, MRMDestReg, (outs GR16:$dst),
1535 (ins GR16:$src1, GR16:$src2),
1536 "sbb{w}\t{$src2, $dst|$dst, $src2}",
1537 [(set GR16:$dst, (sube GR16:$src1, GR16:$src2))]>, OpSize;
1538def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst),
1539 (ins GR32:$src1, GR32:$src2),
1540 "sbb{l}\t{$src2, $dst|$dst, $src2}",
1541 [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001542def SBB64rr : RI<0x19, MRMDestReg, (outs GR64:$dst),
1543 (ins GR64:$src1, GR64:$src2),
1544 "sbb{q}\t{$src2, $dst|$dst, $src2}",
1545 [(set GR64:$dst, (sube GR64:$src1, GR64:$src2))]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001546} // Constraints = "$src1 = $dst"
Chris Lattner6367cfc2010-10-05 16:39:12 +00001547
Chris Lattnerc7d46552010-10-05 16:52:25 +00001548
1549def SBB8mr : I<0x18, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
1550 "sbb{b}\t{$src2, $dst|$dst, $src2}",
1551 [(store (sube (load addr:$dst), GR8:$src2), addr:$dst)]>;
1552def SBB16mr : I<0x19, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
1553 "sbb{w}\t{$src2, $dst|$dst, $src2}",
1554 [(store (sube (load addr:$dst), GR16:$src2), addr:$dst)]>,
1555 OpSize;
1556def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
1557 "sbb{l}\t{$src2, $dst|$dst, $src2}",
1558 [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001559def SBB64mr : RI<0x19, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
1560 "sbb{q}\t{$src2, $dst|$dst, $src2}",
1561 [(store (sube (load addr:$dst), GR64:$src2), addr:$dst)]>;
1562
Chris Lattnerc7d46552010-10-05 16:52:25 +00001563def SBB8mi : Ii8<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2),
1564 "sbb{b}\t{$src2, $dst|$dst, $src2}",
1565 [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
1566def SBB16mi : Ii16<0x81, MRM3m, (outs), (ins i16mem:$dst, i16imm:$src2),
1567 "sbb{w}\t{$src2, $dst|$dst, $src2}",
1568 [(store (sube (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
1569 OpSize;
1570def SBB16mi8 : Ii8<0x83, MRM3m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001571 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc7d46552010-10-05 16:52:25 +00001572 [(store (sube (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
1573 OpSize;
1574def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2),
1575 "sbb{l}\t{$src2, $dst|$dst, $src2}",
1576 [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
1577def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001578 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc7d46552010-10-05 16:52:25 +00001579 [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001580def SBB64mi32 : RIi32<0x81, MRM3m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
1581 "sbb{q}\t{$src2, $dst|$dst, $src2}",
1582 [(store (sube (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
1583def SBB64mi8 : RIi8<0x83, MRM3m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
1584 "sbb{q}\t{$src2, $dst|$dst, $src2}",
1585 [(store (sube (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
1586
Chris Lattnerc7d46552010-10-05 16:52:25 +00001587def SBB8i8 : Ii8<0x1C, RawFrm, (outs), (ins i8imm:$src),
1588 "sbb{b}\t{$src, %al|%al, $src}", []>;
1589def SBB16i16 : Ii16<0x1D, RawFrm, (outs), (ins i16imm:$src),
1590 "sbb{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1591def SBB32i32 : Ii32<0x1D, RawFrm, (outs), (ins i32imm:$src),
1592 "sbb{l}\t{$src, %eax|%eax, $src}", []>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001593def SBB64i32 : RIi32<0x1D, RawFrm, (outs), (ins i64i32imm:$src),
1594 "sbb{q}\t{$src, %rax|%rax, $src}", []>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001595
1596let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +00001597
1598let isCodeGenOnly = 1 in {
1599def SBB8rr_REV : I<0x1A, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
1600 "sbb{b}\t{$src2, $dst|$dst, $src2}", []>;
1601def SBB16rr_REV : I<0x1B, MRMSrcReg, (outs GR16:$dst),
1602 (ins GR16:$src1, GR16:$src2),
1603 "sbb{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
1604def SBB32rr_REV : I<0x1B, MRMSrcReg, (outs GR32:$dst),
1605 (ins GR32:$src1, GR32:$src2),
1606 "sbb{l}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001607def SBB64rr_REV : RI<0x1B, MRMSrcReg, (outs GR64:$dst),
1608 (ins GR64:$src1, GR64:$src2),
1609 "sbb{q}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001610}
1611
1612def SBB8rm : I<0x1A, MRMSrcMem, (outs GR8:$dst), (ins GR8:$src1, i8mem:$src2),
1613 "sbb{b}\t{$src2, $dst|$dst, $src2}",
1614 [(set GR8:$dst, (sube GR8:$src1, (load addr:$src2)))]>;
1615def SBB16rm : I<0x1B, MRMSrcMem, (outs GR16:$dst),
1616 (ins GR16:$src1, i16mem:$src2),
1617 "sbb{w}\t{$src2, $dst|$dst, $src2}",
1618 [(set GR16:$dst, (sube GR16:$src1, (load addr:$src2)))]>,
1619 OpSize;
1620def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst),
1621 (ins GR32:$src1, i32mem:$src2),
1622 "sbb{l}\t{$src2, $dst|$dst, $src2}",
1623 [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001624def SBB64rm : RI<0x1B, MRMSrcMem, (outs GR64:$dst),
1625 (ins GR64:$src1, i64mem:$src2),
1626 "sbb{q}\t{$src2, $dst|$dst, $src2}",
1627 [(set GR64:$dst, (sube GR64:$src1, (load addr:$src2)))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001628def SBB8ri : Ii8<0x80, MRM3r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
1629 "sbb{b}\t{$src2, $dst|$dst, $src2}",
1630 [(set GR8:$dst, (sube GR8:$src1, imm:$src2))]>;
1631def SBB16ri : Ii16<0x81, MRM3r, (outs GR16:$dst),
1632 (ins GR16:$src1, i16imm:$src2),
1633 "sbb{w}\t{$src2, $dst|$dst, $src2}",
1634 [(set GR16:$dst, (sube GR16:$src1, imm:$src2))]>, OpSize;
1635def SBB16ri8 : Ii8<0x83, MRM3r, (outs GR16:$dst),
1636 (ins GR16:$src1, i16i8imm:$src2),
1637 "sbb{w}\t{$src2, $dst|$dst, $src2}",
1638 [(set GR16:$dst, (sube GR16:$src1, i16immSExt8:$src2))]>,
1639 OpSize;
1640def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst),
1641 (ins GR32:$src1, i32imm:$src2),
1642 "sbb{l}\t{$src2, $dst|$dst, $src2}",
1643 [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>;
1644def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst),
1645 (ins GR32:$src1, i32i8imm:$src2),
1646 "sbb{l}\t{$src2, $dst|$dst, $src2}",
1647 [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001648def SBB64ri32 : RIi32<0x81, MRM3r, (outs GR64:$dst),
1649 (ins GR64:$src1, i64i32imm:$src2),
1650 "sbb{q}\t{$src2, $dst|$dst, $src2}",
1651 [(set GR64:$dst, (sube GR64:$src1, i64immSExt32:$src2))]>;
1652def SBB64ri8 : RIi8<0x83, MRM3r, (outs GR64:$dst),
1653 (ins GR64:$src1, i64i8imm:$src2),
1654 "sbb{q}\t{$src2, $dst|$dst, $src2}",
1655 [(set GR64:$dst, (sube GR64:$src1, i64immSExt8:$src2))]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001656
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001657} // Constraints = "$src1 = $dst"
Chris Lattner6367cfc2010-10-05 16:39:12 +00001658} // Uses = [EFLAGS]
1659} // Defs = [EFLAGS]
1660
Chris Lattner6367cfc2010-10-05 16:39:12 +00001661//===----------------------------------------------------------------------===//
1662// Test instructions are just like AND, except they don't generate a result.
1663//
1664let Defs = [EFLAGS] in {
1665let isCommutable = 1 in { // TEST X, Y --> TEST Y, X
1666def TEST8rr : I<0x84, MRMSrcReg, (outs), (ins GR8:$src1, GR8:$src2),
1667 "test{b}\t{$src2, $src1|$src1, $src2}",
1668 [(set EFLAGS, (X86cmp (and_su GR8:$src1, GR8:$src2), 0))]>;
1669def TEST16rr : I<0x85, MRMSrcReg, (outs), (ins GR16:$src1, GR16:$src2),
1670 "test{w}\t{$src2, $src1|$src1, $src2}",
1671 [(set EFLAGS, (X86cmp (and_su GR16:$src1, GR16:$src2),
1672 0))]>,
1673 OpSize;
1674def TEST32rr : I<0x85, MRMSrcReg, (outs), (ins GR32:$src1, GR32:$src2),
1675 "test{l}\t{$src2, $src1|$src1, $src2}",
1676 [(set EFLAGS, (X86cmp (and_su GR32:$src1, GR32:$src2),
1677 0))]>;
Chris Lattner10701922010-10-05 20:35:37 +00001678def TEST64rr : RI<0x85, MRMSrcReg, (outs), (ins GR64:$src1, GR64:$src2),
1679 "test{q}\t{$src2, $src1|$src1, $src2}",
1680 [(set EFLAGS, (X86cmp (and GR64:$src1, GR64:$src2), 0))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001681}
1682
Chris Lattner6367cfc2010-10-05 16:39:12 +00001683def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2),
1684 "test{b}\t{$src2, $src1|$src1, $src2}",
1685 [(set EFLAGS, (X86cmp (and GR8:$src1, (loadi8 addr:$src2)),
1686 0))]>;
1687def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2),
1688 "test{w}\t{$src2, $src1|$src1, $src2}",
1689 [(set EFLAGS, (X86cmp (and GR16:$src1,
1690 (loadi16 addr:$src2)), 0))]>, OpSize;
1691def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2),
1692 "test{l}\t{$src2, $src1|$src1, $src2}",
1693 [(set EFLAGS, (X86cmp (and GR32:$src1,
1694 (loadi32 addr:$src2)), 0))]>;
Chris Lattner10701922010-10-05 20:35:37 +00001695def TEST64rm : RI<0x85, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
1696 "test{q}\t{$src2, $src1|$src1, $src2}",
1697 [(set EFLAGS, (X86cmp (and GR64:$src1, (loadi64 addr:$src2)),
1698 0))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001699
1700def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8
1701 (outs), (ins GR8:$src1, i8imm:$src2),
1702 "test{b}\t{$src2, $src1|$src1, $src2}",
1703 [(set EFLAGS, (X86cmp (and_su GR8:$src1, imm:$src2), 0))]>;
1704def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16
1705 (outs), (ins GR16:$src1, i16imm:$src2),
1706 "test{w}\t{$src2, $src1|$src1, $src2}",
1707 [(set EFLAGS, (X86cmp (and_su GR16:$src1, imm:$src2), 0))]>,
1708 OpSize;
1709def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32
1710 (outs), (ins GR32:$src1, i32imm:$src2),
1711 "test{l}\t{$src2, $src1|$src1, $src2}",
1712 [(set EFLAGS, (X86cmp (and_su GR32:$src1, imm:$src2), 0))]>;
Chris Lattner10701922010-10-05 20:35:37 +00001713def TEST64ri32 : RIi32<0xF7, MRM0r, (outs),
1714 (ins GR64:$src1, i64i32imm:$src2),
1715 "test{q}\t{$src2, $src1|$src1, $src2}",
1716 [(set EFLAGS, (X86cmp (and GR64:$src1, i64immSExt32:$src2),
1717 0))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001718
1719def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8
1720 (outs), (ins i8mem:$src1, i8imm:$src2),
1721 "test{b}\t{$src2, $src1|$src1, $src2}",
1722 [(set EFLAGS, (X86cmp (and (loadi8 addr:$src1), imm:$src2),
1723 0))]>;
1724def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16
1725 (outs), (ins i16mem:$src1, i16imm:$src2),
1726 "test{w}\t{$src2, $src1|$src1, $src2}",
1727 [(set EFLAGS, (X86cmp (and (loadi16 addr:$src1), imm:$src2),
1728 0))]>, OpSize;
1729def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32
1730 (outs), (ins i32mem:$src1, i32imm:$src2),
1731 "test{l}\t{$src2, $src1|$src1, $src2}",
1732 [(set EFLAGS, (X86cmp (and (loadi32 addr:$src1), imm:$src2),
1733 0))]>;
Chris Lattner10701922010-10-05 20:35:37 +00001734def TEST64mi32 : RIi32<0xF7, MRM0m, (outs),
1735 (ins i64mem:$src1, i64i32imm:$src2),
1736 "test{q}\t{$src2, $src1|$src1, $src2}",
1737 [(set EFLAGS, (X86cmp (and (loadi64 addr:$src1),
1738 i64immSExt32:$src2), 0))]>;
1739
1740def TEST8i8 : Ii8<0xA8, RawFrm, (outs), (ins i8imm:$src),
1741 "test{b}\t{$src, %al|%al, $src}", []>;
1742def TEST16i16 : Ii16<0xA9, RawFrm, (outs), (ins i16imm:$src),
1743 "test{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1744def TEST32i32 : Ii32<0xA9, RawFrm, (outs), (ins i32imm:$src),
1745 "test{l}\t{$src, %eax|%eax, $src}", []>;
1746def TEST64i32 : RIi32<0xa9, RawFrm, (outs), (ins i64i32imm:$src),
1747 "test{q}\t{$src, %rax|%rax, $src}", []>;
1748
Chris Lattner6367cfc2010-10-05 16:39:12 +00001749} // Defs = [EFLAGS]
1750
Chris Lattner748a2fe2010-10-05 20:49:15 +00001751
1752//===----------------------------------------------------------------------===//
1753// Integer comparisons
1754
1755let Defs = [EFLAGS] in {
1756
1757def CMP8rr : I<0x38, MRMDestReg,
1758 (outs), (ins GR8 :$src1, GR8 :$src2),
1759 "cmp{b}\t{$src2, $src1|$src1, $src2}",
1760 [(set EFLAGS, (X86cmp GR8:$src1, GR8:$src2))]>;
1761def CMP16rr : I<0x39, MRMDestReg,
1762 (outs), (ins GR16:$src1, GR16:$src2),
1763 "cmp{w}\t{$src2, $src1|$src1, $src2}",
1764 [(set EFLAGS, (X86cmp GR16:$src1, GR16:$src2))]>, OpSize;
1765def CMP32rr : I<0x39, MRMDestReg,
1766 (outs), (ins GR32:$src1, GR32:$src2),
1767 "cmp{l}\t{$src2, $src1|$src1, $src2}",
1768 [(set EFLAGS, (X86cmp GR32:$src1, GR32:$src2))]>;
1769def CMP64rr : RI<0x39, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
1770 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1771 [(set EFLAGS, (X86cmp GR64:$src1, GR64:$src2))]>;
1772
1773def CMP8mr : I<0x38, MRMDestMem,
1774 (outs), (ins i8mem :$src1, GR8 :$src2),
1775 "cmp{b}\t{$src2, $src1|$src1, $src2}",
1776 [(set EFLAGS, (X86cmp (loadi8 addr:$src1), GR8:$src2))]>;
1777def CMP16mr : I<0x39, MRMDestMem,
1778 (outs), (ins i16mem:$src1, GR16:$src2),
1779 "cmp{w}\t{$src2, $src1|$src1, $src2}",
1780 [(set EFLAGS, (X86cmp (loadi16 addr:$src1), GR16:$src2))]>,
1781 OpSize;
1782def CMP32mr : I<0x39, MRMDestMem,
1783 (outs), (ins i32mem:$src1, GR32:$src2),
1784 "cmp{l}\t{$src2, $src1|$src1, $src2}",
1785 [(set EFLAGS, (X86cmp (loadi32 addr:$src1), GR32:$src2))]>;
1786def CMP64mr : RI<0x39, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
1787 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1788 [(set EFLAGS, (X86cmp (loadi64 addr:$src1), GR64:$src2))]>;
1789
1790def CMP8rm : I<0x3A, MRMSrcMem,
1791 (outs), (ins GR8 :$src1, i8mem :$src2),
1792 "cmp{b}\t{$src2, $src1|$src1, $src2}",
1793 [(set EFLAGS, (X86cmp GR8:$src1, (loadi8 addr:$src2)))]>;
1794def CMP16rm : I<0x3B, MRMSrcMem,
1795 (outs), (ins GR16:$src1, i16mem:$src2),
1796 "cmp{w}\t{$src2, $src1|$src1, $src2}",
1797 [(set EFLAGS, (X86cmp GR16:$src1, (loadi16 addr:$src2)))]>,
1798 OpSize;
1799def CMP32rm : I<0x3B, MRMSrcMem,
1800 (outs), (ins GR32:$src1, i32mem:$src2),
1801 "cmp{l}\t{$src2, $src1|$src1, $src2}",
1802 [(set EFLAGS, (X86cmp GR32:$src1, (loadi32 addr:$src2)))]>;
1803def CMP64rm : RI<0x3B, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
1804 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1805 [(set EFLAGS, (X86cmp GR64:$src1, (loadi64 addr:$src2)))]>;
1806
1807// These are alternate spellings for use by the disassembler, we mark them as
1808// code gen only to ensure they aren't matched by the assembler.
1809let isCodeGenOnly = 1 in {
1810 def CMP8rr_alt : I<0x3A, MRMSrcReg, (outs), (ins GR8:$src1, GR8:$src2),
1811 "cmp{b}\t{$src2, $src1|$src1, $src2}", []>;
1812 def CMP16rr_alt : I<0x3B, MRMSrcReg, (outs), (ins GR16:$src1, GR16:$src2),
1813 "cmp{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize;
1814 def CMP32rr_alt : I<0x3B, MRMSrcReg, (outs), (ins GR32:$src1, GR32:$src2),
1815 "cmp{l}\t{$src2, $src1|$src1, $src2}", []>;
1816 def CMP64rr_alt : RI<0x3B, MRMSrcReg, (outs), (ins GR64:$src1, GR64:$src2),
1817 "cmp{q}\t{$src2, $src1|$src1, $src2}", []>;
1818}
1819
1820def CMP8ri : Ii8<0x80, MRM7r,
1821 (outs), (ins GR8:$src1, i8imm:$src2),
1822 "cmp{b}\t{$src2, $src1|$src1, $src2}",
1823 [(set EFLAGS, (X86cmp GR8:$src1, imm:$src2))]>;
1824def CMP16ri : Ii16<0x81, MRM7r,
1825 (outs), (ins GR16:$src1, i16imm:$src2),
1826 "cmp{w}\t{$src2, $src1|$src1, $src2}",
1827 [(set EFLAGS, (X86cmp GR16:$src1, imm:$src2))]>, OpSize;
1828def CMP32ri : Ii32<0x81, MRM7r,
1829 (outs), (ins GR32:$src1, i32imm:$src2),
1830 "cmp{l}\t{$src2, $src1|$src1, $src2}",
1831 [(set EFLAGS, (X86cmp GR32:$src1, imm:$src2))]>;
1832def CMP64ri32 : RIi32<0x81, MRM7r, (outs), (ins GR64:$src1, i64i32imm:$src2),
1833 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1834 [(set EFLAGS, (X86cmp GR64:$src1, i64immSExt32:$src2))]>;
1835
1836def CMP8mi : Ii8 <0x80, MRM7m,
1837 (outs), (ins i8mem :$src1, i8imm :$src2),
1838 "cmp{b}\t{$src2, $src1|$src1, $src2}",
1839 [(set EFLAGS, (X86cmp (loadi8 addr:$src1), imm:$src2))]>;
1840def CMP16mi : Ii16<0x81, MRM7m,
1841 (outs), (ins i16mem:$src1, i16imm:$src2),
1842 "cmp{w}\t{$src2, $src1|$src1, $src2}",
1843 [(set EFLAGS, (X86cmp (loadi16 addr:$src1), imm:$src2))]>,
1844 OpSize;
1845def CMP32mi : Ii32<0x81, MRM7m,
1846 (outs), (ins i32mem:$src1, i32imm:$src2),
1847 "cmp{l}\t{$src2, $src1|$src1, $src2}",
1848 [(set EFLAGS, (X86cmp (loadi32 addr:$src1), imm:$src2))]>;
1849def CMP64mi32 : RIi32<0x81, MRM7m, (outs),
1850 (ins i64mem:$src1, i64i32imm:$src2),
1851 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1852 [(set EFLAGS, (X86cmp (loadi64 addr:$src1),
1853 i64immSExt32:$src2))]>;
1854
1855def CMP16ri8 : Ii8<0x83, MRM7r,
1856 (outs), (ins GR16:$src1, i16i8imm:$src2),
1857 "cmp{w}\t{$src2, $src1|$src1, $src2}",
1858 [(set EFLAGS, (X86cmp GR16:$src1, i16immSExt8:$src2))]>,
1859 OpSize;
1860def CMP32ri8 : Ii8<0x83, MRM7r,
1861 (outs), (ins GR32:$src1, i32i8imm:$src2),
1862 "cmp{l}\t{$src2, $src1|$src1, $src2}",
1863 [(set EFLAGS, (X86cmp GR32:$src1, i32immSExt8:$src2))]>;
1864def CMP64ri8 : RIi8<0x83, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2),
1865 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1866 [(set EFLAGS, (X86cmp GR64:$src1, i64immSExt8:$src2))]>;
1867
1868def CMP16mi8 : Ii8<0x83, MRM7m,
1869 (outs), (ins i16mem:$src1, i16i8imm:$src2),
1870 "cmp{w}\t{$src2, $src1|$src1, $src2}",
1871 [(set EFLAGS, (X86cmp (loadi16 addr:$src1),
1872 i16immSExt8:$src2))]>, OpSize;
1873def CMP32mi8 : Ii8<0x83, MRM7m,
1874 (outs), (ins i32mem:$src1, i32i8imm:$src2),
1875 "cmp{l}\t{$src2, $src1|$src1, $src2}",
1876 [(set EFLAGS, (X86cmp (loadi32 addr:$src1),
1877 i32immSExt8:$src2))]>;
1878def CMP64mi8 : RIi8<0x83, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
1879 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1880 [(set EFLAGS, (X86cmp (loadi64 addr:$src1),
1881 i64immSExt8:$src2))]>;
1882
1883def CMP8i8 : Ii8<0x3C, RawFrm, (outs), (ins i8imm:$src),
1884 "cmp{b}\t{$src, %al|%al, $src}", []>;
1885def CMP16i16 : Ii16<0x3D, RawFrm, (outs), (ins i16imm:$src),
1886 "cmp{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1887def CMP32i32 : Ii32<0x3D, RawFrm, (outs), (ins i32imm:$src),
1888 "cmp{l}\t{$src, %eax|%eax, $src}", []>;
1889def CMP64i32 : RIi32<0x3D, RawFrm, (outs), (ins i64i32imm:$src),
1890 "cmp{q}\t{$src, %rax|%rax, $src}", []>;
1891
1892} // Defs = [EFLAGS]