blob: 739300e4eff9ae394dfb40b2dfe568baf598a8f5 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMSubtarget.cpp - ARM Subtarget Information ----------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng5b1b44892011-07-01 21:01:15 +000010// This file implements the ARM specific subclass of TargetSubtargetInfo.
Evan Chenga8e29892007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "ARMSubtarget.h"
Andrew Tricke127dfd2012-09-18 03:18:56 +000015#include "ARMBaseInstrInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000016#include "ARMBaseRegisterInfo.h"
Bill Wendling4788d142013-02-15 22:41:25 +000017#include "llvm/IR/Attributes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000018#include "llvm/IR/GlobalValue.h"
Bill Wendling4788d142013-02-15 22:41:25 +000019#include "llvm/IR/Function.h"
Bob Wilson54fc1242009-06-22 21:01:46 +000020#include "llvm/Support/CommandLine.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000021#include "llvm/Target/TargetInstrInfo.h"
Renato Golin3382a842013-03-21 18:47:47 +000022#include "llvm/Target/TargetOptions.h"
Evan Cheng94214702011-07-01 20:45:01 +000023
Evan Cheng94214702011-07-01 20:45:01 +000024#define GET_SUBTARGETINFO_TARGET_DESC
Evan Chengebdeeab2011-07-08 01:53:10 +000025#define GET_SUBTARGETINFO_CTOR
Evan Cheng385e9302011-07-01 22:36:09 +000026#include "ARMGenSubtargetInfo.inc"
Evan Cheng94214702011-07-01 20:45:01 +000027
Evan Chenga8e29892007-01-19 07:51:42 +000028using namespace llvm;
29
Bob Wilson54fc1242009-06-22 21:01:46 +000030static cl::opt<bool>
31ReserveR9("arm-reserve-r9", cl::Hidden,
32 cl::desc("Reserve R9, making it unavailable as GPR"));
33
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000034static cl::opt<bool>
Evan Cheng53519f02011-01-21 18:55:51 +000035DarwinUseMOVT("arm-darwin-use-movt", cl::init(true), cl::Hidden);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000036
Bob Wilson02aba732010-09-28 04:09:35 +000037static cl::opt<bool>
Bob Wilsoneb1641d2012-09-29 21:43:49 +000038UseFusedMulOps("arm-use-mulops",
39 cl::init(true), cl::Hidden);
40
41static cl::opt<bool>
Bob Wilson02aba732010-09-28 04:09:35 +000042StrictAlign("arm-strict-align", cl::Hidden,
43 cl::desc("Disallow all unaligned memory accesses"));
44
Evan Cheng276365d2011-06-30 01:53:36 +000045ARMSubtarget::ARMSubtarget(const std::string &TT, const std::string &CPU,
Renato Golin3382a842013-03-21 18:47:47 +000046 const std::string &FS, const TargetOptions &Options)
Evan Cheng0ddff1b2011-07-07 07:07:08 +000047 : ARMGenSubtargetInfo(TT, CPU, FS)
Evan Cheng3ef1c872010-09-10 01:29:16 +000048 , ARMProcFamily(Others)
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +000049 , stackAlignment(4)
Evan Cheng276365d2011-06-30 01:53:36 +000050 , CPUString(CPU)
Evan Chengb72d2a92011-01-11 21:46:47 +000051 , TargetTriple(TT)
Renato Golin3382a842013-03-21 18:47:47 +000052 , Options(Options)
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +000053 , TargetABI(ARM_ABI_APCS) {
Bill Wendling901d8002013-02-16 01:36:26 +000054 initializeEnvironment();
Bill Wendling4788d142013-02-15 22:41:25 +000055 resetSubtargetFeatures(CPU, FS);
56}
57
Bill Wendling901d8002013-02-16 01:36:26 +000058void ARMSubtarget::initializeEnvironment() {
59 HasV4TOps = false;
60 HasV5TOps = false;
61 HasV5TEOps = false;
62 HasV6Ops = false;
63 HasV6T2Ops = false;
64 HasV7Ops = false;
65 HasVFPv2 = false;
66 HasVFPv3 = false;
67 HasVFPv4 = false;
68 HasNEON = false;
69 UseNEONForSinglePrecisionFP = false;
70 UseMulOps = UseFusedMulOps;
71 SlowFPVMLx = false;
72 HasVMLxForwarding = false;
73 SlowFPBrcc = false;
74 InThumbMode = false;
75 HasThumb2 = false;
76 IsMClass = false;
77 NoARM = false;
78 PostRAScheduler = false;
79 IsR9Reserved = ReserveR9;
80 UseMovt = false;
81 SupportsTailCall = false;
82 HasFP16 = false;
83 HasD16 = false;
84 HasHardwareDivide = false;
85 HasHardwareDivideInARM = false;
86 HasT2ExtractPack = false;
87 HasDataBarrier = false;
88 Pref32BitThumb = false;
89 AvoidCPSRPartialUpdate = false;
90 AvoidMOVsShifterOperand = false;
91 HasRAS = false;
92 HasMPExtension = false;
93 FPOnlySP = false;
94 AllowsUnalignedMem = false;
95 Thumb2DSP = false;
96 UseNaClTrap = false;
Renato Golin3382a842013-03-21 18:47:47 +000097 UnsafeFPMath = false;
Bill Wendling901d8002013-02-16 01:36:26 +000098}
99
Bill Wendling4788d142013-02-15 22:41:25 +0000100void ARMSubtarget::resetSubtargetFeatures(const MachineFunction *MF) {
101 AttributeSet FnAttrs = MF->getFunction()->getAttributes();
102 Attribute CPUAttr = FnAttrs.getAttribute(AttributeSet::FunctionIndex,
103 "target-cpu");
104 Attribute FSAttr = FnAttrs.getAttribute(AttributeSet::FunctionIndex,
105 "target-features");
106 std::string CPU =
107 !CPUAttr.hasAttribute(Attribute::None) ?CPUAttr.getValueAsString() : "";
108 std::string FS =
109 !FSAttr.hasAttribute(Attribute::None) ? FSAttr.getValueAsString() : "";
Bill Wendling901d8002013-02-16 01:36:26 +0000110 if (!FS.empty()) {
111 initializeEnvironment();
Bill Wendling4788d142013-02-15 22:41:25 +0000112 resetSubtargetFeatures(CPU, FS);
Bill Wendling901d8002013-02-16 01:36:26 +0000113 }
Bill Wendling4788d142013-02-15 22:41:25 +0000114}
115
116void ARMSubtarget::resetSubtargetFeatures(StringRef CPU, StringRef FS) {
Evan Cheng276365d2011-06-30 01:53:36 +0000117 if (CPUString.empty())
118 CPUString = "generic";
Evan Cheng4b174742009-03-08 04:02:49 +0000119
Evan Cheng4cc446b2011-06-30 02:12:44 +0000120 // Insert the architecture feature derived from the target triple into the
121 // feature string. This is important for setting features that are implied
122 // based on the architecture version.
Bill Wendling4788d142013-02-15 22:41:25 +0000123 std::string ArchFS = ARM_MC::ParseARMTriple(TargetTriple.getTriple(),
124 CPUString);
Evan Cheng94ca42f2011-07-07 00:08:19 +0000125 if (!FS.empty()) {
126 if (!ArchFS.empty())
Bill Wendling4788d142013-02-15 22:41:25 +0000127 ArchFS = ArchFS + "," + FS.str();
Evan Cheng94ca42f2011-07-07 00:08:19 +0000128 else
129 ArchFS = FS;
130 }
Evan Cheng0ddff1b2011-07-07 07:07:08 +0000131 ParseSubtargetFeatures(CPUString, ArchFS);
Evan Cheng94ca42f2011-07-07 00:08:19 +0000132
133 // Thumb2 implies at least V6T2. FIXME: Fix tests to explicitly specify a
134 // ARM version or CPU and then remove this.
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000135 if (!HasV6T2Ops && hasThumb2())
136 HasV4TOps = HasV5TOps = HasV5TEOps = HasV6Ops = HasV6T2Ops = true;
Bob Wilson66f6c792010-11-09 22:50:47 +0000137
Andrew Trickd43b5c92012-08-08 02:44:16 +0000138 // Keep a pointer to static instruction cost data for the specified CPU.
139 SchedModel = getSchedModelForCPU(CPUString);
140
Evan Cheng94214702011-07-01 20:45:01 +0000141 // Initialize scheduling itinerary for the specified CPU.
142 InstrItins = getInstrItineraryForCPU(CPUString);
143
Bill Wendling4788d142013-02-15 22:41:25 +0000144 if ((TargetTriple.getTriple().find("eabi") != std::string::npos) ||
145 (isTargetIOS() && isMClass()))
Evan Cheng07043272012-02-21 20:46:00 +0000146 // FIXME: We might want to separate AAPCS and EABI. Some systems, e.g.
147 // Darwin-EABI conforms to AACPS but not the rest of EABI.
Evan Cheng0ddff1b2011-07-07 07:07:08 +0000148 TargetABI = ARM_ABI_AAPCS;
149
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +0000150 if (isAAPCS_ABI())
151 stackAlignment = 8;
152
Evan Chengafff9412011-12-20 18:26:50 +0000153 if (!isTargetIOS())
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000154 UseMovt = hasV6T2Ops();
155 else {
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000156 IsR9Reserved = ReserveR9 | !HasV6Ops;
Evan Cheng53519f02011-01-21 18:55:51 +0000157 UseMovt = DarwinUseMOVT && hasV6T2Ops();
Evan Cheng07043272012-02-21 20:46:00 +0000158 SupportsTailCall = !getTargetTriple().isOSVersionLT(5, 0);
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000159 }
David Goodwin471850a2009-10-01 21:46:35 +0000160
Evan Chengd3dd50f2009-10-16 06:11:08 +0000161 if (!isThumb() || hasThumb2())
162 PostRAScheduler = true;
Bob Wilson02aba732010-09-28 04:09:35 +0000163
164 // v6+ may or may not support unaligned mem access depending on the system
165 // configuration.
166 if (!StrictAlign && hasV6Ops() && isTargetDarwin())
167 AllowsUnalignedMem = true;
Renato Golin3382a842013-03-21 18:47:47 +0000168
169 // NEON f32 ops are non-IEEE 754 compliant. Darwin is ok with it by default.
170 uint64_t Bits = getFeatureBits();
171 if ((Bits & ARM::ProcA5 || Bits & ARM::ProcA8) && // Where this matters
172 (Options.UnsafeFPMath || isTargetDarwin()))
173 UseNEONForSinglePrecisionFP = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000174}
Evan Chenge4e4ed32009-08-28 23:18:09 +0000175
176/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol.
Evan Cheng63476a82009-09-03 07:04:02 +0000177bool
Dan Gohman46510a72010-04-15 01:51:59 +0000178ARMSubtarget::GVIsIndirectSymbol(const GlobalValue *GV,
179 Reloc::Model RelocM) const {
Evan Cheng63476a82009-09-03 07:04:02 +0000180 if (RelocM == Reloc::Static)
Evan Chenge4e4ed32009-08-28 23:18:09 +0000181 return false;
Evan Cheng63476a82009-09-03 07:04:02 +0000182
Jeffrey Yasskinf0356fe2010-01-27 20:34:15 +0000183 // Materializable GVs (in JIT lazy compilation mode) do not require an extra
184 // load from stub.
Evan Chengaf05c692011-02-22 06:58:34 +0000185 bool isDecl = GV->hasAvailableExternallyLinkage();
186 if (GV->isDeclaration() && !GV->isMaterializable())
187 isDecl = true;
Evan Cheng63476a82009-09-03 07:04:02 +0000188
189 if (!isTargetDarwin()) {
190 // Extra load is needed for all externally visible.
191 if (GV->hasLocalLinkage() || GV->hasHiddenVisibility())
192 return false;
193 return true;
194 } else {
195 if (RelocM == Reloc::PIC_) {
196 // If this is a strong reference to a definition, it is definitely not
197 // through a stub.
198 if (!isDecl && !GV->isWeakForLinker())
199 return false;
200
201 // Unless we have a symbol with hidden visibility, we have to go through a
202 // normal $non_lazy_ptr stub because this symbol might be resolved late.
203 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
204 return true;
205
206 // If symbol visibility is hidden, we have a stub for common symbol
207 // references and external declarations.
208 if (isDecl || GV->hasCommonLinkage())
209 // Hidden $non_lazy_ptr reference.
210 return true;
211
212 return false;
213 } else {
214 // If this is a strong reference to a definition, it is definitely not
215 // through a stub.
216 if (!isDecl && !GV->isWeakForLinker())
217 return false;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000218
Evan Cheng63476a82009-09-03 07:04:02 +0000219 // Unless we have a symbol with hidden visibility, we have to go through a
220 // normal $non_lazy_ptr stub because this symbol might be resolved late.
221 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
222 return true;
223 }
224 }
225
226 return false;
Evan Chenge4e4ed32009-08-28 23:18:09 +0000227}
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000228
Owen Anderson654d5442010-09-28 21:57:50 +0000229unsigned ARMSubtarget::getMispredictionPenalty() const {
Andrew Trickd43b5c92012-08-08 02:44:16 +0000230 return SchedModel->MispredictPenalty;
Owen Anderson654d5442010-09-28 21:57:50 +0000231}
232
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000233bool ARMSubtarget::enablePostRAScheduler(
234 CodeGenOpt::Level OptLevel,
Evan Cheng5b1b44892011-07-01 21:01:15 +0000235 TargetSubtargetInfo::AntiDepBreakMode& Mode,
David Goodwin87d21b92009-11-13 19:52:48 +0000236 RegClassVector& CriticalPathRCs) const {
Evan Cheng5b1b44892011-07-01 21:01:15 +0000237 Mode = TargetSubtargetInfo::ANTIDEP_CRITICAL;
David Goodwin87d21b92009-11-13 19:52:48 +0000238 CriticalPathRCs.clear();
239 CriticalPathRCs.push_back(&ARM::GPRRegClass);
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000240 return PostRAScheduler && OptLevel >= CodeGenOpt::Default;
241}