blob: f4cdb706955e735bad53a4fb0995db1e4288a6ea [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- X86InstrInfo.h - X86 Instruction Information ------------*- C++ -*- ===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the X86 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef X86INSTRUCTIONINFO_H
15#define X86INSTRUCTIONINFO_H
16
17#include "llvm/Target/TargetInstrInfo.h"
18#include "X86RegisterInfo.h"
Bill Wendling0e3410c2007-12-30 03:18:58 +000019#include "llvm/ADT/IndexedMap.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000020#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021
22namespace llvm {
23 class X86RegisterInfo;
24 class X86TargetMachine;
25
26namespace X86 {
27 // X86 specific condition code. These correspond to X86_*_COND in
28 // X86InstrInfo.td. They must be kept in synch.
29 enum CondCode {
30 COND_A = 0,
31 COND_AE = 1,
32 COND_B = 2,
33 COND_BE = 3,
34 COND_E = 4,
35 COND_G = 5,
36 COND_GE = 6,
37 COND_L = 7,
38 COND_LE = 8,
39 COND_NE = 9,
40 COND_NO = 10,
41 COND_NP = 11,
42 COND_NS = 12,
43 COND_O = 13,
44 COND_P = 14,
45 COND_S = 15,
46 COND_INVALID
47 };
Christopher Lambb371e032008-03-13 05:47:01 +000048
Dan Gohmanf17a25c2007-07-18 16:29:46 +000049 // Turn condition code into conditional branch opcode.
50 unsigned GetCondBranchFromCond(CondCode CC);
51
52 /// GetOppositeBranchCondition - Return the inverse of the specified cond,
53 /// e.g. turning COND_E to COND_NE.
54 CondCode GetOppositeBranchCondition(X86::CondCode CC);
55
56}
57
58/// X86II - This namespace holds all of the target specific flags that
59/// instruction info tracks.
60///
61namespace X86II {
62 enum {
63 //===------------------------------------------------------------------===//
64 // Instruction types. These are the standard/most common forms for X86
65 // instructions.
66 //
67
68 // PseudoFrm - This represents an instruction that is a pseudo instruction
69 // or one that has not been implemented yet. It is illegal to code generate
70 // it, but tolerated for intermediate implementation stages.
71 Pseudo = 0,
72
73 /// Raw - This form is for instructions that don't have any operands, so
74 /// they are just a fixed opcode value, like 'leave'.
75 RawFrm = 1,
76
77 /// AddRegFrm - This form is used for instructions like 'push r32' that have
78 /// their one register operand added to their opcode.
79 AddRegFrm = 2,
80
81 /// MRMDestReg - This form is used for instructions that use the Mod/RM byte
82 /// to specify a destination, which in this case is a register.
83 ///
84 MRMDestReg = 3,
85
86 /// MRMDestMem - This form is used for instructions that use the Mod/RM byte
87 /// to specify a destination, which in this case is memory.
88 ///
89 MRMDestMem = 4,
90
91 /// MRMSrcReg - This form is used for instructions that use the Mod/RM byte
92 /// to specify a source, which in this case is a register.
93 ///
94 MRMSrcReg = 5,
95
96 /// MRMSrcMem - This form is used for instructions that use the Mod/RM byte
97 /// to specify a source, which in this case is memory.
98 ///
99 MRMSrcMem = 6,
100
101 /// MRM[0-7][rm] - These forms are used to represent instructions that use
102 /// a Mod/RM byte, and use the middle field to hold extended opcode
103 /// information. In the intel manual these are represented as /0, /1, ...
104 ///
105
106 // First, instructions that operate on a register r/m operand...
107 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19, // Format /0 /1 /2 /3
108 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23, // Format /4 /5 /6 /7
109
110 // Next, instructions that operate on a memory r/m operand...
111 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27, // Format /0 /1 /2 /3
112 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31, // Format /4 /5 /6 /7
113
114 // MRMInitReg - This form is used for instructions whose source and
115 // destinations are the same register.
116 MRMInitReg = 32,
117
118 FormMask = 63,
119
120 //===------------------------------------------------------------------===//
121 // Actual flags...
122
123 // OpSize - Set if this instruction requires an operand size prefix (0x66),
124 // which most often indicates that the instruction operates on 16 bit data
125 // instead of 32 bit data.
126 OpSize = 1 << 6,
127
128 // AsSize - Set if this instruction requires an operand size prefix (0x67),
129 // which most often indicates that the instruction address 16 bit address
130 // instead of 32 bit address (or 32 bit address in 64 bit mode).
131 AdSize = 1 << 7,
132
133 //===------------------------------------------------------------------===//
134 // Op0Mask - There are several prefix bytes that are used to form two byte
135 // opcodes. These are currently 0x0F, 0xF3, and 0xD8-0xDF. This mask is
136 // used to obtain the setting of this field. If no bits in this field is
137 // set, there is no prefix byte for obtaining a multibyte opcode.
138 //
139 Op0Shift = 8,
140 Op0Mask = 0xF << Op0Shift,
141
142 // TB - TwoByte - Set if this instruction has a two byte opcode, which
143 // starts with a 0x0F byte before the real opcode.
144 TB = 1 << Op0Shift,
145
146 // REP - The 0xF3 prefix byte indicating repetition of the following
147 // instruction.
148 REP = 2 << Op0Shift,
149
150 // D8-DF - These escape opcodes are used by the floating point unit. These
151 // values must remain sequential.
152 D8 = 3 << Op0Shift, D9 = 4 << Op0Shift,
153 DA = 5 << Op0Shift, DB = 6 << Op0Shift,
154 DC = 7 << Op0Shift, DD = 8 << Op0Shift,
155 DE = 9 << Op0Shift, DF = 10 << Op0Shift,
156
157 // XS, XD - These prefix codes are for single and double precision scalar
158 // floating point operations performed in the SSE registers.
159 XD = 11 << Op0Shift, XS = 12 << Op0Shift,
160
161 // T8, TA - Prefix after the 0x0F prefix.
162 T8 = 13 << Op0Shift, TA = 14 << Op0Shift,
163
164 //===------------------------------------------------------------------===//
165 // REX_W - REX prefixes are instruction prefixes used in 64-bit mode.
166 // They are used to specify GPRs and SSE registers, 64-bit operand size,
167 // etc. We only cares about REX.W and REX.R bits and only the former is
168 // statically determined.
169 //
170 REXShift = 12,
171 REX_W = 1 << REXShift,
172
173 //===------------------------------------------------------------------===//
174 // This three-bit field describes the size of an immediate operand. Zero is
175 // unused so that we can tell if we forgot to set a value.
176 ImmShift = 13,
177 ImmMask = 7 << ImmShift,
178 Imm8 = 1 << ImmShift,
179 Imm16 = 2 << ImmShift,
180 Imm32 = 3 << ImmShift,
181 Imm64 = 4 << ImmShift,
182
183 //===------------------------------------------------------------------===//
184 // FP Instruction Classification... Zero is non-fp instruction.
185
186 // FPTypeMask - Mask for all of the FP types...
187 FPTypeShift = 16,
188 FPTypeMask = 7 << FPTypeShift,
189
190 // NotFP - The default, set for instructions that do not use FP registers.
191 NotFP = 0 << FPTypeShift,
192
193 // ZeroArgFP - 0 arg FP instruction which implicitly pushes ST(0), f.e. fld0
194 ZeroArgFP = 1 << FPTypeShift,
195
196 // OneArgFP - 1 arg FP instructions which implicitly read ST(0), such as fst
197 OneArgFP = 2 << FPTypeShift,
198
199 // OneArgFPRW - 1 arg FP instruction which implicitly read ST(0) and write a
200 // result back to ST(0). For example, fcos, fsqrt, etc.
201 //
202 OneArgFPRW = 3 << FPTypeShift,
203
204 // TwoArgFP - 2 arg FP instructions which implicitly read ST(0), and an
205 // explicit argument, storing the result to either ST(0) or the implicit
206 // argument. For example: fadd, fsub, fmul, etc...
207 TwoArgFP = 4 << FPTypeShift,
208
209 // CompareFP - 2 arg FP instructions which implicitly read ST(0) and an
210 // explicit argument, but have no destination. Example: fucom, fucomi, ...
211 CompareFP = 5 << FPTypeShift,
212
213 // CondMovFP - "2 operand" floating point conditional move instructions.
214 CondMovFP = 6 << FPTypeShift,
215
216 // SpecialFP - Special instruction forms. Dispatch by opcode explicitly.
217 SpecialFP = 7 << FPTypeShift,
218
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +0000219 // Lock prefix
220 LOCKShift = 19,
221 LOCK = 1 << LOCKShift,
222
223 // Bits 20 -> 23 are unused
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224 OpcodeShift = 24,
225 OpcodeMask = 0xFF << OpcodeShift
226 };
227}
228
Chris Lattnerd2fd6db2008-01-01 01:03:04 +0000229class X86InstrInfo : public TargetInstrInfoImpl {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230 X86TargetMachine &TM;
231 const X86RegisterInfo RI;
Owen Anderson9a184ef2008-01-07 01:35:02 +0000232
233 /// RegOp2MemOpTable2Addr, RegOp2MemOpTable0, RegOp2MemOpTable1,
234 /// RegOp2MemOpTable2 - Load / store folding opcode maps.
235 ///
236 DenseMap<unsigned*, unsigned> RegOp2MemOpTable2Addr;
237 DenseMap<unsigned*, unsigned> RegOp2MemOpTable0;
238 DenseMap<unsigned*, unsigned> RegOp2MemOpTable1;
239 DenseMap<unsigned*, unsigned> RegOp2MemOpTable2;
240
241 /// MemOp2RegOpTable - Load / store unfolding opcode map.
242 ///
243 DenseMap<unsigned*, std::pair<unsigned, unsigned> > MemOp2RegOpTable;
244
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000245public:
246 X86InstrInfo(X86TargetMachine &tm);
247
248 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
249 /// such, whenever a client has an instance of instruction info, it should
250 /// always be able to get register info as well (through this method).
251 ///
Dan Gohman1e57df32008-02-10 18:45:23 +0000252 virtual const TargetRegisterInfo &getRegisterInfo() const { return RI; }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000253
254 // Return true if the instruction is a register to register move and
255 // leave the source and dest operands in the passed parameters.
256 //
257 bool isMoveInstr(const MachineInstr& MI, unsigned& sourceReg,
258 unsigned& destReg) const;
259 unsigned isLoadFromStackSlot(MachineInstr *MI, int &FrameIndex) const;
260 unsigned isStoreToStackSlot(MachineInstr *MI, int &FrameIndex) const;
Bill Wendling0fe34c22007-12-08 23:58:46 +0000261 bool isReallyTriviallyReMaterializable(MachineInstr *MI) const;
Chris Lattnerea3a1812008-01-10 23:08:24 +0000262 bool isInvariantLoad(MachineInstr *MI) const;
Bill Wendling57e31d62007-12-17 23:07:56 +0000263
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000264 /// convertToThreeAddress - This method must be implemented by targets that
265 /// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
266 /// may be able to convert a two-address instruction into a true
267 /// three-address instruction on demand. This allows the X86 target (for
268 /// example) to convert ADD and SHL instructions into LEA instructions if they
269 /// would require register copies due to two-addressness.
270 ///
271 /// This method returns a null pointer if the transformation cannot be
272 /// performed, otherwise it returns the new instruction.
273 ///
274 virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
275 MachineBasicBlock::iterator &MBBI,
276 LiveVariables &LV) const;
277
278 /// commuteInstruction - We have a few instructions that must be hacked on to
279 /// commute them.
280 ///
281 virtual MachineInstr *commuteInstruction(MachineInstr *MI) const;
282
283 // Branch analysis.
284 virtual bool isUnpredicatedTerminator(const MachineInstr* MI) const;
285 virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
286 MachineBasicBlock *&FBB,
287 std::vector<MachineOperand> &Cond) const;
288 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
289 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
290 MachineBasicBlock *FBB,
291 const std::vector<MachineOperand> &Cond) const;
Owen Anderson8f2c8932007-12-31 06:32:00 +0000292 virtual void copyRegToReg(MachineBasicBlock &MBB,
293 MachineBasicBlock::iterator MI,
294 unsigned DestReg, unsigned SrcReg,
295 const TargetRegisterClass *DestRC,
296 const TargetRegisterClass *SrcRC) const;
Owen Anderson81875432008-01-01 21:11:32 +0000297 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
298 MachineBasicBlock::iterator MI,
299 unsigned SrcReg, bool isKill, int FrameIndex,
300 const TargetRegisterClass *RC) const;
301
302 virtual void storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill,
303 SmallVectorImpl<MachineOperand> &Addr,
304 const TargetRegisterClass *RC,
305 SmallVectorImpl<MachineInstr*> &NewMIs) const;
306
307 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
308 MachineBasicBlock::iterator MI,
309 unsigned DestReg, int FrameIndex,
310 const TargetRegisterClass *RC) const;
311
312 virtual void loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
313 SmallVectorImpl<MachineOperand> &Addr,
314 const TargetRegisterClass *RC,
315 SmallVectorImpl<MachineInstr*> &NewMIs) const;
Owen Anderson6690c7f2008-01-04 23:57:37 +0000316
317 virtual bool spillCalleeSavedRegisters(MachineBasicBlock &MBB,
318 MachineBasicBlock::iterator MI,
319 const std::vector<CalleeSavedInfo> &CSI) const;
320
321 virtual bool restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
322 MachineBasicBlock::iterator MI,
323 const std::vector<CalleeSavedInfo> &CSI) const;
324
Owen Anderson9a184ef2008-01-07 01:35:02 +0000325 /// foldMemoryOperand - If this target supports it, fold a load or store of
326 /// the specified stack slot into the specified machine instruction for the
327 /// specified operand(s). If this is possible, the target should perform the
328 /// folding and return true, otherwise it should return false. If it folds
329 /// the instruction, it is likely that the MachineInstruction the iterator
330 /// references has been changed.
Evan Cheng4f2f3f62008-02-08 21:20:40 +0000331 virtual MachineInstr* foldMemoryOperand(MachineFunction &MF,
332 MachineInstr* MI,
Owen Anderson9a184ef2008-01-07 01:35:02 +0000333 SmallVectorImpl<unsigned> &Ops,
334 int FrameIndex) const;
335
336 /// foldMemoryOperand - Same as the previous version except it allows folding
337 /// of any load and store from / to any address, not just from a specific
338 /// stack slot.
Evan Cheng4f2f3f62008-02-08 21:20:40 +0000339 virtual MachineInstr* foldMemoryOperand(MachineFunction &MF,
340 MachineInstr* MI,
Owen Anderson9a184ef2008-01-07 01:35:02 +0000341 SmallVectorImpl<unsigned> &Ops,
342 MachineInstr* LoadMI) const;
343
344 /// canFoldMemoryOperand - Returns true if the specified load / store is
345 /// folding is possible.
346 virtual bool canFoldMemoryOperand(MachineInstr*, SmallVectorImpl<unsigned> &) const;
347
348 /// unfoldMemoryOperand - Separate a single instruction which folded a load or
349 /// a store or a load and a store into two or more instruction. If this is
350 /// possible, returns true as well as the new instructions by reference.
351 virtual bool unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
352 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
353 SmallVectorImpl<MachineInstr*> &NewMIs) const;
354
355 virtual bool unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
356 SmallVectorImpl<SDNode*> &NewNodes) const;
357
358 /// getOpcodeAfterMemoryUnfold - Returns the opcode of the would be new
359 /// instruction after load / store are unfolded from an instruction of the
360 /// specified opcode. It returns zero if the specified unfolding is not
361 /// possible.
362 virtual unsigned getOpcodeAfterMemoryUnfold(unsigned Opc,
363 bool UnfoldLoad, bool UnfoldStore) const;
364
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000365 virtual bool BlockHasNoFallThrough(MachineBasicBlock &MBB) const;
366 virtual bool ReverseBranchCondition(std::vector<MachineOperand> &Cond) const;
367
368 const TargetRegisterClass *getPointerRegClass() const;
369
370 // getBaseOpcodeFor - This function returns the "base" X86 opcode for the
Duncan Sands466eadd2007-08-29 19:01:20 +0000371 // specified machine instruction.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000372 //
Chris Lattner5b930372008-01-07 07:27:27 +0000373 unsigned char getBaseOpcodeFor(const TargetInstrDesc *TID) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374 return TID->TSFlags >> X86II::OpcodeShift;
375 }
Chris Lattner99aa3372008-01-07 02:48:55 +0000376 unsigned char getBaseOpcodeFor(unsigned Opcode) const {
Duncan Sands466eadd2007-08-29 19:01:20 +0000377 return getBaseOpcodeFor(&get(Opcode));
378 }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000379
380private:
381 MachineInstr* foldMemoryOperand(MachineInstr* MI,
382 unsigned OpNum,
383 SmallVector<MachineOperand,4> &MOs) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000384};
385
386} // End llvm namespace
387
388#endif