blob: d269a45f5b5134941bf7ee3946f650ad8d74487c [file] [log] [blame]
Scott Micheladc5e302007-12-17 23:45:52 +00001; RUN: llvm-as -o - %s | llc -march=cellspu > %t1.s
Chris Lattnerb39abf92008-01-18 19:53:43 +00002; RUN: grep ilhu %t1.s | count 8
3; RUN: grep iohl %t1.s | count 6
4; RUN: grep il %t1.s | count 11
5; RUN: grep 16429 %t1.s | count 1
6; RUN: grep 63572 %t1.s | count 1
7; RUN: grep 128 %t1.s | count 1
8; RUN: grep 32639 %t1.s | count 1
9; RUN: grep 65535 %t1.s | count 1
10; RUN: grep 16457 %t1.s | count 1
11; RUN: grep 4059 %t1.s | count 1
12; RUN: grep 49077 %t1.s | count 1
13; RUN: grep 1267 %t1.s | count 2
Scott Micheladc5e302007-12-17 23:45:52 +000014; RUN: grep 16309 %t1.s | count 1
Scott Micheldbac4cf2008-01-11 02:53:15 +000015target datalayout = "E-p:32:32:128-f64:64:128-f32:32:128-i64:32:128-i32:32:128-i16:16:128-i8:8:128-i1:8:128-a0:0:128-v128:128:128-s0:128:128"
16target triple = "spu"
Scott Micheladc5e302007-12-17 23:45:52 +000017
18define i32 @test_1() {
19 ret i32 4784128 ;; ILHU via pattern (0x49000)
20}
21
22define i32 @test_2() {
23 ret i32 5308431 ;; ILHU/IOHL via pattern (0x5100f)
24}
25
26define i32 @test_3() {
27 ret i32 511 ;; IL via pattern
28}
29
30define i32 @test_4() {
31 ret i32 -512 ;; IL via pattern
32}
33
34;; double float floatval
35;; 0x4005bf0a80000000 0x402d|f854 2.718282
36define float @float_const_1() {
37 ret float 0x4005BF0A80000000 ;; ILHU/IOHL
38}
39
40;; double float floatval
41;; 0x3810000000000000 0x0080|0000 0.000000
42define float @float_const_2() {
43 ret float 0x3810000000000000 ;; IL 128
44}
45
46;; double float floatval
47;; 0x47efffffe0000000 0x7f7f|ffff NaN
48define float @float_const_3() {
49 ret float 0x47EFFFFFE0000000 ;; ILHU/IOHL via pattern
50}
51
52;; double float floatval
53;; 0x400921fb60000000 0x4049|0fdb 3.141593
54define float @float_const_4() {
55 ret float 0x400921FB60000000 ;; ILHU/IOHL via pattern
56}
57
58;; double float floatval
59;; 0xbff6a09e60000000 0xbfb5|04f3 -1.414214
60define float @float_const_5() {
61 ret float 0xBFF6A09E60000000 ;; ILHU/IOHL via pattern
62}
63
64;; double float floatval
65;; 0x3ff6a09e60000000 0x3fb5|04f3 1.414214
66define float @float_const_6() {
67 ret float 0x3FF6A09E60000000 ;; ILHU/IOHL via pattern
68}
69
70define float @float_const_7() {
71 ret float 0.000000e+00 ;; IL 0 via pattern
72}