blob: c0143b22bf442b2103156a1d036cd21ccf548dcf [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Evan Cheng5657c012009-07-29 02:18:14 +000024// Table branch address
25def tb_addrmode : Operand<i32> {
26 let PrintMethod = "printTBAddrMode";
27}
28
Anton Korobeynikov52237112009-06-17 18:13:58 +000029// Shifted operands. No register controlled shifts for Thumb2.
30// Note: We do not support rrx shifted operands yet.
31def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000032 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000033 [shl,srl,sra,rotr]> {
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 let PrintMethod = "printT2SOOperand";
Anton Korobeynikov52237112009-06-17 18:13:58 +000035 let MIOperandInfo = (ops GPR, i32imm);
36}
37
Evan Chengf49810c2009-06-23 17:48:47 +000038// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
39def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000040 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000041}]>;
42
Evan Chengf49810c2009-06-23 17:48:47 +000043// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
44def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000045 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000046}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000047
Evan Chengf49810c2009-06-23 17:48:47 +000048// t2_so_imm - Match a 32-bit immediate operand, which is an
49// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
50// immediate splatted into multiple bytes of the word. t2_so_imm values are
51// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000052// into t2_so_imm instructions: the 8-bit immediate is the least significant
53// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Evan Chengf49810c2009-06-23 17:48:47 +000054def t2_so_imm : Operand<i32>,
55 PatLeaf<(imm), [{
Jim Grosbach64171712010-02-16 21:07:46 +000056 return ARM_AM::getT2SOImmVal((uint32_t)N->getZExtValue()) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000057}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000058
Jim Grosbach64171712010-02-16 21:07:46 +000059// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000060// of a t2_so_imm.
61def t2_so_imm_not : Operand<i32>,
62 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000063 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
64}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000065
66// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
67def t2_so_imm_neg : Operand<i32>,
68 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000069 return ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())) != -1;
70}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000071
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000072// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
73// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
74// to get the first/second pieces.
75def t2_so_imm2part : Operand<i32>,
76 PatLeaf<(imm), [{
77 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
78 }]> {
79}
80
81def t2_so_imm2part_1 : SDNodeXForm<imm, [{
82 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
83 return CurDAG->getTargetConstant(V, MVT::i32);
84}]>;
85
86def t2_so_imm2part_2 : SDNodeXForm<imm, [{
87 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
88 return CurDAG->getTargetConstant(V, MVT::i32);
89}]>;
90
Jim Grosbach15e6ef82009-11-23 20:35:53 +000091def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
92 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
93 }]> {
94}
95
96def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
97 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
98 return CurDAG->getTargetConstant(V, MVT::i32);
99}]>;
100
101def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
102 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
103 return CurDAG->getTargetConstant(V, MVT::i32);
104}]>;
105
Evan Chenga67efd12009-06-23 19:39:13 +0000106/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
107def imm1_31 : PatLeaf<(i32 imm), [{
108 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
109}]>;
110
Evan Chengf49810c2009-06-23 17:48:47 +0000111/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000112def imm0_4095 : Operand<i32>,
113 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000114 return (uint32_t)N->getZExtValue() < 4096;
115}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000116
Jim Grosbach64171712010-02-16 21:07:46 +0000117def imm0_4095_neg : PatLeaf<(i32 imm), [{
118 return (uint32_t)(-N->getZExtValue()) < 4096;
119}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000120
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000121def imm0_255_neg : PatLeaf<(i32 imm), [{
122 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000123}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000124
Evan Cheng055b0312009-06-29 07:51:04 +0000125// Define Thumb2 specific addressing modes.
126
127// t2addrmode_imm12 := reg + imm12
128def t2addrmode_imm12 : Operand<i32>,
129 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
130 let PrintMethod = "printT2AddrModeImm12Operand";
131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
132}
133
David Goodwin5ff58b52009-07-24 00:16:18 +0000134// t2addrmode_imm8 := reg - imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000135def t2addrmode_imm8 : Operand<i32>,
136 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
137 let PrintMethod = "printT2AddrModeImm8Operand";
138 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
139}
140
Evan Cheng6d94f112009-07-03 00:06:39 +0000141def t2am_imm8_offset : Operand<i32>,
142 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset", []>{
Evan Chenge88d5ce2009-07-02 07:28:31 +0000143 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
144}
145
Evan Cheng5c874172009-07-09 22:21:59 +0000146// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
David Goodwin6647cea2009-06-30 22:50:01 +0000147def t2addrmode_imm8s4 : Operand<i32>,
148 ComplexPattern<i32, 2, "SelectT2AddrModeImm8s4", []> {
Evan Cheng5c874172009-07-09 22:21:59 +0000149 let PrintMethod = "printT2AddrModeImm8s4Operand";
David Goodwin6647cea2009-06-30 22:50:01 +0000150 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
151}
152
Evan Chengcba962d2009-07-09 20:40:44 +0000153// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000154def t2addrmode_so_reg : Operand<i32>,
155 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
156 let PrintMethod = "printT2AddrModeSoRegOperand";
157 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
158}
159
160
Anton Korobeynikov52237112009-06-17 18:13:58 +0000161//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000162// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000163//
164
Evan Chenga67efd12009-06-23 19:39:13 +0000165/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000166/// unary operation that produces a value. These are predicable and can be
167/// changed to modify CPSR.
Johnny Chend68e1192009-12-15 17:24:14 +0000168multiclass T2I_un_irs<bits<4> opcod, string opc, PatFrag opnode,
169 bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000170 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000171 def i : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000172 opc, "\t$dst, $src",
Evan Chenga67efd12009-06-23 19:39:13 +0000173 [(set GPR:$dst, (opnode t2_so_imm:$src))]> {
174 let isAsCheapAsAMove = Cheap;
175 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000176 let Inst{31-27} = 0b11110;
177 let Inst{25} = 0;
178 let Inst{24-21} = opcod;
179 let Inst{20} = ?; // The S bit.
180 let Inst{19-16} = 0b1111; // Rn
181 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000182 }
183 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000184 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000185 opc, ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000186 [(set GPR:$dst, (opnode GPR:$src))]> {
187 let Inst{31-27} = 0b11101;
188 let Inst{26-25} = 0b01;
189 let Inst{24-21} = opcod;
190 let Inst{20} = ?; // The S bit.
191 let Inst{19-16} = 0b1111; // Rn
192 let Inst{14-12} = 0b000; // imm3
193 let Inst{7-6} = 0b00; // imm2
194 let Inst{5-4} = 0b00; // type
195 }
Evan Chenga67efd12009-06-23 19:39:13 +0000196 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000197 def s : T2I<(outs GPR:$dst), (ins t2_so_reg:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000198 opc, ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000199 [(set GPR:$dst, (opnode t2_so_reg:$src))]> {
200 let Inst{31-27} = 0b11101;
201 let Inst{26-25} = 0b01;
202 let Inst{24-21} = opcod;
203 let Inst{20} = ?; // The S bit.
204 let Inst{19-16} = 0b1111; // Rn
205 }
Evan Chenga67efd12009-06-23 19:39:13 +0000206}
207
208/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000209// binary operation that produces a value. These are predicable and can be
210/// changed to modify CPSR.
Jim Grosbach64171712010-02-16 21:07:46 +0000211multiclass T2I_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
David Goodwin1f096272009-07-27 23:34:12 +0000212 bit Commutable = 0, string wide =""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000213 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000214 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000215 opc, "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000216 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
217 let Inst{31-27} = 0b11110;
218 let Inst{25} = 0;
219 let Inst{24-21} = opcod;
220 let Inst{20} = ?; // The S bit.
221 let Inst{15} = 0;
222 }
Evan Chenga67efd12009-06-23 19:39:13 +0000223 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000224 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000225 opc, !strconcat(wide, "\t$dst, $lhs, $rhs"),
Evan Cheng8de898a2009-06-26 00:19:44 +0000226 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
227 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000228 let Inst{31-27} = 0b11101;
229 let Inst{26-25} = 0b01;
230 let Inst{24-21} = opcod;
231 let Inst{20} = ?; // The S bit.
232 let Inst{14-12} = 0b000; // imm3
233 let Inst{7-6} = 0b00; // imm2
234 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000235 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000236 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000237 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000238 opc, !strconcat(wide, "\t$dst, $lhs, $rhs"),
Johnny Chend68e1192009-12-15 17:24:14 +0000239 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
240 let Inst{31-27} = 0b11101;
241 let Inst{26-25} = 0b01;
242 let Inst{24-21} = opcod;
243 let Inst{20} = ?; // The S bit.
244 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000245}
246
David Goodwin1f096272009-07-27 23:34:12 +0000247/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
248// the ".w" prefix to indicate that they are wide.
Johnny Chend68e1192009-12-15 17:24:14 +0000249multiclass T2I_bin_w_irs<bits<4> opcod, string opc, PatFrag opnode,
250 bit Commutable = 0> :
251 T2I_bin_irs<opcod, opc, opnode, Commutable, ".w">;
David Goodwin1f096272009-07-27 23:34:12 +0000252
Evan Cheng1e249e32009-06-25 20:59:23 +0000253/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
254/// reversed. It doesn't define the 'rr' form since it's handled by its
255/// T2I_bin_irs counterpart.
Johnny Chend68e1192009-12-15 17:24:14 +0000256multiclass T2I_rbin_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000257 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000258 def ri : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000259 opc, ".w\t$dst, $rhs, $lhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000260 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]> {
261 let Inst{31-27} = 0b11110;
262 let Inst{25} = 0;
263 let Inst{24-21} = opcod;
264 let Inst{20} = 0; // The S bit.
265 let Inst{15} = 0;
266 }
Evan Chengf49810c2009-06-23 17:48:47 +0000267 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000268 def rs : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000269 opc, "\t$dst, $rhs, $lhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000270 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]> {
271 let Inst{31-27} = 0b11101;
272 let Inst{26-25} = 0b01;
273 let Inst{24-21} = opcod;
274 let Inst{20} = 0; // The S bit.
275 }
Evan Chengf49810c2009-06-23 17:48:47 +0000276}
277
Evan Chenga67efd12009-06-23 19:39:13 +0000278/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000279/// instruction modifies the CPSR register.
280let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000281multiclass T2I_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
282 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000283 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000284 def ri : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000285 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000286 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
287 let Inst{31-27} = 0b11110;
288 let Inst{25} = 0;
289 let Inst{24-21} = opcod;
290 let Inst{20} = 1; // The S bit.
291 let Inst{15} = 0;
292 }
Evan Chenga67efd12009-06-23 19:39:13 +0000293 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000294 def rr : T2I<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000295 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Evan Cheng8de898a2009-06-26 00:19:44 +0000296 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
297 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000298 let Inst{31-27} = 0b11101;
299 let Inst{26-25} = 0b01;
300 let Inst{24-21} = opcod;
301 let Inst{20} = 1; // The S bit.
302 let Inst{14-12} = 0b000; // imm3
303 let Inst{7-6} = 0b00; // imm2
304 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000305 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000306 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000307 def rs : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000308 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000309 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
310 let Inst{31-27} = 0b11101;
311 let Inst{26-25} = 0b01;
312 let Inst{24-21} = opcod;
313 let Inst{20} = 1; // The S bit.
314 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000315}
316}
317
Evan Chenga67efd12009-06-23 19:39:13 +0000318/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
319/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000320multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
321 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000322 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000323 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000324 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000325 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
326 let Inst{31-27} = 0b11110;
327 let Inst{25} = 0;
328 let Inst{24} = 1;
329 let Inst{23-21} = op23_21;
330 let Inst{20} = 0; // The S bit.
331 let Inst{15} = 0;
332 }
Evan Chengf49810c2009-06-23 17:48:47 +0000333 // 12-bit imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000334 def ri12 : T2sI<(outs GPR:$dst), (ins GPR:$lhs, imm0_4095:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000335 !strconcat(opc, "w"), "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000336 [(set GPR:$dst, (opnode GPR:$lhs, imm0_4095:$rhs))]> {
337 let Inst{31-27} = 0b11110;
338 let Inst{25} = 1;
339 let Inst{24} = 0;
340 let Inst{23-21} = op23_21;
341 let Inst{20} = 0; // The S bit.
342 let Inst{15} = 0;
343 }
Evan Chenga67efd12009-06-23 19:39:13 +0000344 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000345 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000346 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng8de898a2009-06-26 00:19:44 +0000347 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
348 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000349 let Inst{31-27} = 0b11101;
350 let Inst{26-25} = 0b01;
351 let Inst{24} = 1;
352 let Inst{23-21} = op23_21;
353 let Inst{20} = 0; // The S bit.
354 let Inst{14-12} = 0b000; // imm3
355 let Inst{7-6} = 0b00; // imm2
356 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000357 }
Evan Chengf49810c2009-06-23 17:48:47 +0000358 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000359 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000360 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000361 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
362 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000363 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000364 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000365 let Inst{23-21} = op23_21;
366 let Inst{20} = 0; // The S bit.
367 }
Evan Chengf49810c2009-06-23 17:48:47 +0000368}
369
Jim Grosbach6935efc2009-11-24 00:20:27 +0000370/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000371/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000372/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000373let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000374multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
375 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000376 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000377 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000378 opc, "\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000379 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000380 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000381 let Inst{31-27} = 0b11110;
382 let Inst{25} = 0;
383 let Inst{24-21} = opcod;
384 let Inst{20} = 0; // The S bit.
385 let Inst{15} = 0;
386 }
Evan Chenga67efd12009-06-23 19:39:13 +0000387 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000388 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000389 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000390 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000391 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000392 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000393 let Inst{31-27} = 0b11101;
394 let Inst{26-25} = 0b01;
395 let Inst{24-21} = opcod;
396 let Inst{20} = 0; // The S bit.
397 let Inst{14-12} = 0b000; // imm3
398 let Inst{7-6} = 0b00; // imm2
399 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000400 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000401 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000402 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000403 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000404 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000405 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000406 let Inst{31-27} = 0b11101;
407 let Inst{26-25} = 0b01;
408 let Inst{24-21} = opcod;
409 let Inst{20} = 0; // The S bit.
410 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000411}
412
413// Carry setting variants
414let Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000415multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
416 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000417 // shifted imm
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000418 def Sri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
419 opc, "\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000420 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000421 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000422 let Inst{31-27} = 0b11110;
423 let Inst{25} = 0;
424 let Inst{24-21} = opcod;
425 let Inst{20} = 1; // The S bit.
426 let Inst{15} = 0;
427 }
Evan Cheng62674222009-06-25 23:34:10 +0000428 // register
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000429 def Srr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
430 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000431 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000432 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000433 let isCommutable = Commutable;
434 let Inst{31-27} = 0b11101;
435 let Inst{26-25} = 0b01;
436 let Inst{24-21} = opcod;
437 let Inst{20} = 1; // The S bit.
438 let Inst{14-12} = 0b000; // imm3
439 let Inst{7-6} = 0b00; // imm2
440 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000441 }
Evan Cheng62674222009-06-25 23:34:10 +0000442 // shifted register
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000443 def Srs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
444 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000445 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000446 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000447 let Inst{31-27} = 0b11101;
448 let Inst{26-25} = 0b01;
449 let Inst{24-21} = opcod;
450 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000451 }
Evan Chengf49810c2009-06-23 17:48:47 +0000452}
453}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000454}
Evan Chengf49810c2009-06-23 17:48:47 +0000455
David Goodwinaf0d08d2009-07-27 16:31:55 +0000456/// T2I_rbin_s_is - Same as T2I_rbin_is except sets 's' bit.
Evan Cheng1e249e32009-06-25 20:59:23 +0000457let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000458multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000459 // shifted imm
Evan Chenge8af1f92009-08-10 02:37:24 +0000460 def ri : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs, cc_out:$s),
David Goodwin5d598aa2009-08-19 18:00:44 +0000461 IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000462 !strconcat(opc, "${s}.w\t$dst, $rhs, $lhs"),
Johnny Chend68e1192009-12-15 17:24:14 +0000463 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]> {
464 let Inst{31-27} = 0b11110;
465 let Inst{25} = 0;
466 let Inst{24-21} = opcod;
467 let Inst{20} = 1; // The S bit.
468 let Inst{15} = 0;
469 }
Evan Chengf49810c2009-06-23 17:48:47 +0000470 // shifted register
Evan Chenge8af1f92009-08-10 02:37:24 +0000471 def rs : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs, cc_out:$s),
David Goodwin5d598aa2009-08-19 18:00:44 +0000472 IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000473 !strconcat(opc, "${s}\t$dst, $rhs, $lhs"),
Johnny Chend68e1192009-12-15 17:24:14 +0000474 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]> {
475 let Inst{31-27} = 0b11101;
476 let Inst{26-25} = 0b01;
477 let Inst{24-21} = opcod;
478 let Inst{20} = 1; // The S bit.
479 }
Evan Chengf49810c2009-06-23 17:48:47 +0000480}
481}
482
Evan Chenga67efd12009-06-23 19:39:13 +0000483/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
484// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000485multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000486 // 5-bit imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000487 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000488 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000489 [(set GPR:$dst, (opnode GPR:$lhs, imm1_31:$rhs))]> {
490 let Inst{31-27} = 0b11101;
491 let Inst{26-21} = 0b010010;
492 let Inst{19-16} = 0b1111; // Rn
493 let Inst{5-4} = opcod;
494 }
Evan Chenga67efd12009-06-23 19:39:13 +0000495 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000496 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000497 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000498 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
499 let Inst{31-27} = 0b11111;
500 let Inst{26-23} = 0b0100;
501 let Inst{22-21} = opcod;
502 let Inst{15-12} = 0b1111;
503 let Inst{7-4} = 0b0000;
504 }
Evan Chenga67efd12009-06-23 19:39:13 +0000505}
Evan Chengf49810c2009-06-23 17:48:47 +0000506
Johnny Chend68e1192009-12-15 17:24:14 +0000507/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000508/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000509/// a explicit result, only implicitly set CPSR.
David Goodwinc27a4542009-07-20 22:13:31 +0000510let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000511multiclass T2I_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000512 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000513 def ri : T2I<(outs), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000514 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000515 [(opnode GPR:$lhs, t2_so_imm:$rhs)]> {
516 let Inst{31-27} = 0b11110;
517 let Inst{25} = 0;
518 let Inst{24-21} = opcod;
519 let Inst{20} = 1; // The S bit.
520 let Inst{15} = 0;
521 let Inst{11-8} = 0b1111; // Rd
522 }
Evan Chenga67efd12009-06-23 19:39:13 +0000523 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000524 def rr : T2I<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000525 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000526 [(opnode GPR:$lhs, GPR:$rhs)]> {
527 let Inst{31-27} = 0b11101;
528 let Inst{26-25} = 0b01;
529 let Inst{24-21} = opcod;
530 let Inst{20} = 1; // The S bit.
531 let Inst{14-12} = 0b000; // imm3
532 let Inst{11-8} = 0b1111; // Rd
533 let Inst{7-6} = 0b00; // imm2
534 let Inst{5-4} = 0b00; // type
535 }
Evan Chengf49810c2009-06-23 17:48:47 +0000536 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000537 def rs : T2I<(outs), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iCMPsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000538 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000539 [(opnode GPR:$lhs, t2_so_reg:$rhs)]> {
540 let Inst{31-27} = 0b11101;
541 let Inst{26-25} = 0b01;
542 let Inst{24-21} = opcod;
543 let Inst{20} = 1; // The S bit.
544 let Inst{11-8} = 0b1111; // Rd
545 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000546}
547}
548
Evan Chengf3c21b82009-06-30 02:15:48 +0000549/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Johnny Chend68e1192009-12-15 17:24:14 +0000550multiclass T2I_ld<bit signed, bits<2> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000551 def i12 : T2Ii12<(outs GPR:$dst), (ins t2addrmode_imm12:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000552 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000553 [(set GPR:$dst, (opnode t2addrmode_imm12:$addr))]> {
554 let Inst{31-27} = 0b11111;
555 let Inst{26-25} = 0b00;
556 let Inst{24} = signed;
557 let Inst{23} = 1;
558 let Inst{22-21} = opcod;
559 let Inst{20} = 1; // load
560 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000561 def i8 : T2Ii8 <(outs GPR:$dst), (ins t2addrmode_imm8:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000562 opc, "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000563 [(set GPR:$dst, (opnode t2addrmode_imm8:$addr))]> {
564 let Inst{31-27} = 0b11111;
565 let Inst{26-25} = 0b00;
566 let Inst{24} = signed;
567 let Inst{23} = 0;
568 let Inst{22-21} = opcod;
569 let Inst{20} = 1; // load
570 let Inst{11} = 1;
571 // Offset: index==TRUE, wback==FALSE
572 let Inst{10} = 1; // The P bit.
573 let Inst{8} = 0; // The W bit.
574 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000575 def s : T2Iso <(outs GPR:$dst), (ins t2addrmode_so_reg:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000576 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000577 [(set GPR:$dst, (opnode t2addrmode_so_reg:$addr))]> {
578 let Inst{31-27} = 0b11111;
579 let Inst{26-25} = 0b00;
580 let Inst{24} = signed;
581 let Inst{23} = 0;
582 let Inst{22-21} = opcod;
583 let Inst{20} = 1; // load
584 let Inst{11-6} = 0b000000;
585 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000586 def pci : T2Ipc <(outs GPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000587 opc, ".w\t$dst, $addr",
Evan Cheng9eda6892009-10-31 03:39:36 +0000588 [(set GPR:$dst, (opnode (ARMWrapper tconstpool:$addr)))]> {
589 let isReMaterializable = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000590 let Inst{31-27} = 0b11111;
591 let Inst{26-25} = 0b00;
592 let Inst{24} = signed;
593 let Inst{23} = ?; // add = (U == '1')
594 let Inst{22-21} = opcod;
595 let Inst{20} = 1; // load
596 let Inst{19-16} = 0b1111; // Rn
Evan Cheng9eda6892009-10-31 03:39:36 +0000597 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000598}
599
David Goodwin73b8f162009-06-30 22:11:34 +0000600/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Johnny Chend68e1192009-12-15 17:24:14 +0000601multiclass T2I_st<bits<2> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000602 def i12 : T2Ii12<(outs), (ins GPR:$src, t2addrmode_imm12:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000603 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000604 [(opnode GPR:$src, t2addrmode_imm12:$addr)]> {
605 let Inst{31-27} = 0b11111;
606 let Inst{26-23} = 0b0001;
607 let Inst{22-21} = opcod;
608 let Inst{20} = 0; // !load
609 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000610 def i8 : T2Ii8 <(outs), (ins GPR:$src, t2addrmode_imm8:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000611 opc, "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000612 [(opnode GPR:$src, t2addrmode_imm8:$addr)]> {
613 let Inst{31-27} = 0b11111;
614 let Inst{26-23} = 0b0000;
615 let Inst{22-21} = opcod;
616 let Inst{20} = 0; // !load
617 let Inst{11} = 1;
618 // Offset: index==TRUE, wback==FALSE
619 let Inst{10} = 1; // The P bit.
620 let Inst{8} = 0; // The W bit.
621 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000622 def s : T2Iso <(outs), (ins GPR:$src, t2addrmode_so_reg:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000623 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000624 [(opnode GPR:$src, t2addrmode_so_reg:$addr)]> {
625 let Inst{31-27} = 0b11111;
626 let Inst{26-23} = 0b0000;
627 let Inst{22-21} = opcod;
628 let Inst{20} = 0; // !load
629 let Inst{11-6} = 0b000000;
630 }
David Goodwin73b8f162009-06-30 22:11:34 +0000631}
632
David Goodwind1fa1202009-07-01 00:01:13 +0000633/// T2I_picld - Defines the PIC load pattern.
634class T2I_picld<string opc, PatFrag opnode> :
David Goodwin5d598aa2009-08-19 18:00:44 +0000635 T2I<(outs GPR:$dst), (ins addrmodepc:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000636 !strconcat("\n${addr:label}:\n\t", opc), "\t$dst, $addr",
David Goodwind1fa1202009-07-01 00:01:13 +0000637 [(set GPR:$dst, (opnode addrmodepc:$addr))]>;
638
639/// T2I_picst - Defines the PIC store pattern.
640class T2I_picst<string opc, PatFrag opnode> :
David Goodwin5d598aa2009-08-19 18:00:44 +0000641 T2I<(outs), (ins GPR:$src, addrmodepc:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000642 !strconcat("\n${addr:label}:\n\t", opc), "\t$src, $addr",
David Goodwind1fa1202009-07-01 00:01:13 +0000643 [(opnode GPR:$src, addrmodepc:$addr)]>;
644
Evan Chengd27c9fc2009-07-03 01:43:10 +0000645
646/// T2I_unary_rrot - A unary operation with two forms: one whose operand is a
647/// register and one whose operand is a register rotated by 8/16/24.
Johnny Chend68e1192009-12-15 17:24:14 +0000648multiclass T2I_unary_rrot<bits<3> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000649 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000650 opc, ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000651 [(set GPR:$dst, (opnode GPR:$src))]> {
652 let Inst{31-27} = 0b11111;
653 let Inst{26-23} = 0b0100;
654 let Inst{22-20} = opcod;
655 let Inst{19-16} = 0b1111; // Rn
656 let Inst{15-12} = 0b1111;
657 let Inst{7} = 1;
658 let Inst{5-4} = 0b00; // rotate
659 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000660 def r_rot : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$rot), IIC_iUNAsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000661 opc, ".w\t$dst, $src, ror $rot",
Johnny Chend68e1192009-12-15 17:24:14 +0000662 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]> {
663 let Inst{31-27} = 0b11111;
664 let Inst{26-23} = 0b0100;
665 let Inst{22-20} = opcod;
666 let Inst{19-16} = 0b1111; // Rn
667 let Inst{15-12} = 0b1111;
668 let Inst{7} = 1;
669 let Inst{5-4} = {?,?}; // rotate
670 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000671}
672
Johnny Chen93042d12010-03-02 18:14:57 +0000673// DO variant - disassembly only, no pattern
674
675multiclass T2I_unary_rrot_DO<bits<3> opcod, string opc> {
676 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
677 opc, "\t$dst, $src", []> {
678 let Inst{31-27} = 0b11111;
679 let Inst{26-23} = 0b0100;
680 let Inst{22-20} = opcod;
681 let Inst{19-16} = 0b1111; // Rn
682 let Inst{15-12} = 0b1111;
683 let Inst{7} = 1;
684 let Inst{5-4} = 0b00; // rotate
685 }
686 def r_rot : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$rot), IIC_iUNAsi,
687 opc, "\t$dst, $src, ror $rot", []> {
688 let Inst{31-27} = 0b11111;
689 let Inst{26-23} = 0b0100;
690 let Inst{22-20} = opcod;
691 let Inst{19-16} = 0b1111; // Rn
692 let Inst{15-12} = 0b1111;
693 let Inst{7} = 1;
694 let Inst{5-4} = {?,?}; // rotate
695 }
696}
697
Evan Chengd27c9fc2009-07-03 01:43:10 +0000698/// T2I_bin_rrot - A binary operation with two forms: one whose operand is a
699/// register and one whose operand is a register rotated by 8/16/24.
Johnny Chend68e1192009-12-15 17:24:14 +0000700multiclass T2I_bin_rrot<bits<3> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000701 def rr : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000702 opc, "\t$dst, $LHS, $RHS",
Johnny Chend68e1192009-12-15 17:24:14 +0000703 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]> {
704 let Inst{31-27} = 0b11111;
705 let Inst{26-23} = 0b0100;
706 let Inst{22-20} = opcod;
707 let Inst{15-12} = 0b1111;
708 let Inst{7} = 1;
709 let Inst{5-4} = 0b00; // rotate
710 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000711 def rr_rot : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
Evan Cheng699beba2009-10-27 00:08:59 +0000712 IIC_iALUsr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chengd27c9fc2009-07-03 01:43:10 +0000713 [(set GPR:$dst, (opnode GPR:$LHS,
Johnny Chend68e1192009-12-15 17:24:14 +0000714 (rotr GPR:$RHS, rot_imm:$rot)))]> {
715 let Inst{31-27} = 0b11111;
716 let Inst{26-23} = 0b0100;
717 let Inst{22-20} = opcod;
718 let Inst{15-12} = 0b1111;
719 let Inst{7} = 1;
720 let Inst{5-4} = {?,?}; // rotate
721 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000722}
723
Johnny Chen93042d12010-03-02 18:14:57 +0000724// DO variant - disassembly only, no pattern
725
726multiclass T2I_bin_rrot_DO<bits<3> opcod, string opc> {
727 def rr : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), IIC_iALUr,
728 opc, "\t$dst, $LHS, $RHS", []> {
729 let Inst{31-27} = 0b11111;
730 let Inst{26-23} = 0b0100;
731 let Inst{22-20} = opcod;
732 let Inst{15-12} = 0b1111;
733 let Inst{7} = 1;
734 let Inst{5-4} = 0b00; // rotate
735 }
736 def rr_rot : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
737 IIC_iALUsr, opc, "\t$dst, $LHS, $RHS, ror $rot", []> {
738 let Inst{31-27} = 0b11111;
739 let Inst{26-23} = 0b0100;
740 let Inst{22-20} = opcod;
741 let Inst{15-12} = 0b1111;
742 let Inst{7} = 1;
743 let Inst{5-4} = {?,?}; // rotate
744 }
745}
746
Anton Korobeynikov52237112009-06-17 18:13:58 +0000747//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000748// Instructions
749//===----------------------------------------------------------------------===//
750
751//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +0000752// Miscellaneous Instructions.
753//
754
Evan Chenga09b9ca2009-06-24 23:47:58 +0000755// LEApcrel - Load a pc-relative address into a register without offending the
756// assembler.
David Goodwin5d598aa2009-08-19 18:00:44 +0000757def t2LEApcrel : T2XI<(outs GPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000758 "adr$p.w\t$dst, #$label", []> {
759 let Inst{31-27} = 0b11110;
760 let Inst{25-24} = 0b10;
761 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
762 let Inst{22} = 0;
763 let Inst{20} = 0;
764 let Inst{19-16} = 0b1111; // Rn
765 let Inst{15} = 0;
766}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000767def t2LEApcrelJT : T2XI<(outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000768 (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000769 "adr$p.w\t$dst, #${label}_${id}", []> {
770 let Inst{31-27} = 0b11110;
771 let Inst{25-24} = 0b10;
772 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
773 let Inst{22} = 0;
774 let Inst{20} = 0;
775 let Inst{19-16} = 0b1111; // Rn
776 let Inst{15} = 0;
777}
Evan Chenga09b9ca2009-06-24 23:47:58 +0000778
Evan Cheng86198642009-08-07 00:34:42 +0000779// ADD r, sp, {so_imm|i12}
David Goodwin5d598aa2009-08-19 18:00:44 +0000780def t2ADDrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000781 IIC_iALUi, "add", ".w\t$dst, $sp, $imm", []> {
782 let Inst{31-27} = 0b11110;
783 let Inst{25} = 0;
784 let Inst{24-21} = 0b1000;
785 let Inst{20} = ?; // The S bit.
786 let Inst{19-16} = 0b1101; // Rn = sp
787 let Inst{15} = 0;
788}
Jim Grosbach64171712010-02-16 21:07:46 +0000789def t2ADDrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000790 IIC_iALUi, "addw", "\t$dst, $sp, $imm", []> {
791 let Inst{31-27} = 0b11110;
792 let Inst{25} = 1;
793 let Inst{24-21} = 0b0000;
794 let Inst{20} = 0; // The S bit.
795 let Inst{19-16} = 0b1101; // Rn = sp
796 let Inst{15} = 0;
797}
Evan Cheng86198642009-08-07 00:34:42 +0000798
799// ADD r, sp, so_reg
David Goodwin5d598aa2009-08-19 18:00:44 +0000800def t2ADDrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +0000801 IIC_iALUsi, "add", ".w\t$dst, $sp, $rhs", []> {
802 let Inst{31-27} = 0b11101;
803 let Inst{26-25} = 0b01;
804 let Inst{24-21} = 0b1000;
805 let Inst{20} = ?; // The S bit.
806 let Inst{19-16} = 0b1101; // Rn = sp
807 let Inst{15} = 0;
808}
Evan Cheng86198642009-08-07 00:34:42 +0000809
810// SUB r, sp, {so_imm|i12}
David Goodwin5d598aa2009-08-19 18:00:44 +0000811def t2SUBrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000812 IIC_iALUi, "sub", ".w\t$dst, $sp, $imm", []> {
813 let Inst{31-27} = 0b11110;
814 let Inst{25} = 0;
815 let Inst{24-21} = 0b1101;
816 let Inst{20} = ?; // The S bit.
817 let Inst{19-16} = 0b1101; // Rn = sp
818 let Inst{15} = 0;
819}
David Goodwin5d598aa2009-08-19 18:00:44 +0000820def t2SUBrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000821 IIC_iALUi, "subw", "\t$dst, $sp, $imm", []> {
822 let Inst{31-27} = 0b11110;
823 let Inst{25} = 1;
824 let Inst{24-21} = 0b0101;
825 let Inst{20} = 0; // The S bit.
826 let Inst{19-16} = 0b1101; // Rn = sp
827 let Inst{15} = 0;
828}
Evan Cheng86198642009-08-07 00:34:42 +0000829
830// SUB r, sp, so_reg
David Goodwin5d598aa2009-08-19 18:00:44 +0000831def t2SUBrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
832 IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +0000833 "sub", "\t$dst, $sp, $rhs", []> {
834 let Inst{31-27} = 0b11101;
835 let Inst{26-25} = 0b01;
836 let Inst{24-21} = 0b1101;
837 let Inst{20} = ?; // The S bit.
838 let Inst{19-16} = 0b1101; // Rn = sp
839 let Inst{15} = 0;
840}
Evan Cheng86198642009-08-07 00:34:42 +0000841
Johnny Chen93042d12010-03-02 18:14:57 +0000842// Signed and unsigned division, for disassembly only
843def t2SDIV : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iALUi,
844 "sdiv", "\t$dst, $a, $b", []> {
845 let Inst{31-27} = 0b11111;
846 let Inst{26-21} = 0b011100;
847 let Inst{20} = 0b1;
848 let Inst{15-12} = 0b1111;
849 let Inst{7-4} = 0b1111;
850}
851
852def t2UDIV : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iALUi,
853 "udiv", "\t$dst, $a, $b", []> {
854 let Inst{31-27} = 0b11111;
855 let Inst{26-21} = 0b011101;
856 let Inst{20} = 0b1;
857 let Inst{15-12} = 0b1111;
858 let Inst{7-4} = 0b1111;
859}
860
Evan Cheng86198642009-08-07 00:34:42 +0000861// Pseudo instruction that will expand into a t2SUBrSPi + a copy.
Dan Gohman533297b2009-10-29 18:10:34 +0000862let usesCustomInserter = 1 in { // Expanded after instruction selection.
Evan Cheng86198642009-08-07 00:34:42 +0000863def t2SUBrSPi_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Evan Cheng699beba2009-10-27 00:08:59 +0000864 NoItinerary, "@ sub.w\t$dst, $sp, $imm", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000865def t2SUBrSPi12_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Evan Cheng699beba2009-10-27 00:08:59 +0000866 NoItinerary, "@ subw\t$dst, $sp, $imm", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000867def t2SUBrSPs_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000868 NoItinerary, "@ sub\t$dst, $sp, $rhs", []>;
Dan Gohman533297b2009-10-29 18:10:34 +0000869} // usesCustomInserter
Evan Cheng86198642009-08-07 00:34:42 +0000870
871
Evan Chenga09b9ca2009-06-24 23:47:58 +0000872//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000873// Load / store Instructions.
874//
875
Evan Cheng055b0312009-06-29 07:51:04 +0000876// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000877let canFoldAsLoad = 1, isReMaterializable = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000878defm t2LDR : T2I_ld<0, 0b10, "ldr", UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000879
Evan Chengf3c21b82009-06-30 02:15:48 +0000880// Loads with zero extension
Johnny Chend68e1192009-12-15 17:24:14 +0000881defm t2LDRH : T2I_ld<0, 0b01, "ldrh", UnOpFrag<(zextloadi16 node:$Src)>>;
882defm t2LDRB : T2I_ld<0, 0b00, "ldrb", UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000883
Evan Chengf3c21b82009-06-30 02:15:48 +0000884// Loads with sign extension
Johnny Chend68e1192009-12-15 17:24:14 +0000885defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", UnOpFrag<(sextloadi16 node:$Src)>>;
886defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000887
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000888let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +0000889// Load doubleword
Johnny Chend68e1192009-12-15 17:24:14 +0000890def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +0000891 (ins t2addrmode_imm8s4:$addr),
Johnny Chen83142992010-01-05 22:37:28 +0000892 IIC_iLoadi, "ldrd", "\t$dst1, $addr", []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000893def t2LDRDpci : T2Ii8s4<?, ?, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +0000894 (ins i32imm:$addr), IIC_iLoadi,
Johnny Chen83142992010-01-05 22:37:28 +0000895 "ldrd", "\t$dst1, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +0000896 let Inst{19-16} = 0b1111; // Rn
897}
Evan Chengf3c21b82009-06-30 02:15:48 +0000898}
899
900// zextload i1 -> zextload i8
901def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
902 (t2LDRBi12 t2addrmode_imm12:$addr)>;
903def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
904 (t2LDRBi8 t2addrmode_imm8:$addr)>;
905def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
906 (t2LDRBs t2addrmode_so_reg:$addr)>;
907def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
908 (t2LDRBpci tconstpool:$addr)>;
909
910// extload -> zextload
911// FIXME: Reduce the number of patterns by legalizing extload to zextload
912// earlier?
913def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
914 (t2LDRBi12 t2addrmode_imm12:$addr)>;
915def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
916 (t2LDRBi8 t2addrmode_imm8:$addr)>;
917def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
918 (t2LDRBs t2addrmode_so_reg:$addr)>;
919def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
920 (t2LDRBpci tconstpool:$addr)>;
921
922def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
923 (t2LDRBi12 t2addrmode_imm12:$addr)>;
924def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
925 (t2LDRBi8 t2addrmode_imm8:$addr)>;
926def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
927 (t2LDRBs t2addrmode_so_reg:$addr)>;
928def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
929 (t2LDRBpci tconstpool:$addr)>;
930
931def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
932 (t2LDRHi12 t2addrmode_imm12:$addr)>;
933def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
934 (t2LDRHi8 t2addrmode_imm8:$addr)>;
935def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
936 (t2LDRHs t2addrmode_so_reg:$addr)>;
937def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
938 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +0000939
Evan Chenge88d5ce2009-07-02 07:28:31 +0000940// Indexed loads
Evan Cheng78236f82009-07-03 00:08:19 +0000941let mayLoad = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +0000942def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000943 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000944 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000945 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000946 []>;
947
Johnny Chend68e1192009-12-15 17:24:14 +0000948def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000949 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000950 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000951 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000952 []>;
953
Johnny Chend68e1192009-12-15 17:24:14 +0000954def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000955 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000956 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000957 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000958 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000959def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000960 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000961 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000962 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000963 []>;
964
Johnny Chend68e1192009-12-15 17:24:14 +0000965def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000966 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000967 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000968 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000969 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000970def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000971 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000972 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000973 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000974 []>;
975
Johnny Chend68e1192009-12-15 17:24:14 +0000976def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +0000977 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000978 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000979 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +0000980 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000981def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +0000982 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000983 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000984 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +0000985 []>;
986
Johnny Chend68e1192009-12-15 17:24:14 +0000987def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +0000988 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000989 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000990 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +0000991 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000992def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +0000993 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000994 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000995 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +0000996 []>;
Evan Cheng78236f82009-07-03 00:08:19 +0000997}
Evan Cheng4fbb9962009-07-02 23:16:11 +0000998
David Goodwin73b8f162009-06-30 22:11:34 +0000999// Store
Jim Grosbach80dc1162010-02-16 21:23:02 +00001000defm t2STR :T2I_st<0b10,"str", BinOpFrag<(store node:$LHS, node:$RHS)>>;
1001defm t2STRB:T2I_st<0b00,"strb",BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
1002defm t2STRH:T2I_st<0b01,"strh",BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001003
David Goodwin6647cea2009-06-30 22:50:01 +00001004// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001005let mayLoad = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001006def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Evan Chenge298ab22009-09-27 09:46:04 +00001007 (ins GPR:$src1, GPR:$src2, t2addrmode_imm8s4:$addr),
Johnny Chen83142992010-01-05 22:37:28 +00001008 IIC_iStorer, "strd", "\t$src1, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001009
Evan Cheng6d94f112009-07-03 00:06:39 +00001010// Indexed stores
Johnny Chend68e1192009-12-15 17:24:14 +00001011def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001012 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001013 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001014 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001015 [(set GPR:$base_wb,
1016 (pre_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1017
Johnny Chend68e1192009-12-15 17:24:14 +00001018def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001019 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001020 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001021 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001022 [(set GPR:$base_wb,
Jim Grosbach6935efc2009-11-24 00:20:27 +00001023 (post_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001024
Johnny Chend68e1192009-12-15 17:24:14 +00001025def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001026 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001027 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001028 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001029 [(set GPR:$base_wb,
1030 (pre_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1031
Johnny Chend68e1192009-12-15 17:24:14 +00001032def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001033 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001034 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001035 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001036 [(set GPR:$base_wb,
1037 (post_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1038
Johnny Chend68e1192009-12-15 17:24:14 +00001039def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001040 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001041 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001042 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001043 [(set GPR:$base_wb,
1044 (pre_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1045
Johnny Chend68e1192009-12-15 17:24:14 +00001046def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001047 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001048 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001049 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001050 [(set GPR:$base_wb,
1051 (post_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1052
David Goodwind1fa1202009-07-01 00:01:13 +00001053
Evan Cheng5c874172009-07-09 22:21:59 +00001054// FIXME: ldrd / strd pre / post variants
Evan Cheng2889cce2009-07-03 00:18:36 +00001055
1056//===----------------------------------------------------------------------===//
1057// Load / store multiple Instructions.
1058//
1059
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001060let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Cheng2889cce2009-07-03 00:18:36 +00001061def t2LDM : T2XI<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001062 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001063 IIC_iLoadm, "ldm${addr:submode}${p}${addr:wide}\t$addr, $wb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001064 let Inst{31-27} = 0b11101;
1065 let Inst{26-25} = 0b00;
1066 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1067 let Inst{22} = 0;
1068 let Inst{21} = ?; // The W bit.
1069 let Inst{20} = 1; // Load
1070}
Evan Cheng2889cce2009-07-03 00:18:36 +00001071
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001072let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Cheng2889cce2009-07-03 00:18:36 +00001073def t2STM : T2XI<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001074 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001075 IIC_iStorem, "stm${addr:submode}${p}${addr:wide}\t$addr, $wb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001076 let Inst{31-27} = 0b11101;
1077 let Inst{26-25} = 0b00;
1078 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1079 let Inst{22} = 0;
1080 let Inst{21} = ?; // The W bit.
1081 let Inst{20} = 0; // Store
1082}
Evan Cheng2889cce2009-07-03 00:18:36 +00001083
Evan Cheng9cb9e672009-06-27 02:26:13 +00001084//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001085// Move Instructions.
1086//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001087
Evan Chengf49810c2009-06-23 17:48:47 +00001088let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001089def t2MOVr : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +00001090 "mov", ".w\t$dst, $src", []> {
1091 let Inst{31-27} = 0b11101;
1092 let Inst{26-25} = 0b01;
1093 let Inst{24-21} = 0b0010;
1094 let Inst{20} = ?; // The S bit.
1095 let Inst{19-16} = 0b1111; // Rn
1096 let Inst{14-12} = 0b000;
1097 let Inst{7-4} = 0b0000;
1098}
Evan Chengf49810c2009-06-23 17:48:47 +00001099
Evan Cheng5adb66a2009-09-28 09:14:39 +00001100// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
1101let isReMaterializable = 1, isAsCheapAsAMove = 1, AddedComplexity = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001102def t2MOVi : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001103 "mov", ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +00001104 [(set GPR:$dst, t2_so_imm:$src)]> {
1105 let Inst{31-27} = 0b11110;
1106 let Inst{25} = 0;
1107 let Inst{24-21} = 0b0010;
1108 let Inst{20} = ?; // The S bit.
1109 let Inst{19-16} = 0b1111; // Rn
1110 let Inst{15} = 0;
1111}
David Goodwin83b35932009-06-26 16:10:07 +00001112
1113let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001114def t2MOVi16 : T2I<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001115 "movw", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +00001116 [(set GPR:$dst, imm0_65535:$src)]> {
1117 let Inst{31-27} = 0b11110;
1118 let Inst{25} = 1;
1119 let Inst{24-21} = 0b0010;
1120 let Inst{20} = 0; // The S bit.
1121 let Inst{15} = 0;
1122}
Evan Chengf49810c2009-06-23 17:48:47 +00001123
Evan Cheng3850a6a2009-06-23 05:23:49 +00001124let Constraints = "$src = $dst" in
Evan Cheng5adb66a2009-09-28 09:14:39 +00001125def t2MOVTi16 : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$imm), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001126 "movt", "\t$dst, $imm",
Evan Cheng5adb66a2009-09-28 09:14:39 +00001127 [(set GPR:$dst,
Johnny Chend68e1192009-12-15 17:24:14 +00001128 (or (and GPR:$src, 0xffff), lo16AllZero:$imm))]> {
1129 let Inst{31-27} = 0b11110;
1130 let Inst{25} = 1;
1131 let Inst{24-21} = 0b0110;
1132 let Inst{20} = 0; // The S bit.
1133 let Inst{15} = 0;
1134}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001135
Evan Cheng20956592009-10-21 08:15:52 +00001136def : T2Pat<(or GPR:$src, 0xffff0000), (t2MOVTi16 GPR:$src, 0xffff)>;
1137
Anton Korobeynikov52237112009-06-17 18:13:58 +00001138//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001139// Extend Instructions.
1140//
1141
1142// Sign extenders
1143
Johnny Chend68e1192009-12-15 17:24:14 +00001144defm t2SXTB : T2I_unary_rrot<0b100, "sxtb",
1145 UnOpFrag<(sext_inreg node:$Src, i8)>>;
1146defm t2SXTH : T2I_unary_rrot<0b000, "sxth",
1147 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Johnny Chen93042d12010-03-02 18:14:57 +00001148defm t2SXTB16 : T2I_unary_rrot_DO<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001149
Johnny Chend68e1192009-12-15 17:24:14 +00001150defm t2SXTAB : T2I_bin_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001151 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00001152defm t2SXTAH : T2I_bin_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001153 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Johnny Chen93042d12010-03-02 18:14:57 +00001154defm t2SXTAB16 : T2I_bin_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001155
Johnny Chen93042d12010-03-02 18:14:57 +00001156// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001157
1158// Zero extenders
1159
1160let AddedComplexity = 16 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001161defm t2UXTB : T2I_unary_rrot<0b101, "uxtb",
1162 UnOpFrag<(and node:$Src, 0x000000FF)>>;
1163defm t2UXTH : T2I_unary_rrot<0b001, "uxth",
1164 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1165defm t2UXTB16 : T2I_unary_rrot<0b011, "uxtb16",
1166 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001167
1168def : T2Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1169 (t2UXTB16r_rot GPR:$Src, 24)>;
1170def : T2Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
1171 (t2UXTB16r_rot GPR:$Src, 8)>;
1172
Johnny Chend68e1192009-12-15 17:24:14 +00001173defm t2UXTAB : T2I_bin_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001174 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00001175defm t2UXTAH : T2I_bin_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001176 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Johnny Chen93042d12010-03-02 18:14:57 +00001177defm t2UXTAB16 : T2I_bin_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001178}
1179
1180//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001181// Arithmetic Instructions.
1182//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001183
Johnny Chend68e1192009-12-15 17:24:14 +00001184defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1185 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1186defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1187 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001188
Evan Chengf49810c2009-06-23 17:48:47 +00001189// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001190defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
1191 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1192defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
1193 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001194
Johnny Chend68e1192009-12-15 17:24:14 +00001195defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001196 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001197defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001198 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
1199defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adcs",
1200 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
1201defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbcs",
1202 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001203
David Goodwin752aa7d2009-07-27 16:39:05 +00001204// RSB
Johnny Chend68e1192009-12-15 17:24:14 +00001205defm t2RSB : T2I_rbin_is <0b1110, "rsb",
1206 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1207defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1208 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001209
1210// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001211let AddedComplexity = 1 in
1212def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1213 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
Evan Cheng9cb9e672009-06-27 02:26:13 +00001214def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1215 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1216def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1217 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001218
Johnny Chen93042d12010-03-02 18:14:57 +00001219// Select Bytes -- for disassembly only
1220
1221def t2SEL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), NoItinerary, "sel",
1222 "\t$dst, $a, $b", []> {
1223 let Inst{31-27} = 0b11111;
1224 let Inst{26-24} = 0b010;
1225 let Inst{23} = 0b1;
1226 let Inst{22-20} = 0b010;
1227 let Inst{15-12} = 0b1111;
1228 let Inst{7} = 0b1;
1229 let Inst{6-4} = 0b000;
1230}
1231
Johnny Chenadc77332010-02-26 22:04:29 +00001232// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1233// And Miscellaneous operations -- for disassembly only
1234class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc>
1235 : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), NoItinerary, opc,
1236 "\t$dst, $a, $b", [/* For disassembly only; pattern left blank */]> {
1237 let Inst{31-27} = 0b11111;
1238 let Inst{26-23} = 0b0101;
1239 let Inst{22-20} = op22_20;
1240 let Inst{15-12} = 0b1111;
1241 let Inst{7-4} = op7_4;
1242}
1243
1244// Saturating add/subtract -- for disassembly only
1245
1246def t2QADD : T2I_pam<0b000, 0b1000, "qadd">;
1247def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1248def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1249def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
1250def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">;
1251def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">;
1252def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
1253def t2QSUB : T2I_pam<0b000, 0b1010, "qsub">;
1254def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1255def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1256def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1257def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1258def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1259def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1260def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1261def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1262
1263// Signed/Unsigned add/subtract -- for disassembly only
1264
1265def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1266def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1267def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1268def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1269def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1270def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1271def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1272def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1273def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1274def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1275def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1276def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1277
1278// Signed/Unsigned halving add/subtract -- for disassembly only
1279
1280def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1281def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1282def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1283def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1284def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1285def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1286def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1287def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1288def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1289def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1290def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1291def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1292
1293// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1294
1295def t2USAD8 : T2I_mac<0, 0b111, 0b0000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1296 NoItinerary, "usad8", "\t$dst, $a, $b", []> {
1297 let Inst{15-12} = 0b1111;
1298}
1299def t2USADA8 : T2I_mac<0, 0b111, 0b0000, (outs GPR:$dst),
1300 (ins GPR:$a, GPR:$b, GPR:$acc), NoItinerary, "usada8",
1301 "\t$dst, $a, $b, $acc", []>;
1302
1303// Signed/Unsigned saturate -- for disassembly only
1304
1305def t2SSATlsl : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001306 NoItinerary, "ssat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001307 [/* For disassembly only; pattern left blank */]> {
1308 let Inst{31-27} = 0b11110;
1309 let Inst{25-22} = 0b1100;
1310 let Inst{20} = 0;
1311 let Inst{15} = 0;
1312 let Inst{21} = 0; // sh = '0'
1313}
1314
1315def t2SSATasr : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001316 NoItinerary, "ssat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001317 [/* For disassembly only; pattern left blank */]> {
1318 let Inst{31-27} = 0b11110;
1319 let Inst{25-22} = 0b1100;
1320 let Inst{20} = 0;
1321 let Inst{15} = 0;
1322 let Inst{21} = 1; // sh = '1'
1323}
1324
1325def t2SSAT16 : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), NoItinerary,
1326 "ssat16", "\t$dst, $bit_pos, $a",
1327 [/* For disassembly only; pattern left blank */]> {
1328 let Inst{31-27} = 0b11110;
1329 let Inst{25-22} = 0b1100;
1330 let Inst{20} = 0;
1331 let Inst{15} = 0;
1332 let Inst{21} = 1; // sh = '1'
1333 let Inst{14-12} = 0b000; // imm3 = '000'
1334 let Inst{7-6} = 0b00; // imm2 = '00'
1335}
1336
1337def t2USATlsl : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001338 NoItinerary, "usat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001339 [/* For disassembly only; pattern left blank */]> {
1340 let Inst{31-27} = 0b11110;
1341 let Inst{25-22} = 0b1110;
1342 let Inst{20} = 0;
1343 let Inst{15} = 0;
1344 let Inst{21} = 0; // sh = '0'
1345}
1346
1347def t2USATasr : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001348 NoItinerary, "usat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001349 [/* For disassembly only; pattern left blank */]> {
1350 let Inst{31-27} = 0b11110;
1351 let Inst{25-22} = 0b1110;
1352 let Inst{20} = 0;
1353 let Inst{15} = 0;
1354 let Inst{21} = 1; // sh = '1'
1355}
1356
1357def t2USAT16 : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), NoItinerary,
1358 "usat16", "\t$dst, $bit_pos, $a",
1359 [/* For disassembly only; pattern left blank */]> {
1360 let Inst{31-27} = 0b11110;
1361 let Inst{25-22} = 0b1110;
1362 let Inst{20} = 0;
1363 let Inst{15} = 0;
1364 let Inst{21} = 1; // sh = '1'
1365 let Inst{14-12} = 0b000; // imm3 = '000'
1366 let Inst{7-6} = 0b00; // imm2 = '00'
1367}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001368
Evan Chengf49810c2009-06-23 17:48:47 +00001369//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001370// Shift and rotate Instructions.
1371//
1372
Johnny Chend68e1192009-12-15 17:24:14 +00001373defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
1374defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
1375defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
1376defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00001377
David Goodwinca01a8d2009-09-01 18:32:09 +00001378let Uses = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001379def t2MOVrx : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001380 "rrx", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +00001381 [(set GPR:$dst, (ARMrrx GPR:$src))]> {
1382 let Inst{31-27} = 0b11101;
1383 let Inst{26-25} = 0b01;
1384 let Inst{24-21} = 0b0010;
1385 let Inst{20} = ?; // The S bit.
1386 let Inst{19-16} = 0b1111; // Rn
1387 let Inst{14-12} = 0b000;
1388 let Inst{7-4} = 0b0011;
1389}
David Goodwinca01a8d2009-09-01 18:32:09 +00001390}
Evan Chenga67efd12009-06-23 19:39:13 +00001391
David Goodwin3583df72009-07-28 17:06:49 +00001392let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001393def t2MOVsrl_flag : T2XI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001394 "lsrs.w\t$dst, $src, #1",
Johnny Chend68e1192009-12-15 17:24:14 +00001395 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]> {
1396 let Inst{31-27} = 0b11101;
1397 let Inst{26-25} = 0b01;
1398 let Inst{24-21} = 0b0010;
1399 let Inst{20} = 1; // The S bit.
1400 let Inst{19-16} = 0b1111; // Rn
1401 let Inst{5-4} = 0b01; // Shift type.
1402 // Shift amount = Inst{14-12:7-6} = 1.
1403 let Inst{14-12} = 0b000;
1404 let Inst{7-6} = 0b01;
1405}
David Goodwin5d598aa2009-08-19 18:00:44 +00001406def t2MOVsra_flag : T2XI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001407 "asrs.w\t$dst, $src, #1",
Johnny Chend68e1192009-12-15 17:24:14 +00001408 [(set GPR:$dst, (ARMsra_flag GPR:$src))]> {
1409 let Inst{31-27} = 0b11101;
1410 let Inst{26-25} = 0b01;
1411 let Inst{24-21} = 0b0010;
1412 let Inst{20} = 1; // The S bit.
1413 let Inst{19-16} = 0b1111; // Rn
1414 let Inst{5-4} = 0b10; // Shift type.
1415 // Shift amount = Inst{14-12:7-6} = 1.
1416 let Inst{14-12} = 0b000;
1417 let Inst{7-6} = 0b01;
1418}
David Goodwin3583df72009-07-28 17:06:49 +00001419}
1420
Evan Chenga67efd12009-06-23 19:39:13 +00001421//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00001422// Bitwise Instructions.
1423//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001424
Johnny Chend68e1192009-12-15 17:24:14 +00001425defm t2AND : T2I_bin_w_irs<0b0000, "and",
1426 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
1427defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
1428 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
1429defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
1430 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00001431
Johnny Chend68e1192009-12-15 17:24:14 +00001432defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
1433 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001434
Evan Chengf49810c2009-06-23 17:48:47 +00001435let Constraints = "$src = $dst" in
David Goodwin5d598aa2009-08-19 18:00:44 +00001436def t2BFC : T2I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001437 IIC_iUNAsi, "bfc", "\t$dst, $imm",
Johnny Chend68e1192009-12-15 17:24:14 +00001438 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]> {
1439 let Inst{31-27} = 0b11110;
1440 let Inst{25} = 1;
1441 let Inst{24-20} = 0b10110;
1442 let Inst{19-16} = 0b1111; // Rn
1443 let Inst{15} = 0;
1444}
Evan Chengf49810c2009-06-23 17:48:47 +00001445
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001446def t2SBFX : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Johnny Chend68e1192009-12-15 17:24:14 +00001447 IIC_iALUi, "sbfx", "\t$dst, $src, $lsb, $width", []> {
1448 let Inst{31-27} = 0b11110;
1449 let Inst{25} = 1;
1450 let Inst{24-20} = 0b10100;
1451 let Inst{15} = 0;
1452}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001453
1454def t2UBFX : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Johnny Chend68e1192009-12-15 17:24:14 +00001455 IIC_iALUi, "ubfx", "\t$dst, $src, $lsb, $width", []> {
1456 let Inst{31-27} = 0b11110;
1457 let Inst{25} = 1;
1458 let Inst{24-20} = 0b11100;
1459 let Inst{15} = 0;
1460}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001461
Johnny Chen9474d552010-02-02 19:31:58 +00001462// A8.6.18 BFI - Bitfield insert (Encoding T1)
1463// Added for disassembler with the pattern field purposely left blank.
1464// FIXME: Utilize this instruction in codgen.
1465def t2BFI : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1466 IIC_iALUi, "bfi", "\t$dst, $src, $lsb, $width", []> {
1467 let Inst{31-27} = 0b11110;
1468 let Inst{25} = 1;
1469 let Inst{24-20} = 0b10110;
1470 let Inst{15} = 0;
1471}
Evan Chengf49810c2009-06-23 17:48:47 +00001472
Johnny Chend68e1192009-12-15 17:24:14 +00001473defm t2ORN : T2I_bin_irs<0b0011, "orn", BinOpFrag<(or node:$LHS,
1474 (not node:$RHS))>>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001475
1476// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
1477let AddedComplexity = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001478defm t2MVN : T2I_un_irs <0b0011, "mvn", UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001479
1480
1481def : T2Pat<(and GPR:$src, t2_so_imm_not:$imm),
1482 (t2BICri GPR:$src, t2_so_imm_not:$imm)>;
1483
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001484// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
David Goodwin8f652532009-07-30 21:51:41 +00001485def : T2Pat<(or GPR:$src, t2_so_imm_not:$imm),
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001486 (t2ORNri GPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00001487 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001488
1489def : T2Pat<(t2_so_imm_not:$src),
1490 (t2MVNi t2_so_imm_not:$src)>;
1491
Evan Chengf49810c2009-06-23 17:48:47 +00001492//===----------------------------------------------------------------------===//
1493// Multiply Instructions.
1494//
Evan Cheng8de898a2009-06-26 00:19:44 +00001495let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001496def t2MUL: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001497 "mul", "\t$dst, $a, $b",
Johnny Chend68e1192009-12-15 17:24:14 +00001498 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]> {
1499 let Inst{31-27} = 0b11111;
1500 let Inst{26-23} = 0b0110;
1501 let Inst{22-20} = 0b000;
1502 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1503 let Inst{7-4} = 0b0000; // Multiply
1504}
Evan Chengf49810c2009-06-23 17:48:47 +00001505
David Goodwin5d598aa2009-08-19 18:00:44 +00001506def t2MLA: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001507 "mla", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001508 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]> {
1509 let Inst{31-27} = 0b11111;
1510 let Inst{26-23} = 0b0110;
1511 let Inst{22-20} = 0b000;
1512 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1513 let Inst{7-4} = 0b0000; // Multiply
1514}
Evan Chengf49810c2009-06-23 17:48:47 +00001515
David Goodwin5d598aa2009-08-19 18:00:44 +00001516def t2MLS: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001517 "mls", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001518 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]> {
1519 let Inst{31-27} = 0b11111;
1520 let Inst{26-23} = 0b0110;
1521 let Inst{22-20} = 0b000;
1522 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1523 let Inst{7-4} = 0b0001; // Multiply and Subtract
1524}
Evan Chengf49810c2009-06-23 17:48:47 +00001525
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001526// Extra precision multiplies with low / high results
1527let neverHasSideEffects = 1 in {
1528let isCommutable = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001529def t2SMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMUL64,
Johnny Chend68e1192009-12-15 17:24:14 +00001530 "smull", "\t$ldst, $hdst, $a, $b", []> {
1531 let Inst{31-27} = 0b11111;
1532 let Inst{26-23} = 0b0111;
1533 let Inst{22-20} = 0b000;
1534 let Inst{7-4} = 0b0000;
1535}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001536
David Goodwin5d598aa2009-08-19 18:00:44 +00001537def t2UMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMUL64,
Johnny Chend68e1192009-12-15 17:24:14 +00001538 "umull", "\t$ldst, $hdst, $a, $b", []> {
1539 let Inst{31-27} = 0b11111;
1540 let Inst{26-23} = 0b0111;
1541 let Inst{22-20} = 0b010;
1542 let Inst{7-4} = 0b0000;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001543}
Johnny Chend68e1192009-12-15 17:24:14 +00001544} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001545
1546// Multiply + accumulate
David Goodwin5d598aa2009-08-19 18:00:44 +00001547def t2SMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001548 "smlal", "\t$ldst, $hdst, $a, $b", []>{
1549 let Inst{31-27} = 0b11111;
1550 let Inst{26-23} = 0b0111;
1551 let Inst{22-20} = 0b100;
1552 let Inst{7-4} = 0b0000;
1553}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001554
David Goodwin5d598aa2009-08-19 18:00:44 +00001555def t2UMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001556 "umlal", "\t$ldst, $hdst, $a, $b", []>{
1557 let Inst{31-27} = 0b11111;
1558 let Inst{26-23} = 0b0111;
1559 let Inst{22-20} = 0b110;
1560 let Inst{7-4} = 0b0000;
1561}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001562
David Goodwin5d598aa2009-08-19 18:00:44 +00001563def t2UMAAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001564 "umaal", "\t$ldst, $hdst, $a, $b", []>{
1565 let Inst{31-27} = 0b11111;
1566 let Inst{26-23} = 0b0111;
1567 let Inst{22-20} = 0b110;
1568 let Inst{7-4} = 0b0110;
1569}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001570} // neverHasSideEffects
1571
Johnny Chen93042d12010-03-02 18:14:57 +00001572// Rounding variants of the below included for disassembly only
1573
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001574// Most significant word multiply
David Goodwin5d598aa2009-08-19 18:00:44 +00001575def t2SMMUL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001576 "smmul", "\t$dst, $a, $b",
Johnny Chend68e1192009-12-15 17:24:14 +00001577 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]> {
1578 let Inst{31-27} = 0b11111;
1579 let Inst{26-23} = 0b0110;
1580 let Inst{22-20} = 0b101;
1581 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1582 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1583}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001584
Johnny Chen93042d12010-03-02 18:14:57 +00001585def t2SMMULR : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
1586 "smmulr", "\t$dst, $a, $b", []> {
1587 let Inst{31-27} = 0b11111;
1588 let Inst{26-23} = 0b0110;
1589 let Inst{22-20} = 0b101;
1590 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1591 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1592}
1593
David Goodwin5d598aa2009-08-19 18:00:44 +00001594def t2SMMLA : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001595 "smmla", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001596 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]> {
1597 let Inst{31-27} = 0b11111;
1598 let Inst{26-23} = 0b0110;
1599 let Inst{22-20} = 0b101;
1600 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1601 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1602}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001603
Johnny Chen93042d12010-03-02 18:14:57 +00001604def t2SMMLAR : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
1605 "smmlar", "\t$dst, $a, $b, $c", []> {
1606 let Inst{31-27} = 0b11111;
1607 let Inst{26-23} = 0b0110;
1608 let Inst{22-20} = 0b101;
1609 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1610 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1611}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001612
David Goodwin5d598aa2009-08-19 18:00:44 +00001613def t2SMMLS : T2I <(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001614 "smmls", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001615 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]> {
1616 let Inst{31-27} = 0b11111;
1617 let Inst{26-23} = 0b0110;
1618 let Inst{22-20} = 0b110;
1619 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1620 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1621}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001622
Johnny Chen93042d12010-03-02 18:14:57 +00001623def t2SMMLSR : T2I <(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
1624 "smmlsr", "\t$dst, $a, $b, $c", []> {
1625 let Inst{31-27} = 0b11111;
1626 let Inst{26-23} = 0b0110;
1627 let Inst{22-20} = 0b110;
1628 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1629 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1630}
1631
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001632multiclass T2I_smul<string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +00001633 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001634 !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001635 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001636 (sext_inreg GPR:$b, i16)))]> {
1637 let Inst{31-27} = 0b11111;
1638 let Inst{26-23} = 0b0110;
1639 let Inst{22-20} = 0b001;
1640 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1641 let Inst{7-6} = 0b00;
1642 let Inst{5-4} = 0b00;
1643 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001644
David Goodwin5d598aa2009-08-19 18:00:44 +00001645 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001646 !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001647 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001648 (sra GPR:$b, (i32 16))))]> {
1649 let Inst{31-27} = 0b11111;
1650 let Inst{26-23} = 0b0110;
1651 let Inst{22-20} = 0b001;
1652 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1653 let Inst{7-6} = 0b00;
1654 let Inst{5-4} = 0b01;
1655 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001656
David Goodwin5d598aa2009-08-19 18:00:44 +00001657 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001658 !strconcat(opc, "tb"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001659 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001660 (sext_inreg GPR:$b, i16)))]> {
1661 let Inst{31-27} = 0b11111;
1662 let Inst{26-23} = 0b0110;
1663 let Inst{22-20} = 0b001;
1664 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1665 let Inst{7-6} = 0b00;
1666 let Inst{5-4} = 0b10;
1667 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001668
David Goodwin5d598aa2009-08-19 18:00:44 +00001669 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001670 !strconcat(opc, "tt"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001671 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001672 (sra GPR:$b, (i32 16))))]> {
1673 let Inst{31-27} = 0b11111;
1674 let Inst{26-23} = 0b0110;
1675 let Inst{22-20} = 0b001;
1676 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1677 let Inst{7-6} = 0b00;
1678 let Inst{5-4} = 0b11;
1679 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001680
David Goodwin5d598aa2009-08-19 18:00:44 +00001681 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001682 !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001683 [(set GPR:$dst, (sra (opnode GPR:$a,
Johnny Chend68e1192009-12-15 17:24:14 +00001684 (sext_inreg GPR:$b, i16)), (i32 16)))]> {
1685 let Inst{31-27} = 0b11111;
1686 let Inst{26-23} = 0b0110;
1687 let Inst{22-20} = 0b011;
1688 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1689 let Inst{7-6} = 0b00;
1690 let Inst{5-4} = 0b00;
1691 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001692
David Goodwin5d598aa2009-08-19 18:00:44 +00001693 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001694 !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001695 [(set GPR:$dst, (sra (opnode GPR:$a,
Johnny Chend68e1192009-12-15 17:24:14 +00001696 (sra GPR:$b, (i32 16))), (i32 16)))]> {
1697 let Inst{31-27} = 0b11111;
1698 let Inst{26-23} = 0b0110;
1699 let Inst{22-20} = 0b011;
1700 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1701 let Inst{7-6} = 0b00;
1702 let Inst{5-4} = 0b01;
1703 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001704}
1705
1706
1707multiclass T2I_smla<string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +00001708 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001709 !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001710 [(set GPR:$dst, (add GPR:$acc,
1711 (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001712 (sext_inreg GPR:$b, i16))))]> {
1713 let Inst{31-27} = 0b11111;
1714 let Inst{26-23} = 0b0110;
1715 let Inst{22-20} = 0b001;
1716 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1717 let Inst{7-6} = 0b00;
1718 let Inst{5-4} = 0b00;
1719 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001720
David Goodwin5d598aa2009-08-19 18:00:44 +00001721 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001722 !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001723 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001724 (sra GPR:$b, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001725 let Inst{31-27} = 0b11111;
1726 let Inst{26-23} = 0b0110;
1727 let Inst{22-20} = 0b001;
1728 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1729 let Inst{7-6} = 0b00;
1730 let Inst{5-4} = 0b01;
1731 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001732
David Goodwin5d598aa2009-08-19 18:00:44 +00001733 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001734 !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001735 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001736 (sext_inreg GPR:$b, i16))))]> {
1737 let Inst{31-27} = 0b11111;
1738 let Inst{26-23} = 0b0110;
1739 let Inst{22-20} = 0b001;
1740 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1741 let Inst{7-6} = 0b00;
1742 let Inst{5-4} = 0b10;
1743 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001744
David Goodwin5d598aa2009-08-19 18:00:44 +00001745 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001746 !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001747 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001748 (sra GPR:$b, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001749 let Inst{31-27} = 0b11111;
1750 let Inst{26-23} = 0b0110;
1751 let Inst{22-20} = 0b001;
1752 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1753 let Inst{7-6} = 0b00;
1754 let Inst{5-4} = 0b11;
1755 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001756
David Goodwin5d598aa2009-08-19 18:00:44 +00001757 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001758 !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001759 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Jim Grosbach80dc1162010-02-16 21:23:02 +00001760 (sext_inreg GPR:$b, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001761 let Inst{31-27} = 0b11111;
1762 let Inst{26-23} = 0b0110;
1763 let Inst{22-20} = 0b011;
1764 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1765 let Inst{7-6} = 0b00;
1766 let Inst{5-4} = 0b00;
1767 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001768
David Goodwin5d598aa2009-08-19 18:00:44 +00001769 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001770 !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001771 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Jim Grosbach80dc1162010-02-16 21:23:02 +00001772 (sra GPR:$b, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001773 let Inst{31-27} = 0b11111;
1774 let Inst{26-23} = 0b0110;
1775 let Inst{22-20} = 0b011;
1776 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1777 let Inst{7-6} = 0b00;
1778 let Inst{5-4} = 0b01;
1779 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001780}
1781
1782defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1783defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1784
Johnny Chenadc77332010-02-26 22:04:29 +00001785// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
1786def t2SMLALBB : T2I_mac<1, 0b100, 0b1000, (outs GPR:$ldst,GPR:$hdst),
1787 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
1788 [/* For disassembly only; pattern left blank */]>;
1789def t2SMLALBT : T2I_mac<1, 0b100, 0b1001, (outs GPR:$ldst,GPR:$hdst),
1790 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
1791 [/* For disassembly only; pattern left blank */]>;
1792def t2SMLALTB : T2I_mac<1, 0b100, 0b1010, (outs GPR:$ldst,GPR:$hdst),
1793 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
1794 [/* For disassembly only; pattern left blank */]>;
1795def t2SMLALTT : T2I_mac<1, 0b100, 0b1011, (outs GPR:$ldst,GPR:$hdst),
1796 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
1797 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001798
Johnny Chenadc77332010-02-26 22:04:29 +00001799// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
1800// These are for disassembly only.
1801
1802def t2SMUAD : T2I_mac<0, 0b010, 0b0000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1803 IIC_iMAC32, "smuad", "\t$dst, $a, $b", []> {
1804 let Inst{15-12} = 0b1111;
1805}
1806def t2SMUADX : T2I_mac<0, 0b010, 0b0001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1807 IIC_iMAC32, "smuadx", "\t$dst, $a, $b", []> {
1808 let Inst{15-12} = 0b1111;
1809}
1810def t2SMUSD : T2I_mac<0, 0b100, 0b0000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1811 IIC_iMAC32, "smusd", "\t$dst, $a, $b", []> {
1812 let Inst{15-12} = 0b1111;
1813}
1814def t2SMUSDX : T2I_mac<0, 0b100, 0b0001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1815 IIC_iMAC32, "smusdx", "\t$dst, $a, $b", []> {
1816 let Inst{15-12} = 0b1111;
1817}
1818def t2SMLAD : T2I_mac<0, 0b010, 0b0000, (outs GPR:$dst),
1819 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smlad",
1820 "\t$dst, $a, $b, $acc", []>;
1821def t2SMLADX : T2I_mac<0, 0b010, 0b0001, (outs GPR:$dst),
1822 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smladx",
1823 "\t$dst, $a, $b, $acc", []>;
1824def t2SMLSD : T2I_mac<0, 0b100, 0b0000, (outs GPR:$dst),
1825 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smlsd",
1826 "\t$dst, $a, $b, $acc", []>;
1827def t2SMLSDX : T2I_mac<0, 0b100, 0b0001, (outs GPR:$dst),
1828 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smlsdx",
1829 "\t$dst, $a, $b, $acc", []>;
1830def t2SMLALD : T2I_mac<1, 0b100, 0b1100, (outs GPR:$ldst,GPR:$hdst),
1831 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlald",
1832 "\t$ldst, $hdst, $a, $b", []>;
1833def t2SMLALDX : T2I_mac<1, 0b100, 0b1101, (outs GPR:$ldst,GPR:$hdst),
1834 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlaldx",
1835 "\t$ldst, $hdst, $a, $b", []>;
1836def t2SMLSLD : T2I_mac<1, 0b101, 0b1100, (outs GPR:$ldst,GPR:$hdst),
1837 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlsld",
1838 "\t$ldst, $hdst, $a, $b", []>;
1839def t2SMLSLDX : T2I_mac<1, 0b101, 0b1101, (outs GPR:$ldst,GPR:$hdst),
1840 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlsldx",
1841 "\t$ldst, $hdst, $a, $b", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00001842
1843//===----------------------------------------------------------------------===//
1844// Misc. Arithmetic Instructions.
1845//
1846
Jim Grosbach80dc1162010-02-16 21:23:02 +00001847class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
1848 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001849 : T2I<oops, iops, itin, opc, asm, pattern> {
1850 let Inst{31-27} = 0b11111;
1851 let Inst{26-22} = 0b01010;
1852 let Inst{21-20} = op1;
1853 let Inst{15-12} = 0b1111;
1854 let Inst{7-6} = 0b10;
1855 let Inst{5-4} = op2;
1856}
Evan Chengf49810c2009-06-23 17:48:47 +00001857
Johnny Chend68e1192009-12-15 17:24:14 +00001858def t2CLZ : T2I_misc<0b11, 0b00, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
1859 "clz", "\t$dst, $src", [(set GPR:$dst, (ctlz GPR:$src))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00001860
Jim Grosbach3482c802010-01-18 19:58:49 +00001861def t2RBIT : T2I_misc<0b01, 0b10, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00001862 "rbit", "\t$dst, $src",
1863 [(set GPR:$dst, (ARMrbit GPR:$src))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00001864
Johnny Chend68e1192009-12-15 17:24:14 +00001865def t2REV : T2I_misc<0b01, 0b00, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
1866 "rev", ".w\t$dst, $src", [(set GPR:$dst, (bswap GPR:$src))]>;
1867
1868def t2REV16 : T2I_misc<0b01, 0b01, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
1869 "rev16", ".w\t$dst, $src",
Evan Chengf49810c2009-06-23 17:48:47 +00001870 [(set GPR:$dst,
1871 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1872 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1873 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1874 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>;
1875
Johnny Chend68e1192009-12-15 17:24:14 +00001876def t2REVSH : T2I_misc<0b01, 0b11, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
1877 "revsh", ".w\t$dst, $src",
Evan Chengf49810c2009-06-23 17:48:47 +00001878 [(set GPR:$dst,
1879 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +00001880 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
Evan Chengf49810c2009-06-23 17:48:47 +00001881 (shl GPR:$src, (i32 8))), i16))]>;
1882
Evan Cheng40289b02009-07-07 05:35:52 +00001883def t2PKHBT : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001884 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Cheng40289b02009-07-07 05:35:52 +00001885 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1886 (and (shl GPR:$src2, (i32 imm:$shamt)),
Johnny Chend68e1192009-12-15 17:24:14 +00001887 0xFFFF0000)))]> {
1888 let Inst{31-27} = 0b11101;
1889 let Inst{26-25} = 0b01;
1890 let Inst{24-20} = 0b01100;
1891 let Inst{5} = 0; // BT form
1892 let Inst{4} = 0;
1893}
Evan Cheng40289b02009-07-07 05:35:52 +00001894
1895// Alternate cases for PKHBT where identities eliminate some nodes.
1896def : T2Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1897 (t2PKHBT GPR:$src1, GPR:$src2, 0)>;
1898def : T2Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1899 (t2PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
1900
1901def t2PKHTB : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001902 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Cheng40289b02009-07-07 05:35:52 +00001903 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1904 (and (sra GPR:$src2, imm16_31:$shamt),
Johnny Chend68e1192009-12-15 17:24:14 +00001905 0xFFFF)))]> {
1906 let Inst{31-27} = 0b11101;
1907 let Inst{26-25} = 0b01;
1908 let Inst{24-20} = 0b01100;
1909 let Inst{5} = 1; // TB form
1910 let Inst{4} = 0;
1911}
Evan Cheng40289b02009-07-07 05:35:52 +00001912
1913// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1914// a shift amount of 0 is *not legal* here, it is PKHBT instead.
1915def : T2Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
1916 (t2PKHTB GPR:$src1, GPR:$src2, 16)>;
1917def : T2Pat<(or (and GPR:$src1, 0xFFFF0000),
1918 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1919 (t2PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Evan Chengf49810c2009-06-23 17:48:47 +00001920
1921//===----------------------------------------------------------------------===//
1922// Comparison Instructions...
1923//
1924
Johnny Chend68e1192009-12-15 17:24:14 +00001925defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
1926 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
1927defm t2CMPz : T2I_cmp_irs<0b1101, "cmp",
1928 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001929
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001930//FIXME: Disable CMN, as CCodes are backwards from compare expectations
1931// Compare-to-zero still works out, just not the relationals
1932//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
1933// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00001934defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
1935 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001936
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001937//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
1938// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00001939
David Goodwinc0309b42009-06-29 15:33:01 +00001940def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001941 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00001942
Johnny Chend68e1192009-12-15 17:24:14 +00001943defm t2TST : T2I_cmp_irs<0b0000, "tst",
1944 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>>;
1945defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
1946 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001947
1948// A8.6.27 CBNZ, CBZ - Compare and branch on (non)zero.
1949// Short range conditional branch. Looks awesome for loops. Need to figure
1950// out how to use this one.
1951
Evan Chenge253c952009-07-07 20:39:03 +00001952
1953// Conditional moves
1954// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001955// a two-value operand where a dag node expects two operands. :(
David Goodwin5d598aa2009-08-19 18:00:44 +00001956def t2MOVCCr : T2I<(outs GPR:$dst), (ins GPR:$false, GPR:$true), IIC_iCMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +00001957 "mov", ".w\t$dst, $true",
Evan Chenge253c952009-07-07 20:39:03 +00001958 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00001959 RegConstraint<"$false = $dst"> {
1960 let Inst{31-27} = 0b11101;
1961 let Inst{26-25} = 0b01;
1962 let Inst{24-21} = 0b0010;
1963 let Inst{20} = 0; // The S bit.
1964 let Inst{19-16} = 0b1111; // Rn
1965 let Inst{14-12} = 0b000;
1966 let Inst{7-4} = 0b0000;
1967}
Evan Chenge253c952009-07-07 20:39:03 +00001968
David Goodwin5d598aa2009-08-19 18:00:44 +00001969def t2MOVCCi : T2I<(outs GPR:$dst), (ins GPR:$false, t2_so_imm:$true),
Evan Cheng699beba2009-10-27 00:08:59 +00001970 IIC_iCMOVi, "mov", ".w\t$dst, $true",
Evan Chenge253c952009-07-07 20:39:03 +00001971[/*(set GPR:$dst, (ARMcmov GPR:$false, t2_so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00001972 RegConstraint<"$false = $dst"> {
1973 let Inst{31-27} = 0b11110;
1974 let Inst{25} = 0;
1975 let Inst{24-21} = 0b0010;
1976 let Inst{20} = 0; // The S bit.
1977 let Inst{19-16} = 0b1111; // Rn
1978 let Inst{15} = 0;
1979}
Evan Chengf49810c2009-06-23 17:48:47 +00001980
Johnny Chend68e1192009-12-15 17:24:14 +00001981class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
1982 string opc, string asm, list<dag> pattern>
1983 : T2I<oops, iops, itin, opc, asm, pattern> {
1984 let Inst{31-27} = 0b11101;
1985 let Inst{26-25} = 0b01;
1986 let Inst{24-21} = 0b0010;
1987 let Inst{20} = 0; // The S bit.
1988 let Inst{19-16} = 0b1111; // Rn
1989 let Inst{5-4} = opcod; // Shift type.
1990}
1991def t2MOVCClsl : T2I_movcc_sh<0b00, (outs GPR:$dst),
1992 (ins GPR:$false, GPR:$true, i32imm:$rhs),
1993 IIC_iCMOVsi, "lsl", ".w\t$dst, $true, $rhs", []>,
1994 RegConstraint<"$false = $dst">;
1995def t2MOVCClsr : T2I_movcc_sh<0b01, (outs GPR:$dst),
1996 (ins GPR:$false, GPR:$true, i32imm:$rhs),
1997 IIC_iCMOVsi, "lsr", ".w\t$dst, $true, $rhs", []>,
1998 RegConstraint<"$false = $dst">;
1999def t2MOVCCasr : T2I_movcc_sh<0b10, (outs GPR:$dst),
2000 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2001 IIC_iCMOVsi, "asr", ".w\t$dst, $true, $rhs", []>,
2002 RegConstraint<"$false = $dst">;
2003def t2MOVCCror : T2I_movcc_sh<0b11, (outs GPR:$dst),
2004 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2005 IIC_iCMOVsi, "ror", ".w\t$dst, $true, $rhs", []>,
2006 RegConstraint<"$false = $dst">;
Evan Cheng13f8b362009-08-01 01:43:45 +00002007
David Goodwin5e47a9a2009-06-30 18:04:13 +00002008//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002009// Atomic operations intrinsics
2010//
2011
2012// memory barriers protect the atomic sequences
2013let hasSideEffects = 1 in {
2014def t2Int_MemBarrierV7 : AInoP<(outs), (ins),
2015 Pseudo, NoItinerary,
2016 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002017 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002018 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002019 let Inst{31-4} = 0xF3BF8F5;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002020 // FIXME: add support for options other than a full system DMB
Johnny Chend68e1192009-12-15 17:24:14 +00002021 let Inst{3-0} = 0b1111;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002022}
2023
2024def t2Int_SyncBarrierV7 : AInoP<(outs), (ins),
2025 Pseudo, NoItinerary,
2026 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002027 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002028 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002029 let Inst{31-4} = 0xF3BF8F4;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002030 // FIXME: add support for options other than a full system DSB
Johnny Chend68e1192009-12-15 17:24:14 +00002031 let Inst{3-0} = 0b1111;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002032}
2033}
2034
Johnny Chend68e1192009-12-15 17:24:14 +00002035class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2036 InstrItinClass itin, string opc, string asm, string cstr,
2037 list<dag> pattern, bits<4> rt2 = 0b1111>
2038 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2039 let Inst{31-27} = 0b11101;
2040 let Inst{26-20} = 0b0001101;
2041 let Inst{11-8} = rt2;
2042 let Inst{7-6} = 0b01;
2043 let Inst{5-4} = opcod;
2044 let Inst{3-0} = 0b1111;
2045}
2046class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2047 InstrItinClass itin, string opc, string asm, string cstr,
2048 list<dag> pattern, bits<4> rt2 = 0b1111>
2049 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2050 let Inst{31-27} = 0b11101;
2051 let Inst{26-20} = 0b0001100;
2052 let Inst{11-8} = rt2;
2053 let Inst{7-6} = 0b01;
2054 let Inst{5-4} = opcod;
2055}
2056
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002057let mayLoad = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00002058def t2LDREXB : T2I_ldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), AddrModeNone,
2059 Size4Bytes, NoItinerary, "ldrexb", "\t$dest, [$ptr]",
2060 "", []>;
2061def t2LDREXH : T2I_ldrex<0b01, (outs GPR:$dest), (ins GPR:$ptr), AddrModeNone,
2062 Size4Bytes, NoItinerary, "ldrexh", "\t$dest, [$ptr]",
2063 "", []>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002064def t2LDREX : Thumb2I<(outs GPR:$dest), (ins GPR:$ptr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002065 Size4Bytes, NoItinerary,
2066 "ldrex", "\t$dest, [$ptr]", "",
2067 []> {
2068 let Inst{31-27} = 0b11101;
2069 let Inst{26-20} = 0b0000101;
2070 let Inst{11-8} = 0b1111;
2071 let Inst{7-0} = 0b00000000; // imm8 = 0
2072}
2073def t2LDREXD : T2I_ldrex<0b11, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
2074 AddrModeNone, Size4Bytes, NoItinerary,
2075 "ldrexd", "\t$dest, $dest2, [$ptr]", "",
2076 [], {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002077}
2078
Jim Grosbach587b0722009-12-16 19:44:06 +00002079let mayStore = 1, Constraints = "@earlyclobber $success" in {
Johnny Chend68e1192009-12-15 17:24:14 +00002080def t2STREXB : T2I_strex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2081 AddrModeNone, Size4Bytes, NoItinerary,
2082 "strexb", "\t$success, $src, [$ptr]", "", []>;
2083def t2STREXH : T2I_strex<0b01, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2084 AddrModeNone, Size4Bytes, NoItinerary,
2085 "strexh", "\t$success, $src, [$ptr]", "", []>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002086def t2STREX : Thumb2I<(outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002087 AddrModeNone, Size4Bytes, NoItinerary,
2088 "strex", "\t$success, $src, [$ptr]", "",
2089 []> {
2090 let Inst{31-27} = 0b11101;
2091 let Inst{26-20} = 0b0000100;
2092 let Inst{7-0} = 0b00000000; // imm8 = 0
2093}
2094def t2STREXD : T2I_strex<0b11, (outs GPR:$success),
2095 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2096 AddrModeNone, Size4Bytes, NoItinerary,
2097 "strexd", "\t$success, $src, $src2, [$ptr]", "", [],
2098 {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002099}
2100
2101//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002102// TLS Instructions
2103//
2104
2105// __aeabi_read_tp preserves the registers r1-r3.
2106let isCall = 1,
2107 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002108 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002109 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002110 [(set R0, ARMthread_pointer)]> {
2111 let Inst{31-27} = 0b11110;
2112 let Inst{15-14} = 0b11;
2113 let Inst{12} = 1;
2114 }
David Goodwin334c2642009-07-08 16:09:28 +00002115}
2116
2117//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002118// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002119// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002120// address and save #0 in R0 for the non-longjmp case.
2121// Since by its nature we may be coming from some other function to get
2122// here, and we're using the stack frame for the containing function to
2123// save/restore registers, we can't keep anything live in regs across
2124// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2125// when we get here from a longjmp(). We force everthing out of registers
2126// except for our own input by listing the relevant registers in Defs. By
2127// doing so, we also cause the prologue/epilogue code to actively preserve
2128// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002129// The current SP is passed in $val, and we reuse the reg as a scratch.
2130let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002131 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2132 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002133 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
2134 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002135 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins GPR:$src, tGPR:$val),
Jim Grosbach5aa16842009-08-11 19:42:21 +00002136 AddrModeNone, SizeSpecial, NoItinerary,
Jim Grosbacha87ded22010-02-08 23:22:00 +00002137 "str\t$val, [$src, #8]\t@ begin eh.setjmp\n"
2138 "\tmov\t$val, pc\n"
2139 "\tadds\t$val, #9\n"
2140 "\tstr\t$val, [$src, #4]\n"
Evan Cheng699beba2009-10-27 00:08:59 +00002141 "\tmovs\tr0, #0\n"
2142 "\tb\t1f\n"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002143 "\tmovs\tr0, #1\t@ end eh.setjmp\n"
Jim Grosbach8db5cce2009-08-13 15:12:16 +00002144 "1:", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00002145 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, tGPR:$val))]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002146}
2147
2148
2149
2150//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002151// Control-Flow Instructions
2152//
2153
Evan Chengc50a1cb2009-07-09 22:58:39 +00002154// FIXME: remove when we have a way to marking a MI with these properties.
2155// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2156// operand list.
2157// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002158let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2159 hasExtraDefRegAllocReq = 1 in
Evan Chengc50a1cb2009-07-09 22:58:39 +00002160 def t2LDM_RET : T2XI<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00002161 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Evan Cheng699beba2009-10-27 00:08:59 +00002162 IIC_Br, "ldm${addr:submode}${p}${addr:wide}\t$addr, $wb",
Johnny Chend68e1192009-12-15 17:24:14 +00002163 []> {
2164 let Inst{31-27} = 0b11101;
2165 let Inst{26-25} = 0b00;
2166 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
2167 let Inst{22} = 0;
2168 let Inst{21} = ?; // The W bit.
2169 let Inst{20} = 1; // Load
2170}
Evan Chengc50a1cb2009-07-09 22:58:39 +00002171
David Goodwin5e47a9a2009-06-30 18:04:13 +00002172let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2173let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002174def t2B : T2XI<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002175 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002176 [(br bb:$target)]> {
2177 let Inst{31-27} = 0b11110;
2178 let Inst{15-14} = 0b10;
2179 let Inst{12} = 1;
2180}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002181
Evan Cheng5657c012009-07-29 02:18:14 +00002182let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng66ac5312009-07-25 00:33:29 +00002183def t2BR_JT :
Evan Cheng5657c012009-07-29 02:18:14 +00002184 T2JTI<(outs),
2185 (ins GPR:$target, GPR:$index, jt2block_operand:$jt, i32imm:$id),
Evan Cheng699beba2009-10-27 00:08:59 +00002186 IIC_Br, "mov\tpc, $target\n$jt",
Johnny Chend68e1192009-12-15 17:24:14 +00002187 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]> {
2188 let Inst{31-27} = 0b11101;
2189 let Inst{26-20} = 0b0100100;
2190 let Inst{19-16} = 0b1111;
2191 let Inst{14-12} = 0b000;
2192 let Inst{11-8} = 0b1111; // Rd = pc
2193 let Inst{7-4} = 0b0000;
2194}
Evan Cheng5657c012009-07-29 02:18:14 +00002195
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002196// FIXME: Add a non-pc based case that can be predicated.
Evan Cheng5657c012009-07-29 02:18:14 +00002197def t2TBB :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002198 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00002199 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Johnny Chend68e1192009-12-15 17:24:14 +00002200 IIC_Br, "tbb\t$index\n$jt", []> {
2201 let Inst{31-27} = 0b11101;
2202 let Inst{26-20} = 0b0001101;
2203 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
2204 let Inst{15-8} = 0b11110000;
2205 let Inst{7-4} = 0b0000; // B form
2206}
Evan Cheng5657c012009-07-29 02:18:14 +00002207
2208def t2TBH :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002209 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00002210 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Johnny Chend68e1192009-12-15 17:24:14 +00002211 IIC_Br, "tbh\t$index\n$jt", []> {
2212 let Inst{31-27} = 0b11101;
2213 let Inst{26-20} = 0b0001101;
2214 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
2215 let Inst{15-8} = 0b11110000;
2216 let Inst{7-4} = 0b0001; // H form
2217}
Johnny Chen93042d12010-03-02 18:14:57 +00002218
2219// Generic versions of the above two instructions, for disassembly only
2220
2221def t2TBBgen : T2I<(outs), (ins GPR:$a, GPR:$b), IIC_Br,
2222 "tbb", "\t[$a, $b]", []>{
2223 let Inst{31-27} = 0b11101;
2224 let Inst{26-20} = 0b0001101;
2225 let Inst{15-8} = 0b11110000;
2226 let Inst{7-4} = 0b0000; // B form
2227}
2228
2229def t2TBHgen : T2I<(outs), (ins GPR:$a, GPR:$b), IIC_Br,
2230 "tbh", "\t[$a, $b, lsl #1]", []> {
2231 let Inst{31-27} = 0b11101;
2232 let Inst{26-20} = 0b0001101;
2233 let Inst{15-8} = 0b11110000;
2234 let Inst{7-4} = 0b0001; // H form
2235}
Evan Cheng5657c012009-07-29 02:18:14 +00002236} // isNotDuplicable, isIndirectBranch
2237
David Goodwinc9a59b52009-06-30 19:50:22 +00002238} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00002239
2240// FIXME: should be able to write a pattern for ARMBrcond, but can't use
2241// a two-value operand where a dag node expects two operands. :(
2242let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002243def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002244 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002245 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
2246 let Inst{31-27} = 0b11110;
2247 let Inst{15-14} = 0b10;
2248 let Inst{12} = 0;
2249}
Evan Chengf49810c2009-06-23 17:48:47 +00002250
Evan Cheng06e16582009-07-10 01:54:42 +00002251
2252// IT block
2253def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00002254 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00002255 "it$mask\t$cc", "", []> {
2256 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00002257 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00002258 let Inst{15-8} = 0b10111111;
2259}
Evan Cheng06e16582009-07-10 01:54:42 +00002260
Johnny Chence6275f2010-02-25 19:05:29 +00002261// Branch and Exchange Jazelle -- for disassembly only
2262// Rm = Inst{19-16}
2263def t2BXJ : T2I<(outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
2264 [/* For disassembly only; pattern left blank */]> {
2265 let Inst{31-27} = 0b11110;
2266 let Inst{26} = 0;
2267 let Inst{25-20} = 0b111100;
2268 let Inst{15-14} = 0b10;
2269 let Inst{12} = 0;
2270}
2271
Johnny Chen93042d12010-03-02 18:14:57 +00002272// Change Processor State is a system instruction -- for disassembly only.
2273// The singleton $opt operand contains the following information:
2274// opt{4-0} = mode from Inst{4-0}
2275// opt{5} = changemode from Inst{17}
2276// opt{8-6} = AIF from Inst{8-6}
2277// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
2278def t2CPS : T2XI<(outs),(ins i32imm:$opt), NoItinerary, "cps${opt:cps}",
2279 [/* For disassembly only; pattern left blank */]> {
2280 let Inst{31-27} = 0b11110;
2281 let Inst{26} = 0;
2282 let Inst{25-20} = 0b111010;
2283 let Inst{15-14} = 0b10;
2284 let Inst{12} = 0;
2285}
2286
Johnny Chen6341c5a2010-02-25 20:25:24 +00002287// Secure Monitor Call is a system instruction -- for disassembly only
2288// Option = Inst{19-16}
2289def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
2290 [/* For disassembly only; pattern left blank */]> {
2291 let Inst{31-27} = 0b11110;
2292 let Inst{26-20} = 0b1111111;
2293 let Inst{15-12} = 0b1000;
2294}
2295
2296// Store Return State is a system instruction -- for disassembly only
2297def t2SRSDBW : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
2298 [/* For disassembly only; pattern left blank */]> {
2299 let Inst{31-27} = 0b11101;
2300 let Inst{26-20} = 0b0000010; // W = 1
2301}
2302
2303def t2SRSDB : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
2304 [/* For disassembly only; pattern left blank */]> {
2305 let Inst{31-27} = 0b11101;
2306 let Inst{26-20} = 0b0000000; // W = 0
2307}
2308
2309def t2SRSIAW : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
2310 [/* For disassembly only; pattern left blank */]> {
2311 let Inst{31-27} = 0b11101;
2312 let Inst{26-20} = 0b0011010; // W = 1
2313}
2314
2315def t2SRSIA : T2I<(outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
2316 [/* For disassembly only; pattern left blank */]> {
2317 let Inst{31-27} = 0b11101;
2318 let Inst{26-20} = 0b0011000; // W = 0
2319}
2320
2321// Return From Exception is a system instruction -- for disassembly only
2322def t2RFEDBW : T2I<(outs), (ins GPR:$base), NoItinerary, "rfedb", "\t$base!",
2323 [/* For disassembly only; pattern left blank */]> {
2324 let Inst{31-27} = 0b11101;
2325 let Inst{26-20} = 0b0000011; // W = 1
2326}
2327
2328def t2RFEDB : T2I<(outs), (ins GPR:$base), NoItinerary, "rfeab", "\t$base",
2329 [/* For disassembly only; pattern left blank */]> {
2330 let Inst{31-27} = 0b11101;
2331 let Inst{26-20} = 0b0000001; // W = 0
2332}
2333
2334def t2RFEIAW : T2I<(outs), (ins GPR:$base), NoItinerary, "rfeia", "\t$base!",
2335 [/* For disassembly only; pattern left blank */]> {
2336 let Inst{31-27} = 0b11101;
2337 let Inst{26-20} = 0b0011011; // W = 1
2338}
2339
2340def t2RFEIA : T2I<(outs), (ins GPR:$base), NoItinerary, "rfeia", "\t$base",
2341 [/* For disassembly only; pattern left blank */]> {
2342 let Inst{31-27} = 0b11101;
2343 let Inst{26-20} = 0b0011001; // W = 0
2344}
2345
Evan Chengf49810c2009-06-23 17:48:47 +00002346//===----------------------------------------------------------------------===//
2347// Non-Instruction Patterns
2348//
2349
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002350// Two piece so_imms.
2351def : T2Pat<(or GPR:$LHS, t2_so_imm2part:$RHS),
2352 (t2ORRri (t2ORRri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
2353 (t2_so_imm2part_2 imm:$RHS))>;
2354def : T2Pat<(xor GPR:$LHS, t2_so_imm2part:$RHS),
2355 (t2EORri (t2EORri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
2356 (t2_so_imm2part_2 imm:$RHS))>;
2357def : T2Pat<(add GPR:$LHS, t2_so_imm2part:$RHS),
2358 (t2ADDri (t2ADDri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
2359 (t2_so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002360def : T2Pat<(add GPR:$LHS, t2_so_neg_imm2part:$RHS),
2361 (t2SUBri (t2SUBri GPR:$LHS, (t2_so_neg_imm2part_1 imm:$RHS)),
2362 (t2_so_neg_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002363
Evan Cheng5adb66a2009-09-28 09:14:39 +00002364// 32-bit immediate using movw + movt.
2365// This is a single pseudo instruction to make it re-materializable. Remove
2366// when we can do generalized remat.
2367let isReMaterializable = 1 in
2368def t2MOVi32imm : T2Ix2<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00002369 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002370 [(set GPR:$dst, (i32 imm:$src))]>;
Evan Chengb9803a82009-11-06 23:52:48 +00002371
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002372// ConstantPool, GlobalAddress, and JumpTable
2373def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
2374 Requires<[IsThumb2, DontUseMovt]>;
2375def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
2376def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
2377 Requires<[IsThumb2, UseMovt]>;
2378
2379def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2380 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
2381
Evan Chengb9803a82009-11-06 23:52:48 +00002382// Pseudo instruction that combines ldr from constpool and add pc. This should
2383// be expanded into two instructions late to allow if-conversion and
2384// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00002385let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00002386def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
2387 NoItinerary, "@ ldr.w\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
2388 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
2389 imm:$cp))]>,
2390 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00002391
2392//===----------------------------------------------------------------------===//
2393// Move between special register and ARM core register -- for disassembly only
2394//
2395
2396// Rd = Instr{11-8}
2397def t2MRS : T2I<(outs GPR:$dst), (ins), NoItinerary, "mrs", "\t$dst, cpsr",
2398 [/* For disassembly only; pattern left blank */]> {
2399 let Inst{31-27} = 0b11110;
2400 let Inst{26} = 0;
2401 let Inst{25-21} = 0b11111;
2402 let Inst{20} = 0; // The R bit.
2403 let Inst{15-14} = 0b10;
2404 let Inst{12} = 0;
2405}
2406
2407// Rd = Instr{11-8}
2408def t2MRSsys : T2I<(outs GPR:$dst), (ins), NoItinerary, "mrs", "\t$dst, spsr",
2409 [/* For disassembly only; pattern left blank */]> {
2410 let Inst{31-27} = 0b11110;
2411 let Inst{26} = 0;
2412 let Inst{25-21} = 0b11111;
2413 let Inst{20} = 1; // The R bit.
2414 let Inst{15-14} = 0b10;
2415 let Inst{12} = 0;
2416}
2417
2418// FIXME: mask is ignored for the time being.
2419// Rn = Inst{19-16}
2420def t2MSR : T2I<(outs), (ins GPR:$src), NoItinerary, "msr", "\tcpsr, $src",
2421 [/* For disassembly only; pattern left blank */]> {
2422 let Inst{31-27} = 0b11110;
2423 let Inst{26} = 0;
2424 let Inst{25-21} = 0b11100;
2425 let Inst{20} = 0; // The R bit.
2426 let Inst{15-14} = 0b10;
2427 let Inst{12} = 0;
2428}
2429
2430// FIXME: mask is ignored for the time being.
2431// Rn = Inst{19-16}
2432def t2MSRsys : T2I<(outs), (ins GPR:$src), NoItinerary, "msr", "\tspsr, $src",
2433 [/* For disassembly only; pattern left blank */]> {
2434 let Inst{31-27} = 0b11110;
2435 let Inst{26} = 0;
2436 let Inst{25-21} = 0b11100;
2437 let Inst{20} = 1; // The R bit.
2438 let Inst{15-14} = 0b10;
2439 let Inst{12} = 0;
2440}