blob: 081cf4f550341d09fbf166c773d30ab30a921625 [file] [log] [blame]
David Goodwinb50ea5c2009-07-02 22:18:33 +00001//===- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information --------*- C++ -*-===//
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinb50ea5c2009-07-02 22:18:33 +000010// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "ARMInstrInfo.h"
15#include "ARM.h"
16#include "ARMGenInstrInfo.inc"
17#include "ARMMachineFunctionInfo.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/ADT/SmallVector.h"
David Goodwinb50ea5c2009-07-02 22:18:33 +000021#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000022
23using namespace llvm;
24
David Goodwinb50ea5c2009-07-02 22:18:33 +000025Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI)
Anton Korobeynikova98cbc52009-06-27 12:16:40 +000026 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000027}
28
Evan Cheng446c4282009-07-11 06:43:01 +000029unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwin334c2642009-07-08 16:09:28 +000030 // FIXME
31 return 0;
32}
33
Evan Cheng446c4282009-07-11 06:43:01 +000034unsigned Thumb2InstrInfo::getOpcode(ARMII::Op Op) const {
David Goodwin334c2642009-07-08 16:09:28 +000035 switch (Op) {
36 case ARMII::ADDri: return ARM::t2ADDri;
37 case ARMII::ADDrs: return ARM::t2ADDrs;
38 case ARMII::ADDrr: return ARM::t2ADDrr;
39 case ARMII::B: return ARM::t2B;
40 case ARMII::Bcc: return ARM::t2Bcc;
41 case ARMII::BR_JTr: return ARM::t2BR_JTr;
42 case ARMII::BR_JTm: return ARM::t2BR_JTm;
43 case ARMII::BR_JTadd: return ARM::t2BR_JTadd;
Evan Cheng446c4282009-07-11 06:43:01 +000044 case ARMII::BX_RET: return ARM::tBX_RET;
David Goodwin334c2642009-07-08 16:09:28 +000045 case ARMII::FCPYS: return ARM::FCPYS;
46 case ARMII::FCPYD: return ARM::FCPYD;
47 case ARMII::FLDD: return ARM::FLDD;
48 case ARMII::FLDS: return ARM::FLDS;
49 case ARMII::FSTD: return ARM::FSTD;
50 case ARMII::FSTS: return ARM::FSTS;
51 case ARMII::LDR: return ARM::LDR; // FIXME
52 case ARMII::MOVr: return ARM::t2MOVr;
53 case ARMII::STR: return ARM::STR; // FIXME
54 case ARMII::SUBri: return ARM::t2SUBri;
55 case ARMII::SUBrs: return ARM::t2SUBrs;
56 case ARMII::SUBrr: return ARM::t2SUBrr;
57 case ARMII::VMOVD: return ARM::VMOVD;
58 case ARMII::VMOVQ: return ARM::VMOVQ;
59 default:
60 break;
61 }
62
63 return 0;
64}
65
66bool
67Thumb2InstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
68 if (MBB.empty()) return false;
69
70 // FIXME
71 switch (MBB.back().getOpcode()) {
David Goodwinb1beca62009-07-10 15:33:46 +000072 case ARM::t2LDM_RET:
David Goodwin334c2642009-07-08 16:09:28 +000073 case ARM::t2B: // Uncond branch.
74 case ARM::t2BR_JTr: // Jumptable branch.
75 case ARM::t2BR_JTm: // Jumptable branch through mem.
76 case ARM::t2BR_JTadd: // Jumptable branch add to pc.
77 return true;
78 case ARM::tBX_RET:
79 case ARM::tBX_RET_vararg:
80 case ARM::tPOP_RET:
81 case ARM::tB:
82 case ARM::tBR_JTr:
83 return true;
84 default:
85 break;
86 }
87
88 return false;
89}
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000090
91bool
92Thumb2InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
93 MachineBasicBlock::iterator I,
94 unsigned DestReg, unsigned SrcReg,
95 const TargetRegisterClass *DestRC,
96 const TargetRegisterClass *SrcRC) const {
97 DebugLoc DL = DebugLoc::getUnknownLoc();
98 if (I != MBB.end()) DL = I->getDebugLoc();
99
100 if ((DestRC == ARM::GPRRegisterClass &&
101 SrcRC == ARM::tGPRRegisterClass) ||
102 (DestRC == ARM::tGPRRegisterClass &&
103 SrcRC == ARM::GPRRegisterClass)) {
104 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(getOpcode(ARMII::MOVr)),
105 DestReg).addReg(SrcReg)));
106 return true;
107 }
108
109 return ARMBaseInstrInfo::copyRegToReg(MBB, I, DestReg, SrcReg, DestRC, SrcRC);
110}