blob: e15512db23a0d63d8569d9d16d678d2e97ad548f [file] [log] [blame]
Chris Lattner762fb5f2003-08-03 15:47:49 +00001//===- X86.td - Target definition file for the Intel X86 arch ---*- C++ -*-===//
John Criswell856ba762003-10-21 15:17:13 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattner762fb5f2003-08-03 15:47:49 +00009//
10// This is a target description file for the Intel i386 architecture, refered to
11// here as the "X86" architecture.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerc8f45872003-08-04 04:59:56 +000015// Get the target-independent interfaces which we are implementing...
Chris Lattner762fb5f2003-08-03 15:47:49 +000016//
17include "../Target.td"
18
19//===----------------------------------------------------------------------===//
Evan Cheng97c7fc32006-01-26 09:53:06 +000020// X86 Subtarget features.
21//
22
Evan Cheng559806f2006-01-27 08:10:46 +000023def Feature64Bit : SubtargetFeature<"64bit", "Is64Bit", "true",
Jeff Cohenb8643ac2006-01-29 03:45:35 +000024 "Enable 64-bit instructions">;
Evan Cheng559806f2006-01-27 08:10:46 +000025def FeatureMMX : SubtargetFeature<"mmx","X86SSELevel", "MMX",
Evan Cheng97c7fc32006-01-26 09:53:06 +000026 "Enable MMX instructions">;
Chris Lattner259e97c2006-01-31 19:43:35 +000027def FeatureSSE1 : SubtargetFeature<"sse", "X86SSELevel", "SSE1",
Evan Cheng97c7fc32006-01-26 09:53:06 +000028 "Enable SSE instructions">;
Evan Cheng559806f2006-01-27 08:10:46 +000029def FeatureSSE2 : SubtargetFeature<"sse2", "X86SSELevel", "SSE2",
Evan Cheng97c7fc32006-01-26 09:53:06 +000030 "Enable SSE2 instructions">;
Evan Cheng559806f2006-01-27 08:10:46 +000031def FeatureSSE3 : SubtargetFeature<"sse3", "X86SSELevel", "SSE3",
Evan Cheng97c7fc32006-01-26 09:53:06 +000032 "Enable SSE3 instructions">;
Evan Cheng559806f2006-01-27 08:10:46 +000033def Feature3DNow : SubtargetFeature<"3dnow", "X863DNowLevel", "ThreeDNow",
Evan Cheng97c7fc32006-01-26 09:53:06 +000034 "Enable 3DNow! instructions">;
Evan Cheng559806f2006-01-27 08:10:46 +000035def Feature3DNowA : SubtargetFeature<"3dnowa", "X863DNowLevel", "ThreeDNowA",
Evan Cheng97c7fc32006-01-26 09:53:06 +000036 "Enable 3DNow! Athlon instructions">;
37
38//===----------------------------------------------------------------------===//
39// X86 processors supported.
40//===----------------------------------------------------------------------===//
41
42class Proc<string Name, list<SubtargetFeature> Features>
43 : Processor<Name, NoItineraries, Features>;
44
45def : Proc<"generic", []>;
46def : Proc<"i386", []>;
47def : Proc<"i486", []>;
Evan Cheng97c7fc32006-01-26 09:53:06 +000048def : Proc<"pentium", []>;
49def : Proc<"pentium-mmx", [FeatureMMX]>;
50def : Proc<"i686", []>;
51def : Proc<"pentiumpro", []>;
52def : Proc<"pentium2", [FeatureMMX]>;
Chris Lattner259e97c2006-01-31 19:43:35 +000053def : Proc<"pentium3", [FeatureMMX, FeatureSSE1]>;
54def : Proc<"pentium-m", [FeatureMMX, FeatureSSE1, FeatureSSE2]>;
55def : Proc<"pentium4", [FeatureMMX, FeatureSSE1, FeatureSSE2]>;
56def : Proc<"x86-64", [FeatureMMX, FeatureSSE1, FeatureSSE2,
Evan Cheng559806f2006-01-27 08:10:46 +000057 Feature64Bit]>;
Chris Lattner259e97c2006-01-31 19:43:35 +000058def : Proc<"yonah", [FeatureMMX, FeatureSSE1, FeatureSSE2,
Evan Cheng559806f2006-01-27 08:10:46 +000059 FeatureSSE3]>;
Chris Lattner259e97c2006-01-31 19:43:35 +000060def : Proc<"prescott", [FeatureMMX, FeatureSSE1, FeatureSSE2,
Evan Cheng97c7fc32006-01-26 09:53:06 +000061 FeatureSSE3]>;
Chris Lattner259e97c2006-01-31 19:43:35 +000062def : Proc<"nocona", [FeatureMMX, FeatureSSE1, FeatureSSE2,
Evan Cheng97c7fc32006-01-26 09:53:06 +000063 FeatureSSE3, Feature64Bit]>;
64
65def : Proc<"k6", [FeatureMMX]>;
66def : Proc<"k6-2", [FeatureMMX, Feature3DNow]>;
67def : Proc<"k6-3", [FeatureMMX, Feature3DNow]>;
68def : Proc<"athlon", [FeatureMMX, Feature3DNow, Feature3DNowA]>;
69def : Proc<"athlon-tbird", [FeatureMMX, Feature3DNow, Feature3DNowA]>;
Chris Lattner259e97c2006-01-31 19:43:35 +000070def : Proc<"athlon-4", [FeatureMMX, FeatureSSE1, Feature3DNow,
Evan Cheng559806f2006-01-27 08:10:46 +000071 Feature3DNowA]>;
Chris Lattner259e97c2006-01-31 19:43:35 +000072def : Proc<"athlon-xp", [FeatureMMX, FeatureSSE1, Feature3DNow,
Evan Cheng559806f2006-01-27 08:10:46 +000073 Feature3DNowA]>;
Chris Lattner259e97c2006-01-31 19:43:35 +000074def : Proc<"athlon-mp", [FeatureMMX, FeatureSSE1, Feature3DNow,
Evan Cheng559806f2006-01-27 08:10:46 +000075 Feature3DNowA]>;
Chris Lattner259e97c2006-01-31 19:43:35 +000076def : Proc<"k8", [FeatureMMX, FeatureSSE1, FeatureSSE2,
Evan Cheng559806f2006-01-27 08:10:46 +000077 Feature3DNow, Feature3DNowA, Feature64Bit]>;
Chris Lattner259e97c2006-01-31 19:43:35 +000078def : Proc<"opteron", [FeatureMMX, FeatureSSE1, FeatureSSE2,
Evan Cheng559806f2006-01-27 08:10:46 +000079 Feature3DNow, Feature3DNowA, Feature64Bit]>;
Chris Lattner259e97c2006-01-31 19:43:35 +000080def : Proc<"athlon64", [FeatureMMX, FeatureSSE1, FeatureSSE2,
Evan Cheng559806f2006-01-27 08:10:46 +000081 Feature3DNow, Feature3DNowA, Feature64Bit]>;
Chris Lattner259e97c2006-01-31 19:43:35 +000082def : Proc<"athlon-fx", [FeatureMMX, FeatureSSE1, FeatureSSE2,
Evan Cheng559806f2006-01-27 08:10:46 +000083 Feature3DNow, Feature3DNowA, Feature64Bit]>;
Evan Cheng97c7fc32006-01-26 09:53:06 +000084
85def : Proc<"winchip-c6", [FeatureMMX]>;
86def : Proc<"winchip2", [FeatureMMX, Feature3DNow]>;
87def : Proc<"c3", [FeatureMMX, Feature3DNow]>;
Chris Lattner259e97c2006-01-31 19:43:35 +000088def : Proc<"c3-2", [FeatureMMX, FeatureSSE1]>;
Evan Cheng97c7fc32006-01-26 09:53:06 +000089
90//===----------------------------------------------------------------------===//
Chris Lattner762fb5f2003-08-03 15:47:49 +000091// Register File Description
92//===----------------------------------------------------------------------===//
93
94include "X86RegisterInfo.td"
95
Chris Lattnerb77eb782003-08-03 18:19:37 +000096//===----------------------------------------------------------------------===//
97// Instruction Descriptions
98//===----------------------------------------------------------------------===//
99
Chris Lattner1cca5e32003-08-03 21:54:21 +0000100include "X86InstrInfo.td"
101
Chris Lattnerb77eb782003-08-03 18:19:37 +0000102def X86InstrInfo : InstrInfo {
Chris Lattner1cca5e32003-08-03 21:54:21 +0000103
104 // Define how we want to layout our TargetSpecific information field... This
105 // should be kept up-to-date with the fields in the X86InstrInfo.h file.
John Criswell4ffff9e2004-04-08 20:31:47 +0000106 let TSFlagsFields = ["FormBits",
107 "hasOpSizePrefix",
108 "Prefix",
John Criswell4ffff9e2004-04-08 20:31:47 +0000109 "ImmTypeBits",
110 "FPFormBits",
John Criswell4ffff9e2004-04-08 20:31:47 +0000111 "Opcode"];
112 let TSFlagsShifts = [0,
John Criswell4ffff9e2004-04-08 20:31:47 +0000113 6,
Evan Cheng3c55c542006-02-01 06:13:50 +0000114 7,
115 11,
116 13,
Evan Cheng751458d2006-05-18 06:27:15 +0000117 16];
Chris Lattnerb77eb782003-08-03 18:19:37 +0000118}
119
Chris Lattner9a3e49a2004-10-03 20:36:57 +0000120// The X86 target supports two different syntaxes for emitting machine code.
121// This is controlled by the -x86-asm-syntax={att|intel}
122def ATTAsmWriter : AsmWriter {
123 string AsmWriterClassName = "ATTAsmPrinter";
124 int Variant = 0;
125}
126def IntelAsmWriter : AsmWriter {
127 string AsmWriterClassName = "IntelAsmPrinter";
128 int Variant = 1;
129}
130
131
Chris Lattnerb77eb782003-08-03 18:19:37 +0000132def X86 : Target {
Chris Lattnerb77eb782003-08-03 18:19:37 +0000133 // Information about the instructions...
Chris Lattnerc8f45872003-08-04 04:59:56 +0000134 let InstructionSet = X86InstrInfo;
Chris Lattner9a3e49a2004-10-03 20:36:57 +0000135
136 let AssemblyWriters = [ATTAsmWriter, IntelAsmWriter];
Chris Lattnerb77eb782003-08-03 18:19:37 +0000137}