blob: 42b4e735096d6ce9bd50658a08abe0acf74d3fd4 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- X86FrameLowering.cpp - X86 Frame Information ----------------------===//
Anton Korobeynikov33464912010-11-15 00:06:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010// This file contains the X86 implementation of TargetFrameLowering class.
Anton Korobeynikov33464912010-11-15 00:06:54 +000011//
12//===----------------------------------------------------------------------===//
13
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000014#include "X86FrameLowering.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000015#include "X86InstrBuilder.h"
16#include "X86InstrInfo.h"
17#include "X86MachineFunctionInfo.h"
Rafael Espindola76927d752011-08-30 19:39:58 +000018#include "X86Subtarget.h"
Anton Korobeynikovd9e33852010-11-18 23:25:52 +000019#include "X86TargetMachine.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000020#include "llvm/ADT/SmallSet.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/MachineModuleInfo.h"
25#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000026#include "llvm/IR/DataLayout.h"
27#include "llvm/IR/Function.h"
Rafael Espindolaf0adba92011-04-15 15:11:06 +000028#include "llvm/MC/MCAsmInfo.h"
Bill Wendling6a6b8c32011-07-07 00:54:13 +000029#include "llvm/MC/MCSymbol.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000030#include "llvm/Support/CommandLine.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000031#include "llvm/Target/TargetOptions.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000032
33using namespace llvm;
34
35// FIXME: completely move here.
36extern cl::opt<bool> ForceStackAlign;
37
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000038bool X86FrameLowering::hasReservedCallFrame(const MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000039 return !MF.getFrameInfo()->hasVarSizedObjects();
40}
41
42/// hasFP - Return true if the specified function should have a dedicated frame
43/// pointer register. This is true if the function has variable sized allocas
44/// or if frame pointer elimination is disabled.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000045bool X86FrameLowering::hasFP(const MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000046 const MachineFrameInfo *MFI = MF.getFrameInfo();
47 const MachineModuleInfo &MMI = MF.getMMI();
Chad Rosier3fb6eca2012-05-23 23:45:10 +000048 const TargetRegisterInfo *RegInfo = TM.getRegisterInfo();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000049
Nick Lewycky8a8d4792011-12-02 22:16:29 +000050 return (MF.getTarget().Options.DisableFramePointerElim(MF) ||
Chad Rosier3fb6eca2012-05-23 23:45:10 +000051 RegInfo->needsStackRealignment(MF) ||
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000052 MFI->hasVarSizedObjects() ||
Chad Rosierb5660622013-02-16 01:25:28 +000053 MFI->isFrameAddressTaken() || MF.hasMSInlineAsm() ||
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000054 MF.getInfo<X86MachineFunctionInfo>()->getForceFramePointer() ||
Jakob Stoklund Olesene208c492012-06-22 03:04:27 +000055 MMI.callsUnwindInit() || MMI.callsEHReturn());
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000056}
57
Eli Bendersky700ed802013-02-21 20:05:00 +000058static unsigned getSUBriOpcode(unsigned IsLP64, int64_t Imm) {
59 if (IsLP64) {
Anton Korobeynikov33464912010-11-15 00:06:54 +000060 if (isInt<8>(Imm))
61 return X86::SUB64ri8;
62 return X86::SUB64ri32;
63 } else {
64 if (isInt<8>(Imm))
65 return X86::SUB32ri8;
66 return X86::SUB32ri;
67 }
68}
69
Eli Bendersky16221a62013-02-06 20:43:57 +000070static unsigned getADDriOpcode(unsigned IsLP64, int64_t Imm) {
71 if (IsLP64) {
Anton Korobeynikov33464912010-11-15 00:06:54 +000072 if (isInt<8>(Imm))
73 return X86::ADD64ri8;
74 return X86::ADD64ri32;
75 } else {
76 if (isInt<8>(Imm))
77 return X86::ADD32ri8;
78 return X86::ADD32ri;
79 }
80}
81
Eli Bendersky16221a62013-02-06 20:43:57 +000082static unsigned getLEArOpcode(unsigned IsLP64) {
83 return IsLP64 ? X86::LEA64r : X86::LEA32r;
Evan Chengde1df102012-02-07 22:50:41 +000084}
85
Evan Cheng7158e082011-01-03 22:53:22 +000086/// findDeadCallerSavedReg - Return a caller-saved register that isn't live
87/// when it reaches the "return" instruction. We can then pop a stack object
88/// to this register without worry about clobbering it.
89static unsigned findDeadCallerSavedReg(MachineBasicBlock &MBB,
90 MachineBasicBlock::iterator &MBBI,
91 const TargetRegisterInfo &TRI,
92 bool Is64Bit) {
93 const MachineFunction *MF = MBB.getParent();
94 const Function *F = MF->getFunction();
95 if (!F || MF->getMMI().callsEHReturn())
96 return 0;
97
Craig Toppere4fd9072012-03-04 10:43:23 +000098 static const uint16_t CallerSavedRegs32Bit[] = {
Andrew Trick32a183c2011-08-12 00:49:19 +000099 X86::EAX, X86::EDX, X86::ECX, 0
Evan Cheng7158e082011-01-03 22:53:22 +0000100 };
101
Craig Toppere4fd9072012-03-04 10:43:23 +0000102 static const uint16_t CallerSavedRegs64Bit[] = {
Evan Cheng7158e082011-01-03 22:53:22 +0000103 X86::RAX, X86::RDX, X86::RCX, X86::RSI, X86::RDI,
Andrew Trick32a183c2011-08-12 00:49:19 +0000104 X86::R8, X86::R9, X86::R10, X86::R11, 0
Evan Cheng7158e082011-01-03 22:53:22 +0000105 };
106
107 unsigned Opc = MBBI->getOpcode();
108 switch (Opc) {
109 default: return 0;
110 case X86::RET:
111 case X86::RETI:
112 case X86::TCRETURNdi:
113 case X86::TCRETURNri:
114 case X86::TCRETURNmi:
115 case X86::TCRETURNdi64:
116 case X86::TCRETURNri64:
117 case X86::TCRETURNmi64:
118 case X86::EH_RETURN:
119 case X86::EH_RETURN64: {
Craig Toppere4fd9072012-03-04 10:43:23 +0000120 SmallSet<uint16_t, 8> Uses;
Evan Cheng7158e082011-01-03 22:53:22 +0000121 for (unsigned i = 0, e = MBBI->getNumOperands(); i != e; ++i) {
122 MachineOperand &MO = MBBI->getOperand(i);
123 if (!MO.isReg() || MO.isDef())
124 continue;
125 unsigned Reg = MO.getReg();
126 if (!Reg)
127 continue;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000128 for (MCRegAliasIterator AI(Reg, &TRI, true); AI.isValid(); ++AI)
129 Uses.insert(*AI);
Evan Cheng7158e082011-01-03 22:53:22 +0000130 }
131
Craig Toppere4fd9072012-03-04 10:43:23 +0000132 const uint16_t *CS = Is64Bit ? CallerSavedRegs64Bit : CallerSavedRegs32Bit;
Evan Cheng7158e082011-01-03 22:53:22 +0000133 for (; *CS; ++CS)
134 if (!Uses.count(*CS))
135 return *CS;
136 }
137 }
138
139 return 0;
140}
141
142
Anton Korobeynikov33464912010-11-15 00:06:54 +0000143/// emitSPUpdate - Emit a series of instructions to increment / decrement the
144/// stack pointer by a constant value.
145static
146void emitSPUpdate(MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI,
Evan Cheng7158e082011-01-03 22:53:22 +0000147 unsigned StackPtr, int64_t NumBytes,
Eli Bendersky2a1b60d2013-02-05 21:53:29 +0000148 bool Is64Bit, bool IsLP64, bool UseLEA,
Eric Christopher76ad43c2012-10-03 08:10:01 +0000149 const TargetInstrInfo &TII, const TargetRegisterInfo &TRI) {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000150 bool isSub = NumBytes < 0;
151 uint64_t Offset = isSub ? -NumBytes : NumBytes;
Evan Chengde1df102012-02-07 22:50:41 +0000152 unsigned Opc;
153 if (UseLEA)
Eli Bendersky16221a62013-02-06 20:43:57 +0000154 Opc = getLEArOpcode(IsLP64);
Evan Chengde1df102012-02-07 22:50:41 +0000155 else
156 Opc = isSub
Eli Bendersky2a1b60d2013-02-05 21:53:29 +0000157 ? getSUBriOpcode(IsLP64, Offset)
158 : getADDriOpcode(IsLP64, Offset);
Evan Chengde1df102012-02-07 22:50:41 +0000159
Anton Korobeynikov33464912010-11-15 00:06:54 +0000160 uint64_t Chunk = (1LL << 31) - 1;
Eric Christopher76ad43c2012-10-03 08:10:01 +0000161 DebugLoc DL = MBB.findDebugLoc(MBBI);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000162
163 while (Offset) {
164 uint64_t ThisVal = (Offset > Chunk) ? Chunk : Offset;
Evan Cheng7158e082011-01-03 22:53:22 +0000165 if (ThisVal == (Is64Bit ? 8 : 4)) {
166 // Use push / pop instead.
167 unsigned Reg = isSub
Dale Johannesen1e08cd12011-01-04 19:31:24 +0000168 ? (unsigned)(Is64Bit ? X86::RAX : X86::EAX)
Evan Cheng7158e082011-01-03 22:53:22 +0000169 : findDeadCallerSavedReg(MBB, MBBI, TRI, Is64Bit);
170 if (Reg) {
171 Opc = isSub
172 ? (Is64Bit ? X86::PUSH64r : X86::PUSH32r)
173 : (Is64Bit ? X86::POP64r : X86::POP32r);
Charles Davisaff232a2011-06-12 01:45:54 +0000174 MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(Opc))
Evan Cheng7158e082011-01-03 22:53:22 +0000175 .addReg(Reg, getDefRegState(!isSub) | getUndefRegState(isSub));
Charles Davisaff232a2011-06-12 01:45:54 +0000176 if (isSub)
177 MI->setFlag(MachineInstr::FrameSetup);
Evan Cheng7158e082011-01-03 22:53:22 +0000178 Offset -= ThisVal;
179 continue;
180 }
181 }
182
Evan Chengde1df102012-02-07 22:50:41 +0000183 MachineInstr *MI = NULL;
184
185 if (UseLEA) {
186 MI = addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr),
187 StackPtr, false, isSub ? -ThisVal : ThisVal);
188 } else {
189 MI = BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr)
190 .addReg(StackPtr)
191 .addImm(ThisVal);
192 MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead.
193 }
194
Charles Davisaff232a2011-06-12 01:45:54 +0000195 if (isSub)
196 MI->setFlag(MachineInstr::FrameSetup);
Evan Chengde1df102012-02-07 22:50:41 +0000197
Anton Korobeynikov33464912010-11-15 00:06:54 +0000198 Offset -= ThisVal;
199 }
200}
201
202/// mergeSPUpdatesUp - Merge two stack-manipulating instructions upper iterator.
203static
204void mergeSPUpdatesUp(MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI,
205 unsigned StackPtr, uint64_t *NumBytes = NULL) {
206 if (MBBI == MBB.begin()) return;
207
208 MachineBasicBlock::iterator PI = prior(MBBI);
209 unsigned Opc = PI->getOpcode();
210 if ((Opc == X86::ADD64ri32 || Opc == X86::ADD64ri8 ||
Evan Chengde1df102012-02-07 22:50:41 +0000211 Opc == X86::ADD32ri || Opc == X86::ADD32ri8 ||
212 Opc == X86::LEA32r || Opc == X86::LEA64_32r) &&
Anton Korobeynikov33464912010-11-15 00:06:54 +0000213 PI->getOperand(0).getReg() == StackPtr) {
214 if (NumBytes)
215 *NumBytes += PI->getOperand(2).getImm();
216 MBB.erase(PI);
217 } else if ((Opc == X86::SUB64ri32 || Opc == X86::SUB64ri8 ||
218 Opc == X86::SUB32ri || Opc == X86::SUB32ri8) &&
219 PI->getOperand(0).getReg() == StackPtr) {
220 if (NumBytes)
221 *NumBytes -= PI->getOperand(2).getImm();
222 MBB.erase(PI);
223 }
224}
225
226/// mergeSPUpdatesDown - Merge two stack-manipulating instructions lower iterator.
227static
228void mergeSPUpdatesDown(MachineBasicBlock &MBB,
229 MachineBasicBlock::iterator &MBBI,
230 unsigned StackPtr, uint64_t *NumBytes = NULL) {
Sanjoy Dasfc926122011-12-01 19:15:08 +0000231 // FIXME: THIS ISN'T RUN!!!
Anton Korobeynikov33464912010-11-15 00:06:54 +0000232 return;
233
234 if (MBBI == MBB.end()) return;
235
236 MachineBasicBlock::iterator NI = llvm::next(MBBI);
237 if (NI == MBB.end()) return;
238
239 unsigned Opc = NI->getOpcode();
240 if ((Opc == X86::ADD64ri32 || Opc == X86::ADD64ri8 ||
241 Opc == X86::ADD32ri || Opc == X86::ADD32ri8) &&
242 NI->getOperand(0).getReg() == StackPtr) {
243 if (NumBytes)
244 *NumBytes -= NI->getOperand(2).getImm();
245 MBB.erase(NI);
246 MBBI = NI;
247 } else if ((Opc == X86::SUB64ri32 || Opc == X86::SUB64ri8 ||
248 Opc == X86::SUB32ri || Opc == X86::SUB32ri8) &&
249 NI->getOperand(0).getReg() == StackPtr) {
250 if (NumBytes)
251 *NumBytes += NI->getOperand(2).getImm();
252 MBB.erase(NI);
253 MBBI = NI;
254 }
255}
256
257/// mergeSPUpdates - Checks the instruction before/after the passed
Evan Chengde1df102012-02-07 22:50:41 +0000258/// instruction. If it is an ADD/SUB/LEA instruction it is deleted argument and the
259/// stack adjustment is returned as a positive value for ADD/LEA and a negative for
Anton Korobeynikov33464912010-11-15 00:06:54 +0000260/// SUB.
261static int mergeSPUpdates(MachineBasicBlock &MBB,
262 MachineBasicBlock::iterator &MBBI,
263 unsigned StackPtr,
264 bool doMergeWithPrevious) {
265 if ((doMergeWithPrevious && MBBI == MBB.begin()) ||
266 (!doMergeWithPrevious && MBBI == MBB.end()))
267 return 0;
268
269 MachineBasicBlock::iterator PI = doMergeWithPrevious ? prior(MBBI) : MBBI;
270 MachineBasicBlock::iterator NI = doMergeWithPrevious ? 0 : llvm::next(MBBI);
271 unsigned Opc = PI->getOpcode();
272 int Offset = 0;
273
274 if ((Opc == X86::ADD64ri32 || Opc == X86::ADD64ri8 ||
Evan Chengde1df102012-02-07 22:50:41 +0000275 Opc == X86::ADD32ri || Opc == X86::ADD32ri8 ||
276 Opc == X86::LEA32r || Opc == X86::LEA64_32r) &&
Anton Korobeynikov33464912010-11-15 00:06:54 +0000277 PI->getOperand(0).getReg() == StackPtr){
278 Offset += PI->getOperand(2).getImm();
279 MBB.erase(PI);
280 if (!doMergeWithPrevious) MBBI = NI;
281 } else if ((Opc == X86::SUB64ri32 || Opc == X86::SUB64ri8 ||
282 Opc == X86::SUB32ri || Opc == X86::SUB32ri8) &&
283 PI->getOperand(0).getReg() == StackPtr) {
284 Offset -= PI->getOperand(2).getImm();
285 MBB.erase(PI);
286 if (!doMergeWithPrevious) MBBI = NI;
287 }
288
289 return Offset;
290}
291
292static bool isEAXLiveIn(MachineFunction &MF) {
293 for (MachineRegisterInfo::livein_iterator II = MF.getRegInfo().livein_begin(),
294 EE = MF.getRegInfo().livein_end(); II != EE; ++II) {
295 unsigned Reg = II->first;
296
297 if (Reg == X86::EAX || Reg == X86::AX ||
298 Reg == X86::AH || Reg == X86::AL)
299 return true;
300 }
301
302 return false;
303}
304
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000305void X86FrameLowering::emitCalleeSavedFrameMoves(MachineFunction &MF,
Bill Wendling09b02c82011-07-25 18:00:28 +0000306 MCSymbol *Label,
307 unsigned FramePtr) const {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000308 MachineFrameInfo *MFI = MF.getFrameInfo();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000309 MachineModuleInfo &MMI = MF.getMMI();
310
311 // Add callee saved registers to move list.
312 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
313 if (CSI.empty()) return;
314
315 std::vector<MachineMove> &Moves = MMI.getFrameMoves();
Michael Liaoaa3c2c02012-10-25 06:29:14 +0000316 const X86RegisterInfo *RegInfo = TM.getRegisterInfo();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000317 bool HasFP = hasFP(MF);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000318
319 // Calculate amount of bytes used for return address storing.
Michael Liaoaa3c2c02012-10-25 06:29:14 +0000320 int stackGrowth = -RegInfo->getSlotSize();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000321
322 // FIXME: This is dirty hack. The code itself is pretty mess right now.
323 // It should be rewritten from scratch and generalized sometimes.
324
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000325 // Determine maximum offset (minimum due to stack growth).
Anton Korobeynikov33464912010-11-15 00:06:54 +0000326 int64_t MaxOffset = 0;
327 for (std::vector<CalleeSavedInfo>::const_iterator
328 I = CSI.begin(), E = CSI.end(); I != E; ++I)
329 MaxOffset = std::min(MaxOffset,
330 MFI->getObjectOffset(I->getFrameIdx()));
331
332 // Calculate offsets.
333 int64_t saveAreaOffset = (HasFP ? 3 : 2) * stackGrowth;
334 for (std::vector<CalleeSavedInfo>::const_iterator
335 I = CSI.begin(), E = CSI.end(); I != E; ++I) {
336 int64_t Offset = MFI->getObjectOffset(I->getFrameIdx());
337 unsigned Reg = I->getReg();
338 Offset = MaxOffset - Offset + saveAreaOffset;
339
340 // Don't output a new machine move if we're re-saving the frame
341 // pointer. This happens when the PrologEpilogInserter has inserted an extra
342 // "PUSH" of the frame pointer -- the "emitPrologue" method automatically
343 // generates one when frame pointers are used. If we generate a "machine
344 // move" for this extra "PUSH", the linker will lose track of the fact that
345 // the frame pointer should have the value of the first "PUSH" when it's
346 // trying to unwind.
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000347 //
Anton Korobeynikov33464912010-11-15 00:06:54 +0000348 // FIXME: This looks inelegant. It's possibly correct, but it's covering up
349 // another bug. I.e., one where we generate a prolog like this:
350 //
351 // pushl %ebp
352 // movl %esp, %ebp
353 // pushl %ebp
354 // pushl %esi
355 // ...
356 //
357 // The immediate re-push of EBP is unnecessary. At the least, it's an
358 // optimization bug. EBP can be used as a scratch register in certain
359 // cases, but probably not when we have a frame pointer.
360 if (HasFP && FramePtr == Reg)
361 continue;
362
363 MachineLocation CSDst(MachineLocation::VirtualFP, Offset);
364 MachineLocation CSSrc(Reg);
365 Moves.push_back(MachineMove(Label, CSDst, CSSrc));
366 }
367}
368
Bill Wendling09b02c82011-07-25 18:00:28 +0000369/// getCompactUnwindRegNum - Get the compact unwind number for a given
370/// register. The number corresponds to the enum lists in
371/// compact_unwind_encoding.h.
Bill Wendling1f4b7962013-05-09 18:21:45 +0000372static int getCompactUnwindRegNum(unsigned Reg, bool is64Bit) {
373 static const uint16_t CU32BitRegs[] = {
374 X86::EBX, X86::ECX, X86::EDX, X86::EDI, X86::ESI, X86::EBP, 0
375 };
376 static const uint16_t CU64BitRegs[] = {
377 X86::RBX, X86::R12, X86::R13, X86::R14, X86::R15, X86::RBP, 0
378 };
379 const uint16_t *CURegs = is64Bit ? CU64BitRegs : CU32BitRegs;
Bill Wendling10e412e2011-12-14 23:53:24 +0000380 for (int Idx = 1; *CURegs; ++CURegs, ++Idx)
Bill Wendling09b02c82011-07-25 18:00:28 +0000381 if (*CURegs == Reg)
382 return Idx;
383
384 return -1;
385}
386
Bill Wendling57a3cd22011-12-06 21:23:42 +0000387// Number of registers that can be saved in a compact unwind encoding.
388#define CU_NUM_SAVED_REGS 6
389
Bill Wendling09b02c82011-07-25 18:00:28 +0000390/// encodeCompactUnwindRegistersWithoutFrame - Create the permutation encoding
391/// used with frameless stacks. It is passed the number of registers to be saved
392/// and an array of the registers saved.
Bill Wendling57a3cd22011-12-06 21:23:42 +0000393static uint32_t
394encodeCompactUnwindRegistersWithoutFrame(unsigned SavedRegs[CU_NUM_SAVED_REGS],
395 unsigned RegCount, bool Is64Bit) {
Bill Wendling09b02c82011-07-25 18:00:28 +0000396 // The saved registers are numbered from 1 to 6. In order to encode the order
397 // in which they were saved, we re-number them according to their place in the
398 // register order. The re-numbering is relative to the last re-numbered
399 // register. E.g., if we have registers {6, 2, 4, 5} saved in that order:
400 //
401 // Orig Re-Num
402 // ---- ------
403 // 6 6
404 // 2 2
405 // 4 3
406 // 5 3
407 //
Bill Wendling10e412e2011-12-14 23:53:24 +0000408 for (unsigned i = 0; i != CU_NUM_SAVED_REGS; ++i) {
Bill Wendling1f4b7962013-05-09 18:21:45 +0000409 int CUReg = getCompactUnwindRegNum(SavedRegs[i], Is64Bit);
Bill Wendling09b02c82011-07-25 18:00:28 +0000410 if (CUReg == -1) return ~0U;
411 SavedRegs[i] = CUReg;
Bill Wendling79df9862011-12-06 01:26:14 +0000412 }
Bill Wendling09b02c82011-07-25 18:00:28 +0000413
Bill Wendling10e412e2011-12-14 23:53:24 +0000414 // Reverse the list.
415 std::swap(SavedRegs[0], SavedRegs[5]);
416 std::swap(SavedRegs[1], SavedRegs[4]);
417 std::swap(SavedRegs[2], SavedRegs[3]);
418
Bill Wendling57a3cd22011-12-06 21:23:42 +0000419 uint32_t RenumRegs[CU_NUM_SAVED_REGS];
420 for (unsigned i = CU_NUM_SAVED_REGS - RegCount; i < CU_NUM_SAVED_REGS; ++i) {
Bill Wendling09b02c82011-07-25 18:00:28 +0000421 unsigned Countless = 0;
Bill Wendling57a3cd22011-12-06 21:23:42 +0000422 for (unsigned j = CU_NUM_SAVED_REGS - RegCount; j < i; ++j)
Bill Wendling09b02c82011-07-25 18:00:28 +0000423 if (SavedRegs[j] < SavedRegs[i])
424 ++Countless;
425
426 RenumRegs[i] = SavedRegs[i] - Countless - 1;
427 }
428
429 // Take the renumbered values and encode them into a 10-bit number.
430 uint32_t permutationEncoding = 0;
431 switch (RegCount) {
432 case 6:
433 permutationEncoding |= 120 * RenumRegs[0] + 24 * RenumRegs[1]
434 + 6 * RenumRegs[2] + 2 * RenumRegs[3]
435 + RenumRegs[4];
436 break;
437 case 5:
438 permutationEncoding |= 120 * RenumRegs[1] + 24 * RenumRegs[2]
439 + 6 * RenumRegs[3] + 2 * RenumRegs[4]
440 + RenumRegs[5];
441 break;
442 case 4:
443 permutationEncoding |= 60 * RenumRegs[2] + 12 * RenumRegs[3]
444 + 3 * RenumRegs[4] + RenumRegs[5];
445 break;
446 case 3:
447 permutationEncoding |= 20 * RenumRegs[3] + 4 * RenumRegs[4]
448 + RenumRegs[5];
449 break;
450 case 2:
451 permutationEncoding |= 5 * RenumRegs[4] + RenumRegs[5];
452 break;
453 case 1:
454 permutationEncoding |= RenumRegs[5];
455 break;
456 }
457
458 assert((permutationEncoding & 0x3FF) == permutationEncoding &&
459 "Invalid compact register encoding!");
460 return permutationEncoding;
461}
462
463/// encodeCompactUnwindRegistersWithFrame - Return the registers encoded for a
464/// compact encoding with a frame pointer.
Bill Wendling57a3cd22011-12-06 21:23:42 +0000465static uint32_t
466encodeCompactUnwindRegistersWithFrame(unsigned SavedRegs[CU_NUM_SAVED_REGS],
467 bool Is64Bit) {
Bill Wendling09b02c82011-07-25 18:00:28 +0000468 // Encode the registers in the order they were saved, 3-bits per register. The
Bill Wendling86b1a7d2012-01-12 23:05:03 +0000469 // registers are numbered from 1 to CU_NUM_SAVED_REGS.
Bill Wendling09b02c82011-07-25 18:00:28 +0000470 uint32_t RegEnc = 0;
Bill Wendlingb4ee5162012-01-13 00:41:53 +0000471 for (int I = CU_NUM_SAVED_REGS - 1, Idx = 0; I != -1; --I) {
Bill Wendling09b02c82011-07-25 18:00:28 +0000472 unsigned Reg = SavedRegs[I];
Bill Wendling86b1a7d2012-01-12 23:05:03 +0000473 if (Reg == 0) continue;
474
Bill Wendling1f4b7962013-05-09 18:21:45 +0000475 int CURegNum = getCompactUnwindRegNum(Reg, Is64Bit);
Bill Wendling86b1a7d2012-01-12 23:05:03 +0000476 if (CURegNum == -1) return ~0U;
Bill Wendling80caf9c2011-12-06 01:57:48 +0000477
478 // Encode the 3-bit register number in order, skipping over 3-bits for each
479 // register.
Bill Wendling86b1a7d2012-01-12 23:05:03 +0000480 RegEnc |= (CURegNum & 0x7) << (Idx++ * 3);
Bill Wendling09b02c82011-07-25 18:00:28 +0000481 }
482
Jakob Stoklund Olesendec1f992012-01-11 09:08:04 +0000483 assert((RegEnc & 0x3FFFF) == RegEnc && "Invalid compact register encoding!");
Bill Wendling09b02c82011-07-25 18:00:28 +0000484 return RegEnc;
485}
486
487uint32_t X86FrameLowering::getCompactUnwindEncoding(MachineFunction &MF) const {
488 const X86RegisterInfo *RegInfo = TM.getRegisterInfo();
489 unsigned FramePtr = RegInfo->getFrameRegister(MF);
490 unsigned StackPtr = RegInfo->getStackRegister();
491
Bill Wendling09b02c82011-07-25 18:00:28 +0000492 bool Is64Bit = STI.is64Bit();
493 bool HasFP = hasFP(MF);
494
Bill Wendling57a3cd22011-12-06 21:23:42 +0000495 unsigned SavedRegs[CU_NUM_SAVED_REGS] = { 0, 0, 0, 0, 0, 0 };
Bill Wendling10e412e2011-12-14 23:53:24 +0000496 unsigned SavedRegIdx = 0;
Bill Wendling09b02c82011-07-25 18:00:28 +0000497
498 unsigned OffsetSize = (Is64Bit ? 8 : 4);
499
500 unsigned PushInstr = (Is64Bit ? X86::PUSH64r : X86::PUSH32r);
501 unsigned PushInstrSize = 1;
502 unsigned MoveInstr = (Is64Bit ? X86::MOV64rr : X86::MOV32rr);
503 unsigned MoveInstrSize = (Is64Bit ? 3 : 2);
Bill Wendling09b02c82011-07-25 18:00:28 +0000504 unsigned SubtractInstrIdx = (Is64Bit ? 3 : 2);
505
Bill Wendlingde770552011-07-26 08:03:49 +0000506 unsigned StackDivide = (Is64Bit ? 8 : 4);
507
Bill Wendling09b02c82011-07-25 18:00:28 +0000508 unsigned InstrOffset = 0;
Bill Wendling09b02c82011-07-25 18:00:28 +0000509 unsigned StackAdjust = 0;
Bill Wendling57a3cd22011-12-06 21:23:42 +0000510 unsigned StackSize = 0;
Bill Wendling09b02c82011-07-25 18:00:28 +0000511
512 MachineBasicBlock &MBB = MF.front(); // Prologue is in entry BB.
513 bool ExpectEnd = false;
514 for (MachineBasicBlock::iterator
515 MBBI = MBB.begin(), MBBE = MBB.end(); MBBI != MBBE; ++MBBI) {
516 MachineInstr &MI = *MBBI;
517 unsigned Opc = MI.getOpcode();
518 if (Opc == X86::PROLOG_LABEL) continue;
519 if (!MI.getFlag(MachineInstr::FrameSetup)) break;
520
521 // We don't exect any more prolog instructions.
Bill Wendling89ec1c52013-04-19 00:05:59 +0000522 if (ExpectEnd) return CU::UNWIND_MODE_DWARF;
Bill Wendling09b02c82011-07-25 18:00:28 +0000523
524 if (Opc == PushInstr) {
525 // If there are too many saved registers, we cannot use compact encoding.
Bill Wendling89ec1c52013-04-19 00:05:59 +0000526 if (SavedRegIdx >= CU_NUM_SAVED_REGS) return CU::UNWIND_MODE_DWARF;
Bill Wendling09b02c82011-07-25 18:00:28 +0000527
Bill Wendlingedfef3b2013-05-09 20:10:38 +0000528 unsigned Reg = MI.getOperand(0).getReg();
529 if (Reg == (Is64Bit ? X86::RAX : X86::EAX)) {
530 ExpectEnd = true;
531 continue;
532 }
533
Bill Wendling10e412e2011-12-14 23:53:24 +0000534 SavedRegs[SavedRegIdx++] = MI.getOperand(0).getReg();
Bill Wendling57a3cd22011-12-06 21:23:42 +0000535 StackAdjust += OffsetSize;
Bill Wendling09b02c82011-07-25 18:00:28 +0000536 InstrOffset += PushInstrSize;
537 } else if (Opc == MoveInstr) {
538 unsigned SrcReg = MI.getOperand(1).getReg();
539 unsigned DstReg = MI.getOperand(0).getReg();
540
541 if (DstReg != FramePtr || SrcReg != StackPtr)
Bill Wendling89ec1c52013-04-19 00:05:59 +0000542 return CU::UNWIND_MODE_DWARF;
Bill Wendling09b02c82011-07-25 18:00:28 +0000543
Bill Wendling57a3cd22011-12-06 21:23:42 +0000544 StackAdjust = 0;
Bill Wendling09b02c82011-07-25 18:00:28 +0000545 memset(SavedRegs, 0, sizeof(SavedRegs));
Bill Wendling10e412e2011-12-14 23:53:24 +0000546 SavedRegIdx = 0;
Bill Wendling09b02c82011-07-25 18:00:28 +0000547 InstrOffset += MoveInstrSize;
Bill Wendling84d518a2011-12-06 22:14:27 +0000548 } else if (Opc == X86::SUB64ri32 || Opc == X86::SUB64ri8 ||
549 Opc == X86::SUB32ri || Opc == X86::SUB32ri8) {
Bill Wendling57a3cd22011-12-06 21:23:42 +0000550 if (StackSize)
551 // We already have a stack size.
Bill Wendling89ec1c52013-04-19 00:05:59 +0000552 return CU::UNWIND_MODE_DWARF;
Bill Wendling09b02c82011-07-25 18:00:28 +0000553
554 if (!MI.getOperand(0).isReg() ||
555 MI.getOperand(0).getReg() != MI.getOperand(1).getReg() ||
556 MI.getOperand(0).getReg() != StackPtr || !MI.getOperand(2).isImm())
557 // We need this to be a stack adjustment pointer. Something like:
558 //
559 // %RSP<def> = SUB64ri8 %RSP, 48
Bill Wendling89ec1c52013-04-19 00:05:59 +0000560 return CU::UNWIND_MODE_DWARF;
Bill Wendling09b02c82011-07-25 18:00:28 +0000561
Bill Wendling57a3cd22011-12-06 21:23:42 +0000562 StackSize = MI.getOperand(2).getImm() / StackDivide;
Bill Wendling09b02c82011-07-25 18:00:28 +0000563 SubtractInstrIdx += InstrOffset;
564 ExpectEnd = true;
565 }
566 }
567
568 // Encode that we are using EBP/RBP as the frame pointer.
569 uint32_t CompactUnwindEncoding = 0;
Bill Wendling57a3cd22011-12-06 21:23:42 +0000570 StackAdjust /= StackDivide;
Bill Wendling09b02c82011-07-25 18:00:28 +0000571 if (HasFP) {
Bill Wendling57a3cd22011-12-06 21:23:42 +0000572 if ((StackAdjust & 0xFF) != StackAdjust)
Bill Wendling09b02c82011-07-25 18:00:28 +0000573 // Offset was too big for compact encoding.
Bill Wendling89ec1c52013-04-19 00:05:59 +0000574 return CU::UNWIND_MODE_DWARF;
Bill Wendling09b02c82011-07-25 18:00:28 +0000575
576 // Get the encoding of the saved registers when we have a frame pointer.
577 uint32_t RegEnc = encodeCompactUnwindRegistersWithFrame(SavedRegs, Is64Bit);
Bill Wendling89ec1c52013-04-19 00:05:59 +0000578 if (RegEnc == ~0U) return CU::UNWIND_MODE_DWARF;
Bill Wendling09b02c82011-07-25 18:00:28 +0000579
Bill Wendling89ec1c52013-04-19 00:05:59 +0000580 CompactUnwindEncoding |= CU::UNWIND_MODE_BP_FRAME;
Bill Wendling57a3cd22011-12-06 21:23:42 +0000581 CompactUnwindEncoding |= (StackAdjust & 0xFF) << 16;
Bill Wendling89ec1c52013-04-19 00:05:59 +0000582 CompactUnwindEncoding |= RegEnc & CU::UNWIND_BP_FRAME_REGISTERS;
Bill Wendling09b02c82011-07-25 18:00:28 +0000583 } else {
Bill Wendlingb3ec3292011-12-07 07:58:55 +0000584 ++StackAdjust;
585 uint32_t TotalStackSize = StackAdjust + StackSize;
Bill Wendling581ac272011-12-06 21:34:01 +0000586 if ((TotalStackSize & 0xFF) == TotalStackSize) {
Bill Wendling5b2c4972011-12-06 19:16:17 +0000587 // Frameless stack with a small stack size.
Bill Wendling89ec1c52013-04-19 00:05:59 +0000588 CompactUnwindEncoding |= CU::UNWIND_MODE_STACK_IMMD;
Bill Wendling5b2c4972011-12-06 19:16:17 +0000589
590 // Encode the stack size.
Bill Wendling581ac272011-12-06 21:34:01 +0000591 CompactUnwindEncoding |= (TotalStackSize & 0xFF) << 16;
Bill Wendling09b02c82011-07-25 18:00:28 +0000592 } else {
Bill Wendling57a3cd22011-12-06 21:23:42 +0000593 if ((StackAdjust & 0x7) != StackAdjust)
Bill Wendling09b02c82011-07-25 18:00:28 +0000594 // The extra stack adjustments are too big for us to handle.
Bill Wendling89ec1c52013-04-19 00:05:59 +0000595 return CU::UNWIND_MODE_DWARF;
Bill Wendling09b02c82011-07-25 18:00:28 +0000596
597 // Frameless stack with an offset too large for us to encode compactly.
Bill Wendling89ec1c52013-04-19 00:05:59 +0000598 CompactUnwindEncoding |= CU::UNWIND_MODE_STACK_IND;
Bill Wendling09b02c82011-07-25 18:00:28 +0000599
600 // Encode the offset to the nnnnnn value in the 'subl $nnnnnn, ESP'
601 // instruction.
602 CompactUnwindEncoding |= (SubtractInstrIdx & 0xFF) << 16;
603
Bill Wendling57a3cd22011-12-06 21:23:42 +0000604 // Encode any extra stack stack adjustments (done via push instructions).
605 CompactUnwindEncoding |= (StackAdjust & 0x7) << 13;
Bill Wendling09b02c82011-07-25 18:00:28 +0000606 }
607
Bill Wendling5b2c4972011-12-06 19:16:17 +0000608 // Encode the number of registers saved.
Bill Wendling10e412e2011-12-14 23:53:24 +0000609 CompactUnwindEncoding |= (SavedRegIdx & 0x7) << 10;
Bill Wendling75e14e02011-12-06 19:09:06 +0000610
Bill Wendling09b02c82011-07-25 18:00:28 +0000611 // Get the encoding of the saved registers when we don't have a frame
612 // pointer.
Bill Wendling57a3cd22011-12-06 21:23:42 +0000613 uint32_t RegEnc =
Bill Wendling10e412e2011-12-14 23:53:24 +0000614 encodeCompactUnwindRegistersWithoutFrame(SavedRegs, SavedRegIdx,
Bill Wendling57a3cd22011-12-06 21:23:42 +0000615 Is64Bit);
Bill Wendling89ec1c52013-04-19 00:05:59 +0000616 if (RegEnc == ~0U) return CU::UNWIND_MODE_DWARF;
Bill Wendling5b2c4972011-12-06 19:16:17 +0000617
618 // Encode the register encoding.
Bill Wendling89ec1c52013-04-19 00:05:59 +0000619 CompactUnwindEncoding |=
620 RegEnc & CU::UNWIND_FRAMELESS_STACK_REG_PERMUTATION;
Bill Wendling09b02c82011-07-25 18:00:28 +0000621 }
622
623 return CompactUnwindEncoding;
624}
625
Nadav Rotem677689c2012-12-23 07:30:09 +0000626/// usesTheStack - This function checks if any of the users of EFLAGS
Nadav Rotemd0696ef2012-12-21 23:48:49 +0000627/// copies the EFLAGS. We know that the code that lowers COPY of EFLAGS has
628/// to use the stack, and if we don't adjust the stack we clobber the first
629/// frame index.
Nadav Rotem677689c2012-12-23 07:30:09 +0000630/// See X86InstrInfo::copyPhysReg.
631static bool usesTheStack(MachineFunction &MF) {
Nadav Rotemd0696ef2012-12-21 23:48:49 +0000632 MachineRegisterInfo &MRI = MF.getRegInfo();
633
634 for (MachineRegisterInfo::reg_iterator ri = MRI.reg_begin(X86::EFLAGS),
635 re = MRI.reg_end(); ri != re; ++ri)
636 if (ri->isCopy())
637 return true;
638
639 return false;
640}
641
Anton Korobeynikov33464912010-11-15 00:06:54 +0000642/// emitPrologue - Push callee-saved registers onto the stack, which
643/// automatically adjust the stack pointer. Adjust the stack pointer to allocate
644/// space for local variables. Also emit labels used by the exception handler to
645/// generate the exception handling frames.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000646void X86FrameLowering::emitPrologue(MachineFunction &MF) const {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000647 MachineBasicBlock &MBB = MF.front(); // Prologue goes in entry BB.
648 MachineBasicBlock::iterator MBBI = MBB.begin();
649 MachineFrameInfo *MFI = MF.getFrameInfo();
650 const Function *Fn = MF.getFunction();
Anton Korobeynikovd9e33852010-11-18 23:25:52 +0000651 const X86RegisterInfo *RegInfo = TM.getRegisterInfo();
652 const X86InstrInfo &TII = *TM.getInstrInfo();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000653 MachineModuleInfo &MMI = MF.getMMI();
654 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
655 bool needsFrameMoves = MMI.hasDebugInfo() ||
Rafael Espindolafc2bb8c2011-05-25 03:44:17 +0000656 Fn->needsUnwindTableEntry();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000657 uint64_t MaxAlign = MFI->getMaxAlignment(); // Desired stack alignment.
658 uint64_t StackSize = MFI->getStackSize(); // Number of bytes to allocate.
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000659 bool HasFP = hasFP(MF);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000660 bool Is64Bit = STI.is64Bit();
Eli Bendersky2a1b60d2013-02-05 21:53:29 +0000661 bool IsLP64 = STI.isTarget64BitLP64();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000662 bool IsWin64 = STI.isTargetWin64();
Evan Chengde1df102012-02-07 22:50:41 +0000663 bool UseLEA = STI.useLeaForSP();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000664 unsigned StackAlign = getStackAlignment();
665 unsigned SlotSize = RegInfo->getSlotSize();
666 unsigned FramePtr = RegInfo->getFrameRegister(MF);
667 unsigned StackPtr = RegInfo->getStackRegister();
Chad Rosier3f0dbab2012-07-10 17:45:53 +0000668 unsigned BasePtr = RegInfo->getBaseRegister();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000669 DebugLoc DL;
670
671 // If we're forcing a stack realignment we can't rely on just the frame
672 // info, we need to know the ABI stack alignment as well in case we
673 // have a call out. Otherwise just make sure we have some alignment - we'll
674 // go with the minimum SlotSize.
675 if (ForceStackAlign) {
676 if (MFI->hasCalls())
677 MaxAlign = (StackAlign > MaxAlign) ? StackAlign : MaxAlign;
678 else if (MaxAlign < SlotSize)
679 MaxAlign = SlotSize;
680 }
681
682 // Add RETADDR move area to callee saved frame size.
683 int TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta();
684 if (TailCallReturnAddrDelta < 0)
685 X86FI->setCalleeSavedFrameSize(
686 X86FI->getCalleeSavedFrameSize() - TailCallReturnAddrDelta);
687
688 // If this is x86-64 and the Red Zone is not disabled, if we are a leaf
689 // function, and use up to 128 bytes of stack space, don't have a frame
690 // pointer, calls, or dynamic alloca then we do not need to adjust the
Nadav Rotemd0696ef2012-12-21 23:48:49 +0000691 // stack pointer (we fit in the Red Zone). We also check that we don't
692 // push and pop from the stack.
Bill Wendling831737d2012-12-30 10:32:01 +0000693 if (Is64Bit && !Fn->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
694 Attribute::NoRedZone) &&
Anton Korobeynikov33464912010-11-15 00:06:54 +0000695 !RegInfo->needsStackRealignment(MF) &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000696 !MFI->hasVarSizedObjects() && // No dynamic alloca.
697 !MFI->adjustsStack() && // No calls.
698 !IsWin64 && // Win64 has no Red Zone
Nadav Rotem677689c2012-12-23 07:30:09 +0000699 !usesTheStack(MF) && // Don't push and pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000700 !MF.getTarget().Options.EnableSegmentedStacks) { // Regular stack
Anton Korobeynikov33464912010-11-15 00:06:54 +0000701 uint64_t MinSize = X86FI->getCalleeSavedFrameSize();
702 if (HasFP) MinSize += SlotSize;
703 StackSize = std::max(MinSize, StackSize > 128 ? StackSize - 128 : 0);
704 MFI->setStackSize(StackSize);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000705 }
706
707 // Insert stack pointer adjustment for later moving of return addr. Only
708 // applies to tail call optimized functions where the callee argument stack
709 // size is bigger than the callers.
710 if (TailCallReturnAddrDelta < 0) {
711 MachineInstr *MI =
712 BuildMI(MBB, MBBI, DL,
Eli Bendersky2a1b60d2013-02-05 21:53:29 +0000713 TII.get(getSUBriOpcode(IsLP64, -TailCallReturnAddrDelta)),
Anton Korobeynikov33464912010-11-15 00:06:54 +0000714 StackPtr)
715 .addReg(StackPtr)
Charles Davisaff232a2011-06-12 01:45:54 +0000716 .addImm(-TailCallReturnAddrDelta)
717 .setMIFlag(MachineInstr::FrameSetup);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000718 MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead.
719 }
720
721 // Mapping for machine moves:
722 //
723 // DST: VirtualFP AND
724 // SRC: VirtualFP => DW_CFA_def_cfa_offset
725 // ELSE => DW_CFA_def_cfa
726 //
727 // SRC: VirtualFP AND
728 // DST: Register => DW_CFA_def_cfa_register
729 //
730 // ELSE
731 // OFFSET < 0 => DW_CFA_offset_extended_sf
732 // REG < 64 => DW_CFA_offset + Reg
733 // ELSE => DW_CFA_offset_extended
734
735 std::vector<MachineMove> &Moves = MMI.getFrameMoves();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000736 uint64_t NumBytes = 0;
Michael Liaoaa3c2c02012-10-25 06:29:14 +0000737 int stackGrowth = -SlotSize;
Anton Korobeynikov33464912010-11-15 00:06:54 +0000738
739 if (HasFP) {
740 // Calculate required stack adjustment.
741 uint64_t FrameSize = StackSize - SlotSize;
Alexey Samsonov99a92f22012-07-16 06:54:09 +0000742 if (RegInfo->needsStackRealignment(MF)) {
743 // Callee-saved registers are pushed on stack before the stack
744 // is realigned.
745 FrameSize -= X86FI->getCalleeSavedFrameSize();
746 NumBytes = (FrameSize + MaxAlign - 1) / MaxAlign * MaxAlign;
747 } else {
748 NumBytes = FrameSize - X86FI->getCalleeSavedFrameSize();
749 }
Anton Korobeynikov33464912010-11-15 00:06:54 +0000750
751 // Get the offset of the stack slot for the EBP register, which is
752 // guaranteed to be the last slot by processFunctionBeforeFrameFinalized.
753 // Update the frame offset adjustment.
754 MFI->setOffsetAdjustment(-NumBytes);
755
756 // Save EBP/RBP into the appropriate stack slot.
757 BuildMI(MBB, MBBI, DL, TII.get(Is64Bit ? X86::PUSH64r : X86::PUSH32r))
Charles Davisaff232a2011-06-12 01:45:54 +0000758 .addReg(FramePtr, RegState::Kill)
759 .setMIFlag(MachineInstr::FrameSetup);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000760
761 if (needsFrameMoves) {
762 // Mark the place where EBP/RBP was saved.
763 MCSymbol *FrameLabel = MMI.getContext().CreateTempSymbol();
Bill Wendlingfb4eb162011-07-21 00:44:56 +0000764 BuildMI(MBB, MBBI, DL, TII.get(X86::PROLOG_LABEL))
765 .addSym(FrameLabel);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000766
767 // Define the current CFA rule to use the provided offset.
768 if (StackSize) {
769 MachineLocation SPDst(MachineLocation::VirtualFP);
770 MachineLocation SPSrc(MachineLocation::VirtualFP, 2 * stackGrowth);
771 Moves.push_back(MachineMove(FrameLabel, SPDst, SPSrc));
772 } else {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000773 MachineLocation SPDst(StackPtr);
774 MachineLocation SPSrc(StackPtr, stackGrowth);
775 Moves.push_back(MachineMove(FrameLabel, SPDst, SPSrc));
776 }
777
778 // Change the rule for the FramePtr to be an "offset" rule.
779 MachineLocation FPDst(MachineLocation::VirtualFP, 2 * stackGrowth);
780 MachineLocation FPSrc(FramePtr);
781 Moves.push_back(MachineMove(FrameLabel, FPDst, FPSrc));
782 }
783
Bill Wendling09b02c82011-07-25 18:00:28 +0000784 // Update EBP with the new base value.
Anton Korobeynikov33464912010-11-15 00:06:54 +0000785 BuildMI(MBB, MBBI, DL,
786 TII.get(Is64Bit ? X86::MOV64rr : X86::MOV32rr), FramePtr)
Charles Davisaff232a2011-06-12 01:45:54 +0000787 .addReg(StackPtr)
788 .setMIFlag(MachineInstr::FrameSetup);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000789
790 if (needsFrameMoves) {
791 // Mark effective beginning of when frame pointer becomes valid.
792 MCSymbol *FrameLabel = MMI.getContext().CreateTempSymbol();
Bill Wendlingfb4eb162011-07-21 00:44:56 +0000793 BuildMI(MBB, MBBI, DL, TII.get(X86::PROLOG_LABEL))
794 .addSym(FrameLabel);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000795
796 // Define the current CFA to use the EBP/RBP register.
797 MachineLocation FPDst(FramePtr);
798 MachineLocation FPSrc(MachineLocation::VirtualFP);
799 Moves.push_back(MachineMove(FrameLabel, FPDst, FPSrc));
800 }
801
802 // Mark the FramePtr as live-in in every block except the entry.
803 for (MachineFunction::iterator I = llvm::next(MF.begin()), E = MF.end();
804 I != E; ++I)
805 I->addLiveIn(FramePtr);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000806 } else {
807 NumBytes = StackSize - X86FI->getCalleeSavedFrameSize();
808 }
809
810 // Skip the callee-saved push instructions.
811 bool PushedRegs = false;
812 int StackOffset = 2 * stackGrowth;
813
814 while (MBBI != MBB.end() &&
815 (MBBI->getOpcode() == X86::PUSH32r ||
816 MBBI->getOpcode() == X86::PUSH64r)) {
817 PushedRegs = true;
Bill Wendlingfb4eb162011-07-21 00:44:56 +0000818 MBBI->setFlag(MachineInstr::FrameSetup);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000819 ++MBBI;
820
821 if (!HasFP && needsFrameMoves) {
822 // Mark callee-saved push instruction.
823 MCSymbol *Label = MMI.getContext().CreateTempSymbol();
824 BuildMI(MBB, MBBI, DL, TII.get(X86::PROLOG_LABEL)).addSym(Label);
825
826 // Define the current CFA rule to use the provided offset.
Bill Wendling09b02c82011-07-25 18:00:28 +0000827 unsigned Ptr = StackSize ? MachineLocation::VirtualFP : StackPtr;
Anton Korobeynikov33464912010-11-15 00:06:54 +0000828 MachineLocation SPDst(Ptr);
829 MachineLocation SPSrc(Ptr, StackOffset);
830 Moves.push_back(MachineMove(Label, SPDst, SPSrc));
831 StackOffset += stackGrowth;
832 }
833 }
834
Alexey Samsonov99a92f22012-07-16 06:54:09 +0000835 // Realign stack after we pushed callee-saved registers (so that we'll be
836 // able to calculate their offsets from the frame pointer).
837
838 // NOTE: We push the registers before realigning the stack, so
839 // vector callee-saved (xmm) registers may be saved w/o proper
840 // alignment in this way. However, currently these regs are saved in
841 // stack slots (see X86FrameLowering::spillCalleeSavedRegisters()), so
842 // this shouldn't be a problem.
843 if (RegInfo->needsStackRealignment(MF)) {
844 assert(HasFP && "There should be a frame pointer if stack is realigned.");
845 MachineInstr *MI =
846 BuildMI(MBB, MBBI, DL,
847 TII.get(Is64Bit ? X86::AND64ri32 : X86::AND32ri), StackPtr)
848 .addReg(StackPtr)
849 .addImm(-MaxAlign)
850 .setMIFlag(MachineInstr::FrameSetup);
851
852 // The EFLAGS implicit def is dead.
853 MI->getOperand(3).setIsDead();
854 }
855
Anton Korobeynikov33464912010-11-15 00:06:54 +0000856 // If there is an SUB32ri of ESP immediately before this instruction, merge
857 // the two. This can be the case when tail call elimination is enabled and
858 // the callee has more arguments then the caller.
859 NumBytes -= mergeSPUpdates(MBB, MBBI, StackPtr, true);
860
861 // If there is an ADD32ri or SUB32ri of ESP immediately after this
862 // instruction, merge the two instructions.
863 mergeSPUpdatesDown(MBB, MBBI, StackPtr, &NumBytes);
864
865 // Adjust stack pointer: ESP -= numbytes.
866
867 // Windows and cygwin/mingw require a prologue helper routine when allocating
868 // more than 4K bytes on the stack. Windows uses __chkstk and cygwin/mingw
869 // uses __alloca. __alloca and the 32-bit version of __chkstk will probe the
870 // stack and adjust the stack pointer in one go. The 64-bit version of
871 // __chkstk is only responsible for probing the stack. The 64-bit prologue is
872 // responsible for adjusting the stack pointer. Touching the stack at 4K
873 // increments is necessary to ensure that the guard pages used by the OS
874 // virtual memory manager are allocated in correct sequence.
NAKAMURA Takumia2e07622011-03-24 07:07:00 +0000875 if (NumBytes >= 4096 && STI.isTargetCOFF() && !STI.isTargetEnvMacho()) {
876 const char *StackProbeSymbol;
877 bool isSPUpdateNeeded = false;
878
879 if (Is64Bit) {
880 if (STI.isTargetCygMing())
881 StackProbeSymbol = "___chkstk";
882 else {
883 StackProbeSymbol = "__chkstk";
884 isSPUpdateNeeded = true;
885 }
886 } else if (STI.isTargetCygMing())
887 StackProbeSymbol = "_alloca";
888 else
889 StackProbeSymbol = "_chkstk";
890
Anton Korobeynikov33464912010-11-15 00:06:54 +0000891 // Check whether EAX is livein for this function.
892 bool isEAXAlive = isEAXLiveIn(MF);
893
NAKAMURA Takumia2e07622011-03-24 07:07:00 +0000894 if (isEAXAlive) {
895 // Sanity check that EAX is not livein for this function.
896 // It should not be, so throw an assert.
897 assert(!Is64Bit && "EAX is livein in x64 case!");
898
Anton Korobeynikov33464912010-11-15 00:06:54 +0000899 // Save EAX
900 BuildMI(MBB, MBBI, DL, TII.get(X86::PUSH32r))
Bill Wendlingfb4eb162011-07-21 00:44:56 +0000901 .addReg(X86::EAX, RegState::Kill)
902 .setMIFlag(MachineInstr::FrameSetup);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000903 }
Anton Korobeynikov33464912010-11-15 00:06:54 +0000904
NAKAMURA Takumia2e07622011-03-24 07:07:00 +0000905 if (Is64Bit) {
906 // Handle the 64-bit Windows ABI case where we need to call __chkstk.
907 // Function prologue is responsible for adjusting the stack pointer.
908 BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64ri), X86::RAX)
Bill Wendlingfb4eb162011-07-21 00:44:56 +0000909 .addImm(NumBytes)
910 .setMIFlag(MachineInstr::FrameSetup);
NAKAMURA Takumia2e07622011-03-24 07:07:00 +0000911 } else {
912 // Allocate NumBytes-4 bytes on stack in case of isEAXAlive.
913 // We'll also use 4 already allocated bytes for EAX.
914 BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32ri), X86::EAX)
Bill Wendlingfb4eb162011-07-21 00:44:56 +0000915 .addImm(isEAXAlive ? NumBytes - 4 : NumBytes)
916 .setMIFlag(MachineInstr::FrameSetup);
NAKAMURA Takumia2e07622011-03-24 07:07:00 +0000917 }
918
919 BuildMI(MBB, MBBI, DL,
920 TII.get(Is64Bit ? X86::W64ALLOCA : X86::CALLpcrel32))
921 .addExternalSymbol(StackProbeSymbol)
922 .addReg(StackPtr, RegState::Define | RegState::Implicit)
Bill Wendlingfb4eb162011-07-21 00:44:56 +0000923 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit)
924 .setMIFlag(MachineInstr::FrameSetup);
NAKAMURA Takumia2e07622011-03-24 07:07:00 +0000925
926 // MSVC x64's __chkstk needs to adjust %rsp.
927 // FIXME: %rax preserves the offset and should be available.
928 if (isSPUpdateNeeded)
Eli Bendersky2a1b60d2013-02-05 21:53:29 +0000929 emitSPUpdate(MBB, MBBI, StackPtr, -(int64_t)NumBytes, Is64Bit, IsLP64,
Eric Christopher76ad43c2012-10-03 08:10:01 +0000930 UseLEA, TII, *RegInfo);
NAKAMURA Takumia2e07622011-03-24 07:07:00 +0000931
932 if (isEAXAlive) {
933 // Restore EAX
934 MachineInstr *MI = addRegOffset(BuildMI(MF, DL, TII.get(X86::MOV32rm),
935 X86::EAX),
936 StackPtr, false, NumBytes - 4);
Bill Wendlingfb4eb162011-07-21 00:44:56 +0000937 MI->setFlag(MachineInstr::FrameSetup);
NAKAMURA Takumia2e07622011-03-24 07:07:00 +0000938 MBB.insert(MBBI, MI);
939 }
Anton Korobeynikov33464912010-11-15 00:06:54 +0000940 } else if (NumBytes)
Eli Bendersky2a1b60d2013-02-05 21:53:29 +0000941 emitSPUpdate(MBB, MBBI, StackPtr, -(int64_t)NumBytes, Is64Bit, IsLP64,
Eric Christopher76ad43c2012-10-03 08:10:01 +0000942 UseLEA, TII, *RegInfo);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000943
Chad Rosier3f0dbab2012-07-10 17:45:53 +0000944 // If we need a base pointer, set it up here. It's whatever the value
945 // of the stack pointer is at this point. Any variable size objects
946 // will be allocated after this, so we can still use the base pointer
947 // to reference locals.
948 if (RegInfo->hasBasePointer(MF)) {
949 // Update the frame pointer with the current stack pointer.
950 unsigned Opc = Is64Bit ? X86::MOV64rr : X86::MOV32rr;
951 BuildMI(MBB, MBBI, DL, TII.get(Opc), BasePtr)
952 .addReg(StackPtr)
953 .setMIFlag(MachineInstr::FrameSetup);
Chad Rosier3f0dbab2012-07-10 17:45:53 +0000954 }
955
Rafael Espindolaf0adba92011-04-15 15:11:06 +0000956 if (( (!HasFP && NumBytes) || PushedRegs) && needsFrameMoves) {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000957 // Mark end of stack pointer adjustment.
958 MCSymbol *Label = MMI.getContext().CreateTempSymbol();
Bill Wendlingfb4eb162011-07-21 00:44:56 +0000959 BuildMI(MBB, MBBI, DL, TII.get(X86::PROLOG_LABEL))
960 .addSym(Label);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000961
962 if (!HasFP && NumBytes) {
963 // Define the current CFA rule to use the provided offset.
964 if (StackSize) {
965 MachineLocation SPDst(MachineLocation::VirtualFP);
966 MachineLocation SPSrc(MachineLocation::VirtualFP,
967 -StackSize + stackGrowth);
968 Moves.push_back(MachineMove(Label, SPDst, SPSrc));
969 } else {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000970 MachineLocation SPDst(StackPtr);
971 MachineLocation SPSrc(StackPtr, stackGrowth);
972 Moves.push_back(MachineMove(Label, SPDst, SPSrc));
973 }
974 }
975
976 // Emit DWARF info specifying the offsets of the callee-saved registers.
977 if (PushedRegs)
978 emitCalleeSavedFrameMoves(MF, Label, HasFP ? FramePtr : StackPtr);
979 }
Bill Wendling09b02c82011-07-25 18:00:28 +0000980
981 // Darwin 10.7 and greater has support for compact unwind encoding.
Bill Wendlingc8725d12011-09-06 23:47:14 +0000982 if (STI.getTargetTriple().isMacOSX() &&
Eli Friedmanac86d432011-08-31 16:19:51 +0000983 !STI.getTargetTriple().isMacOSXVersionLT(10, 7))
Bill Wendling09b02c82011-07-25 18:00:28 +0000984 MMI.setCompactUnwindEncoding(getCompactUnwindEncoding(MF));
Anton Korobeynikov33464912010-11-15 00:06:54 +0000985}
986
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000987void X86FrameLowering::emitEpilogue(MachineFunction &MF,
Nick Lewycky3c2f0a12011-06-14 03:23:52 +0000988 MachineBasicBlock &MBB) const {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000989 const MachineFrameInfo *MFI = MF.getFrameInfo();
990 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
Anton Korobeynikovd9e33852010-11-18 23:25:52 +0000991 const X86RegisterInfo *RegInfo = TM.getRegisterInfo();
992 const X86InstrInfo &TII = *TM.getInstrInfo();
Jakob Stoklund Olesen4f28c1c2011-01-13 21:28:52 +0000993 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
994 assert(MBBI != MBB.end() && "Returning block has no instructions");
Anton Korobeynikov33464912010-11-15 00:06:54 +0000995 unsigned RetOpcode = MBBI->getOpcode();
996 DebugLoc DL = MBBI->getDebugLoc();
997 bool Is64Bit = STI.is64Bit();
Eli Bendersky2a1b60d2013-02-05 21:53:29 +0000998 bool IsLP64 = STI.isTarget64BitLP64();
Evan Chengde1df102012-02-07 22:50:41 +0000999 bool UseLEA = STI.useLeaForSP();
Anton Korobeynikov33464912010-11-15 00:06:54 +00001000 unsigned StackAlign = getStackAlignment();
1001 unsigned SlotSize = RegInfo->getSlotSize();
1002 unsigned FramePtr = RegInfo->getFrameRegister(MF);
1003 unsigned StackPtr = RegInfo->getStackRegister();
1004
1005 switch (RetOpcode) {
1006 default:
1007 llvm_unreachable("Can only insert epilog into returning blocks");
1008 case X86::RET:
1009 case X86::RETI:
1010 case X86::TCRETURNdi:
1011 case X86::TCRETURNri:
1012 case X86::TCRETURNmi:
1013 case X86::TCRETURNdi64:
1014 case X86::TCRETURNri64:
1015 case X86::TCRETURNmi64:
1016 case X86::EH_RETURN:
1017 case X86::EH_RETURN64:
1018 break; // These are ok
1019 }
1020
1021 // Get the number of bytes to allocate from the FrameInfo.
1022 uint64_t StackSize = MFI->getStackSize();
1023 uint64_t MaxAlign = MFI->getMaxAlignment();
1024 unsigned CSSize = X86FI->getCalleeSavedFrameSize();
1025 uint64_t NumBytes = 0;
1026
1027 // If we're forcing a stack realignment we can't rely on just the frame
1028 // info, we need to know the ABI stack alignment as well in case we
1029 // have a call out. Otherwise just make sure we have some alignment - we'll
1030 // go with the minimum.
1031 if (ForceStackAlign) {
1032 if (MFI->hasCalls())
1033 MaxAlign = (StackAlign > MaxAlign) ? StackAlign : MaxAlign;
1034 else
1035 MaxAlign = MaxAlign ? MaxAlign : 4;
1036 }
1037
Anton Korobeynikovd0c38172010-11-18 21:19:35 +00001038 if (hasFP(MF)) {
Anton Korobeynikov33464912010-11-15 00:06:54 +00001039 // Calculate required stack adjustment.
1040 uint64_t FrameSize = StackSize - SlotSize;
Alexey Samsonov99a92f22012-07-16 06:54:09 +00001041 if (RegInfo->needsStackRealignment(MF)) {
1042 // Callee-saved registers were pushed on stack before the stack
1043 // was realigned.
1044 FrameSize -= CSSize;
1045 NumBytes = (FrameSize + MaxAlign - 1) / MaxAlign * MaxAlign;
1046 } else {
1047 NumBytes = FrameSize - CSSize;
1048 }
Anton Korobeynikov33464912010-11-15 00:06:54 +00001049
1050 // Pop EBP.
1051 BuildMI(MBB, MBBI, DL,
1052 TII.get(Is64Bit ? X86::POP64r : X86::POP32r), FramePtr);
1053 } else {
1054 NumBytes = StackSize - CSSize;
1055 }
1056
1057 // Skip the callee-saved pop instructions.
Anton Korobeynikov33464912010-11-15 00:06:54 +00001058 while (MBBI != MBB.begin()) {
1059 MachineBasicBlock::iterator PI = prior(MBBI);
1060 unsigned Opc = PI->getOpcode();
1061
Jakob Stoklund Olesen4f28c1c2011-01-13 21:28:52 +00001062 if (Opc != X86::POP32r && Opc != X86::POP64r && Opc != X86::DBG_VALUE &&
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001063 !PI->isTerminator())
Anton Korobeynikov33464912010-11-15 00:06:54 +00001064 break;
1065
1066 --MBBI;
1067 }
Alexey Samsonov99a92f22012-07-16 06:54:09 +00001068 MachineBasicBlock::iterator FirstCSPop = MBBI;
Anton Korobeynikov33464912010-11-15 00:06:54 +00001069
1070 DL = MBBI->getDebugLoc();
1071
1072 // If there is an ADD32ri or SUB32ri of ESP immediately before this
1073 // instruction, merge the two instructions.
1074 if (NumBytes || MFI->hasVarSizedObjects())
1075 mergeSPUpdatesUp(MBB, MBBI, StackPtr, &NumBytes);
1076
1077 // If dynamic alloca is used, then reset esp to point to the last callee-saved
1078 // slot before popping them off! Same applies for the case, when stack was
1079 // realigned.
Alexey Samsonov99a92f22012-07-16 06:54:09 +00001080 if (RegInfo->needsStackRealignment(MF) || MFI->hasVarSizedObjects()) {
1081 if (RegInfo->needsStackRealignment(MF))
1082 MBBI = FirstCSPop;
1083 if (CSSize != 0) {
Eli Bendersky16221a62013-02-06 20:43:57 +00001084 unsigned Opc = getLEArOpcode(IsLP64);
Alexey Samsonov99a92f22012-07-16 06:54:09 +00001085 addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr),
1086 FramePtr, false, -CSSize);
Anton Korobeynikov33464912010-11-15 00:06:54 +00001087 } else {
Alexey Samsonov99a92f22012-07-16 06:54:09 +00001088 unsigned Opc = (Is64Bit ? X86::MOV64rr : X86::MOV32rr);
1089 BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr)
Anton Korobeynikov33464912010-11-15 00:06:54 +00001090 .addReg(FramePtr);
1091 }
1092 } else if (NumBytes) {
1093 // Adjust stack pointer back: ESP += numbytes.
Eli Bendersky2a1b60d2013-02-05 21:53:29 +00001094 emitSPUpdate(MBB, MBBI, StackPtr, NumBytes, Is64Bit, IsLP64, UseLEA,
1095 TII, *RegInfo);
Anton Korobeynikov33464912010-11-15 00:06:54 +00001096 }
1097
1098 // We're returning from function via eh_return.
1099 if (RetOpcode == X86::EH_RETURN || RetOpcode == X86::EH_RETURN64) {
Jakob Stoklund Olesen4f28c1c2011-01-13 21:28:52 +00001100 MBBI = MBB.getLastNonDebugInstr();
Anton Korobeynikov33464912010-11-15 00:06:54 +00001101 MachineOperand &DestAddr = MBBI->getOperand(0);
1102 assert(DestAddr.isReg() && "Offset should be in register!");
1103 BuildMI(MBB, MBBI, DL,
1104 TII.get(Is64Bit ? X86::MOV64rr : X86::MOV32rr),
1105 StackPtr).addReg(DestAddr.getReg());
1106 } else if (RetOpcode == X86::TCRETURNri || RetOpcode == X86::TCRETURNdi ||
1107 RetOpcode == X86::TCRETURNmi ||
1108 RetOpcode == X86::TCRETURNri64 || RetOpcode == X86::TCRETURNdi64 ||
1109 RetOpcode == X86::TCRETURNmi64) {
1110 bool isMem = RetOpcode == X86::TCRETURNmi || RetOpcode == X86::TCRETURNmi64;
1111 // Tail call return: adjust the stack pointer and jump to callee.
Jakob Stoklund Olesenf7ca9762011-01-13 22:47:43 +00001112 MBBI = MBB.getLastNonDebugInstr();
Anton Korobeynikov33464912010-11-15 00:06:54 +00001113 MachineOperand &JumpTarget = MBBI->getOperand(0);
1114 MachineOperand &StackAdjust = MBBI->getOperand(isMem ? 5 : 1);
1115 assert(StackAdjust.isImm() && "Expecting immediate value.");
1116
1117 // Adjust stack pointer.
1118 int StackAdj = StackAdjust.getImm();
1119 int MaxTCDelta = X86FI->getTCReturnAddrDelta();
1120 int Offset = 0;
1121 assert(MaxTCDelta <= 0 && "MaxTCDelta should never be positive");
1122
1123 // Incoporate the retaddr area.
1124 Offset = StackAdj-MaxTCDelta;
1125 assert(Offset >= 0 && "Offset should never be negative");
1126
1127 if (Offset) {
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001128 // Check for possible merge with preceding ADD instruction.
Anton Korobeynikov33464912010-11-15 00:06:54 +00001129 Offset += mergeSPUpdates(MBB, MBBI, StackPtr, true);
Eli Bendersky2a1b60d2013-02-05 21:53:29 +00001130 emitSPUpdate(MBB, MBBI, StackPtr, Offset, Is64Bit, IsLP64,
1131 UseLEA, TII, *RegInfo);
Anton Korobeynikov33464912010-11-15 00:06:54 +00001132 }
1133
1134 // Jump to label or value in register.
1135 if (RetOpcode == X86::TCRETURNdi || RetOpcode == X86::TCRETURNdi64) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001136 MachineInstrBuilder MIB =
1137 BuildMI(MBB, MBBI, DL, TII.get((RetOpcode == X86::TCRETURNdi)
1138 ? X86::TAILJMPd : X86::TAILJMPd64));
1139 if (JumpTarget.isGlobal())
1140 MIB.addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset(),
1141 JumpTarget.getTargetFlags());
1142 else {
1143 assert(JumpTarget.isSymbol());
1144 MIB.addExternalSymbol(JumpTarget.getSymbolName(),
1145 JumpTarget.getTargetFlags());
1146 }
Anton Korobeynikov33464912010-11-15 00:06:54 +00001147 } else if (RetOpcode == X86::TCRETURNmi || RetOpcode == X86::TCRETURNmi64) {
1148 MachineInstrBuilder MIB =
1149 BuildMI(MBB, MBBI, DL, TII.get((RetOpcode == X86::TCRETURNmi)
1150 ? X86::TAILJMPm : X86::TAILJMPm64));
1151 for (unsigned i = 0; i != 5; ++i)
1152 MIB.addOperand(MBBI->getOperand(i));
1153 } else if (RetOpcode == X86::TCRETURNri64) {
1154 BuildMI(MBB, MBBI, DL, TII.get(X86::TAILJMPr64)).
1155 addReg(JumpTarget.getReg(), RegState::Kill);
1156 } else {
1157 BuildMI(MBB, MBBI, DL, TII.get(X86::TAILJMPr)).
1158 addReg(JumpTarget.getReg(), RegState::Kill);
1159 }
1160
1161 MachineInstr *NewMI = prior(MBBI);
Jakob Stoklund Olesenbe06aac2012-12-20 22:54:02 +00001162 NewMI->copyImplicitOps(MF, MBBI);
Anton Korobeynikov33464912010-11-15 00:06:54 +00001163
1164 // Delete the pseudo instruction TCRETURN.
1165 MBB.erase(MBBI);
1166 } else if ((RetOpcode == X86::RET || RetOpcode == X86::RETI) &&
1167 (X86FI->getTCReturnAddrDelta() < 0)) {
1168 // Add the return addr area delta back since we are not tail calling.
1169 int delta = -1*X86FI->getTCReturnAddrDelta();
Jakob Stoklund Olesen4f28c1c2011-01-13 21:28:52 +00001170 MBBI = MBB.getLastNonDebugInstr();
Anton Korobeynikov33464912010-11-15 00:06:54 +00001171
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001172 // Check for possible merge with preceding ADD instruction.
Anton Korobeynikov33464912010-11-15 00:06:54 +00001173 delta += mergeSPUpdates(MBB, MBBI, StackPtr, true);
Eli Bendersky2a1b60d2013-02-05 21:53:29 +00001174 emitSPUpdate(MBB, MBBI, StackPtr, delta, Is64Bit, IsLP64, UseLEA, TII,
1175 *RegInfo);
Anton Korobeynikov33464912010-11-15 00:06:54 +00001176 }
1177}
Anton Korobeynikovd9e33852010-11-18 23:25:52 +00001178
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001179int X86FrameLowering::getFrameIndexOffset(const MachineFunction &MF, int FI) const {
Chad Rosier3fb6eca2012-05-23 23:45:10 +00001180 const X86RegisterInfo *RegInfo =
Anton Korobeynikov82f58742010-11-20 15:59:32 +00001181 static_cast<const X86RegisterInfo*>(MF.getTarget().getRegisterInfo());
1182 const MachineFrameInfo *MFI = MF.getFrameInfo();
1183 int Offset = MFI->getObjectOffset(FI) - getOffsetOfLocalArea();
1184 uint64_t StackSize = MFI->getStackSize();
1185
Chad Rosier3f0dbab2012-07-10 17:45:53 +00001186 if (RegInfo->hasBasePointer(MF)) {
1187 assert (hasFP(MF) && "VLAs and dynamic stack realign, but no FP?!");
1188 if (FI < 0) {
1189 // Skip the saved EBP.
1190 return Offset + RegInfo->getSlotSize();
1191 } else {
1192 assert((-(Offset + StackSize)) % MFI->getObjectAlignment(FI) == 0);
1193 return Offset + StackSize;
1194 }
1195 } else if (RegInfo->needsStackRealignment(MF)) {
Anton Korobeynikov82f58742010-11-20 15:59:32 +00001196 if (FI < 0) {
1197 // Skip the saved EBP.
Chad Rosier3fb6eca2012-05-23 23:45:10 +00001198 return Offset + RegInfo->getSlotSize();
Anton Korobeynikov82f58742010-11-20 15:59:32 +00001199 } else {
Duncan Sands17001ce2011-10-18 12:44:00 +00001200 assert((-(Offset + StackSize)) % MFI->getObjectAlignment(FI) == 0);
Anton Korobeynikov82f58742010-11-20 15:59:32 +00001201 return Offset + StackSize;
1202 }
1203 // FIXME: Support tail calls
1204 } else {
1205 if (!hasFP(MF))
1206 return Offset + StackSize;
1207
1208 // Skip the saved EBP.
Chad Rosier3fb6eca2012-05-23 23:45:10 +00001209 Offset += RegInfo->getSlotSize();
Anton Korobeynikov82f58742010-11-20 15:59:32 +00001210
1211 // Skip the RETADDR move area
1212 const X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
1213 int TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta();
1214 if (TailCallReturnAddrDelta < 0)
1215 Offset -= TailCallReturnAddrDelta;
1216 }
1217
1218 return Offset;
1219}
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +00001220
Alexey Samsonovd07d06c2012-05-01 15:16:06 +00001221int X86FrameLowering::getFrameIndexReference(const MachineFunction &MF, int FI,
1222 unsigned &FrameReg) const {
Chad Rosier3fb6eca2012-05-23 23:45:10 +00001223 const X86RegisterInfo *RegInfo =
Alexey Samsonovd07d06c2012-05-01 15:16:06 +00001224 static_cast<const X86RegisterInfo*>(MF.getTarget().getRegisterInfo());
1225 // We can't calculate offset from frame pointer if the stack is realigned,
Chad Rosier3f0dbab2012-07-10 17:45:53 +00001226 // so enforce usage of stack/base pointer. The base pointer is used when we
1227 // have dynamic allocas in addition to dynamic realignment.
1228 if (RegInfo->hasBasePointer(MF))
1229 FrameReg = RegInfo->getBaseRegister();
1230 else if (RegInfo->needsStackRealignment(MF))
1231 FrameReg = RegInfo->getStackRegister();
1232 else
1233 FrameReg = RegInfo->getFrameRegister(MF);
Alexey Samsonovd07d06c2012-05-01 15:16:06 +00001234 return getFrameIndexOffset(MF, FI);
1235}
1236
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001237bool X86FrameLowering::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +00001238 MachineBasicBlock::iterator MI,
1239 const std::vector<CalleeSavedInfo> &CSI,
1240 const TargetRegisterInfo *TRI) const {
1241 if (CSI.empty())
1242 return false;
1243
1244 DebugLoc DL = MBB.findDebugLoc(MI);
1245
1246 MachineFunction &MF = *MBB.getParent();
1247
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +00001248 unsigned SlotSize = STI.is64Bit() ? 8 : 4;
1249 unsigned FPReg = TRI->getFrameRegister(MF);
1250 unsigned CalleeFrameSize = 0;
1251
1252 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
1253 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
1254
NAKAMURA Takumi419f2322011-02-27 08:47:19 +00001255 // Push GPRs. It increases frame size.
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +00001256 unsigned Opc = STI.is64Bit() ? X86::PUSH64r : X86::PUSH32r;
1257 for (unsigned i = CSI.size(); i != 0; --i) {
1258 unsigned Reg = CSI[i-1].getReg();
NAKAMURA Takumi419f2322011-02-27 08:47:19 +00001259 if (!X86::GR64RegClass.contains(Reg) &&
1260 !X86::GR32RegClass.contains(Reg))
1261 continue;
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +00001262 // Add the callee-saved register as live-in. It's killed at the spill.
1263 MBB.addLiveIn(Reg);
1264 if (Reg == FPReg)
1265 // X86RegisterInfo::emitPrologue will handle spilling of frame register.
1266 continue;
NAKAMURA Takumi419f2322011-02-27 08:47:19 +00001267 CalleeFrameSize += SlotSize;
Charles Davisaff232a2011-06-12 01:45:54 +00001268 BuildMI(MBB, MI, DL, TII.get(Opc)).addReg(Reg, RegState::Kill)
1269 .setMIFlag(MachineInstr::FrameSetup);
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +00001270 }
1271
1272 X86FI->setCalleeSavedFrameSize(CalleeFrameSize);
NAKAMURA Takumi419f2322011-02-27 08:47:19 +00001273
1274 // Make XMM regs spilled. X86 does not have ability of push/pop XMM.
1275 // It can be done by spilling XMMs to stack frame.
1276 // Note that only Win64 ABI might spill XMMs.
1277 for (unsigned i = CSI.size(); i != 0; --i) {
1278 unsigned Reg = CSI[i-1].getReg();
1279 if (X86::GR64RegClass.contains(Reg) ||
1280 X86::GR32RegClass.contains(Reg))
1281 continue;
1282 // Add the callee-saved register as live-in. It's killed at the spill.
1283 MBB.addLiveIn(Reg);
1284 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
1285 TII.storeRegToStackSlot(MBB, MI, Reg, true, CSI[i-1].getFrameIdx(),
1286 RC, TRI);
1287 }
1288
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +00001289 return true;
1290}
1291
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001292bool X86FrameLowering::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +00001293 MachineBasicBlock::iterator MI,
1294 const std::vector<CalleeSavedInfo> &CSI,
1295 const TargetRegisterInfo *TRI) const {
1296 if (CSI.empty())
1297 return false;
1298
1299 DebugLoc DL = MBB.findDebugLoc(MI);
1300
1301 MachineFunction &MF = *MBB.getParent();
1302 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
NAKAMURA Takumi419f2322011-02-27 08:47:19 +00001303
1304 // Reload XMMs from stack frame.
1305 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
1306 unsigned Reg = CSI[i].getReg();
1307 if (X86::GR64RegClass.contains(Reg) ||
1308 X86::GR32RegClass.contains(Reg))
1309 continue;
1310 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
1311 TII.loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(),
1312 RC, TRI);
1313 }
1314
1315 // POP GPRs.
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +00001316 unsigned FPReg = TRI->getFrameRegister(MF);
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +00001317 unsigned Opc = STI.is64Bit() ? X86::POP64r : X86::POP32r;
1318 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
1319 unsigned Reg = CSI[i].getReg();
NAKAMURA Takumi419f2322011-02-27 08:47:19 +00001320 if (!X86::GR64RegClass.contains(Reg) &&
1321 !X86::GR32RegClass.contains(Reg))
1322 continue;
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +00001323 if (Reg == FPReg)
1324 // X86RegisterInfo::emitEpilogue will handle restoring of frame register.
1325 continue;
NAKAMURA Takumi419f2322011-02-27 08:47:19 +00001326 BuildMI(MBB, MI, DL, TII.get(Opc), Reg);
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +00001327 }
1328 return true;
1329}
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001330
1331void
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001332X86FrameLowering::processFunctionBeforeCalleeSavedScan(MachineFunction &MF,
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001333 RegScavenger *RS) const {
1334 MachineFrameInfo *MFI = MF.getFrameInfo();
1335 const X86RegisterInfo *RegInfo = TM.getRegisterInfo();
1336 unsigned SlotSize = RegInfo->getSlotSize();
1337
1338 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
1339 int32_t TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta();
1340
1341 if (TailCallReturnAddrDelta < 0) {
1342 // create RETURNADDR area
1343 // arg
1344 // arg
1345 // RETADDR
1346 // { ...
1347 // RETADDR area
1348 // ...
1349 // }
1350 // [EBP]
1351 MFI->CreateFixedObject(-TailCallReturnAddrDelta,
1352 (-1U*SlotSize)+TailCallReturnAddrDelta, true);
1353 }
1354
1355 if (hasFP(MF)) {
1356 assert((TailCallReturnAddrDelta <= 0) &&
1357 "The Delta should always be zero or negative");
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001358 const TargetFrameLowering &TFI = *MF.getTarget().getFrameLowering();
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001359
1360 // Create a frame entry for the EBP register that must be saved.
1361 int FrameIdx = MFI->CreateFixedObject(SlotSize,
1362 -(int)SlotSize +
1363 TFI.getOffsetOfLocalArea() +
1364 TailCallReturnAddrDelta,
1365 true);
1366 assert(FrameIdx == MFI->getObjectIndexBegin() &&
1367 "Slot for EBP register must be last in order to be found!");
Duncan Sands17001ce2011-10-18 12:44:00 +00001368 (void)FrameIdx;
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001369 }
Chad Rosier3f0dbab2012-07-10 17:45:53 +00001370
1371 // Spill the BasePtr if it's used.
1372 if (RegInfo->hasBasePointer(MF))
1373 MF.getRegInfo().setPhysRegUsed(RegInfo->getBaseRegister());
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001374}
Rafael Espindola76927d752011-08-30 19:39:58 +00001375
1376static bool
1377HasNestArgument(const MachineFunction *MF) {
1378 const Function *F = MF->getFunction();
1379 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
1380 I != E; I++) {
1381 if (I->hasNestAttr())
1382 return true;
1383 }
1384 return false;
1385}
1386
Benjamin Kramer98fbe272013-02-18 20:55:12 +00001387/// GetScratchRegister - Get a temp register for performing work in the
1388/// segmented stack and the Erlang/HiPE stack prologue. Depending on platform
1389/// and the properties of the function either one or two registers will be
1390/// needed. Set primary to true for the first register, false for the second.
Rafael Espindola76927d752011-08-30 19:39:58 +00001391static unsigned
Rafael Espindola2028b792012-01-11 19:00:37 +00001392GetScratchRegister(bool Is64Bit, const MachineFunction &MF, bool Primary) {
Benjamin Kramer98fbe272013-02-18 20:55:12 +00001393 CallingConv::ID CallingConvention = MF.getFunction()->getCallingConv();
1394
1395 // Erlang stuff.
1396 if (CallingConvention == CallingConv::HiPE) {
1397 if (Is64Bit)
1398 return Primary ? X86::R14 : X86::R13;
1399 else
1400 return Primary ? X86::EBX : X86::EDI;
1401 }
1402
David Blaikie4d6ccb52012-01-20 21:51:11 +00001403 if (Is64Bit)
Rafael Espindola2028b792012-01-11 19:00:37 +00001404 return Primary ? X86::R11 : X86::R12;
Rafael Espindola76927d752011-08-30 19:39:58 +00001405
David Blaikie4d6ccb52012-01-20 21:51:11 +00001406 bool IsNested = HasNestArgument(&MF);
1407
1408 if (CallingConvention == CallingConv::X86_FastCall ||
1409 CallingConvention == CallingConv::Fast) {
1410 if (IsNested)
1411 report_fatal_error("Segmented stacks does not support fastcall with "
1412 "nested function.");
1413 return Primary ? X86::EAX : X86::ECX;
Rafael Espindola76927d752011-08-30 19:39:58 +00001414 }
David Blaikie4d6ccb52012-01-20 21:51:11 +00001415 if (IsNested)
1416 return Primary ? X86::EDX : X86::EAX;
1417 return Primary ? X86::ECX : X86::EAX;
Rafael Espindola76927d752011-08-30 19:39:58 +00001418}
1419
Sanjoy Das199ce332011-12-03 09:32:07 +00001420// The stack limit in the TCB is set to this many bytes above the actual stack
1421// limit.
1422static const uint64_t kSplitStackAvailable = 256;
1423
Rafael Espindola76927d752011-08-30 19:39:58 +00001424void
1425X86FrameLowering::adjustForSegmentedStacks(MachineFunction &MF) const {
1426 MachineBasicBlock &prologueMBB = MF.front();
1427 MachineFrameInfo *MFI = MF.getFrameInfo();
1428 const X86InstrInfo &TII = *TM.getInstrInfo();
1429 uint64_t StackSize;
1430 bool Is64Bit = STI.is64Bit();
1431 unsigned TlsReg, TlsOffset;
1432 DebugLoc DL;
Rafael Espindola76927d752011-08-30 19:39:58 +00001433
Rafael Espindola2028b792012-01-11 19:00:37 +00001434 unsigned ScratchReg = GetScratchRegister(Is64Bit, MF, true);
Rafael Espindola76927d752011-08-30 19:39:58 +00001435 assert(!MF.getRegInfo().isLiveIn(ScratchReg) &&
1436 "Scratch register is live-in");
1437
1438 if (MF.getFunction()->isVarArg())
1439 report_fatal_error("Segmented stacks do not support vararg functions.");
Benjamin Kramerb1e1d5d2013-02-19 17:32:57 +00001440 if (!STI.isTargetLinux() && !STI.isTargetDarwin() &&
1441 !STI.isTargetWin32() && !STI.isTargetFreeBSD())
Rafael Espindola85b9d432012-01-12 20:24:30 +00001442 report_fatal_error("Segmented stacks not supported on this platform.");
Rafael Espindola76927d752011-08-30 19:39:58 +00001443
1444 MachineBasicBlock *allocMBB = MF.CreateMachineBasicBlock();
1445 MachineBasicBlock *checkMBB = MF.CreateMachineBasicBlock();
1446 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
1447 bool IsNested = false;
1448
1449 // We need to know if the function has a nest argument only in 64 bit mode.
1450 if (Is64Bit)
1451 IsNested = HasNestArgument(&MF);
1452
Bill Wendling4e680542011-10-13 08:24:19 +00001453 // The MOV R10, RAX needs to be in a different block, since the RET we emit in
1454 // allocMBB needs to be last (terminating) instruction.
Bill Wendling4e680542011-10-13 08:24:19 +00001455
Rafael Espindola76927d752011-08-30 19:39:58 +00001456 for (MachineBasicBlock::livein_iterator i = prologueMBB.livein_begin(),
1457 e = prologueMBB.livein_end(); i != e; i++) {
1458 allocMBB->addLiveIn(*i);
1459 checkMBB->addLiveIn(*i);
1460 }
1461
1462 if (IsNested)
Rafael Espindolae840e882011-10-26 21:12:27 +00001463 allocMBB->addLiveIn(X86::R10);
1464
Rafael Espindola76927d752011-08-30 19:39:58 +00001465 MF.push_front(allocMBB);
1466 MF.push_front(checkMBB);
1467
1468 // Eventually StackSize will be calculated by a link-time pass; which will
1469 // also decide whether checking code needs to be injected into this particular
1470 // prologue.
1471 StackSize = MFI->getStackSize();
1472
Rafael Espindola2028b792012-01-11 19:00:37 +00001473 // When the frame size is less than 256 we just compare the stack
1474 // boundary directly to the value of the stack pointer, per gcc.
1475 bool CompareStackPointer = StackSize < kSplitStackAvailable;
1476
Rafael Espindola76927d752011-08-30 19:39:58 +00001477 // Read the limit off the current stacklet off the stack_guard location.
1478 if (Is64Bit) {
Benjamin Kramerb1e1d5d2013-02-19 17:32:57 +00001479 if (STI.isTargetLinux()) {
Rafael Espindola2028b792012-01-11 19:00:37 +00001480 TlsReg = X86::FS;
1481 TlsOffset = 0x70;
Benjamin Kramerb1e1d5d2013-02-19 17:32:57 +00001482 } else if (STI.isTargetDarwin()) {
Rafael Espindola2028b792012-01-11 19:00:37 +00001483 TlsReg = X86::GS;
1484 TlsOffset = 0x60 + 90*8; // See pthread_machdep.h. Steal TLS slot 90.
Benjamin Kramerb1e1d5d2013-02-19 17:32:57 +00001485 } else if (STI.isTargetFreeBSD()) {
Rafael Espindola85b9d432012-01-12 20:24:30 +00001486 TlsReg = X86::FS;
1487 TlsOffset = 0x18;
Rafael Espindolae4d18de2012-01-12 20:22:08 +00001488 } else {
1489 report_fatal_error("Segmented stacks not supported on this platform.");
Rafael Espindola2028b792012-01-11 19:00:37 +00001490 }
Rafael Espindola76927d752011-08-30 19:39:58 +00001491
Rafael Espindola2028b792012-01-11 19:00:37 +00001492 if (CompareStackPointer)
Sanjoy Das199ce332011-12-03 09:32:07 +00001493 ScratchReg = X86::RSP;
1494 else
1495 BuildMI(checkMBB, DL, TII.get(X86::LEA64r), ScratchReg).addReg(X86::RSP)
Rafael Espindola014f7a32012-01-11 18:14:03 +00001496 .addImm(1).addReg(0).addImm(-StackSize).addReg(0);
Sanjoy Das199ce332011-12-03 09:32:07 +00001497
Rafael Espindola76927d752011-08-30 19:39:58 +00001498 BuildMI(checkMBB, DL, TII.get(X86::CMP64rm)).addReg(ScratchReg)
Rafael Espindola014f7a32012-01-11 18:14:03 +00001499 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg);
Rafael Espindola76927d752011-08-30 19:39:58 +00001500 } else {
Benjamin Kramerb1e1d5d2013-02-19 17:32:57 +00001501 if (STI.isTargetLinux()) {
Rafael Espindolae4d18de2012-01-12 20:22:08 +00001502 TlsReg = X86::GS;
1503 TlsOffset = 0x30;
Benjamin Kramerb1e1d5d2013-02-19 17:32:57 +00001504 } else if (STI.isTargetDarwin()) {
Rafael Espindolae4d18de2012-01-12 20:22:08 +00001505 TlsReg = X86::GS;
1506 TlsOffset = 0x48 + 90*4;
Benjamin Kramerb1e1d5d2013-02-19 17:32:57 +00001507 } else if (STI.isTargetWin32()) {
Rafael Espindolae4d18de2012-01-12 20:22:08 +00001508 TlsReg = X86::FS;
1509 TlsOffset = 0x14; // pvArbitrary, reserved for application use
Benjamin Kramerb1e1d5d2013-02-19 17:32:57 +00001510 } else if (STI.isTargetFreeBSD()) {
Rafael Espindola85b9d432012-01-12 20:24:30 +00001511 report_fatal_error("Segmented stacks not supported on FreeBSD i386.");
Rafael Espindolae4d18de2012-01-12 20:22:08 +00001512 } else {
1513 report_fatal_error("Segmented stacks not supported on this platform.");
1514 }
Rafael Espindola76927d752011-08-30 19:39:58 +00001515
Rafael Espindola2028b792012-01-11 19:00:37 +00001516 if (CompareStackPointer)
Sanjoy Das199ce332011-12-03 09:32:07 +00001517 ScratchReg = X86::ESP;
1518 else
1519 BuildMI(checkMBB, DL, TII.get(X86::LEA32r), ScratchReg).addReg(X86::ESP)
Rafael Espindola014f7a32012-01-11 18:14:03 +00001520 .addImm(1).addReg(0).addImm(-StackSize).addReg(0);
Sanjoy Das199ce332011-12-03 09:32:07 +00001521
Benjamin Kramerb1e1d5d2013-02-19 17:32:57 +00001522 if (STI.isTargetLinux() || STI.isTargetWin32()) {
Rafael Espindola2028b792012-01-11 19:00:37 +00001523 BuildMI(checkMBB, DL, TII.get(X86::CMP32rm)).addReg(ScratchReg)
1524 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg);
Benjamin Kramerb1e1d5d2013-02-19 17:32:57 +00001525 } else if (STI.isTargetDarwin()) {
Rafael Espindola2028b792012-01-11 19:00:37 +00001526
1527 // TlsOffset doesn't fit into a mod r/m byte so we need an extra register
1528 unsigned ScratchReg2;
1529 bool SaveScratch2;
1530 if (CompareStackPointer) {
1531 // The primary scratch register is available for holding the TLS offset
1532 ScratchReg2 = GetScratchRegister(Is64Bit, MF, true);
1533 SaveScratch2 = false;
1534 } else {
1535 // Need to use a second register to hold the TLS offset
1536 ScratchReg2 = GetScratchRegister(Is64Bit, MF, false);
1537
1538 // Unfortunately, with fastcc the second scratch register may hold an arg
1539 SaveScratch2 = MF.getRegInfo().isLiveIn(ScratchReg2);
1540 }
1541
1542 // If Scratch2 is live-in then it needs to be saved
1543 assert((!MF.getRegInfo().isLiveIn(ScratchReg2) || SaveScratch2) &&
1544 "Scratch register is live-in and not saved");
1545
1546 if (SaveScratch2)
1547 BuildMI(checkMBB, DL, TII.get(X86::PUSH32r))
1548 .addReg(ScratchReg2, RegState::Kill);
1549
1550 BuildMI(checkMBB, DL, TII.get(X86::MOV32ri), ScratchReg2)
1551 .addImm(TlsOffset);
1552 BuildMI(checkMBB, DL, TII.get(X86::CMP32rm))
1553 .addReg(ScratchReg)
1554 .addReg(ScratchReg2).addImm(1).addReg(0)
1555 .addImm(0)
1556 .addReg(TlsReg);
1557
1558 if (SaveScratch2)
1559 BuildMI(checkMBB, DL, TII.get(X86::POP32r), ScratchReg2);
1560 }
Rafael Espindola76927d752011-08-30 19:39:58 +00001561 }
1562
1563 // This jump is taken if SP >= (Stacklet Limit + Stack Space required).
1564 // It jumps to normal execution of the function body.
Rafael Espindola313c7032012-01-11 18:23:35 +00001565 BuildMI(checkMBB, DL, TII.get(X86::JA_4)).addMBB(&prologueMBB);
Rafael Espindola76927d752011-08-30 19:39:58 +00001566
1567 // On 32 bit we first push the arguments size and then the frame size. On 64
1568 // bit, we pass the stack frame size in r10 and the argument size in r11.
1569 if (Is64Bit) {
1570 // Functions with nested arguments use R10, so it needs to be saved across
1571 // the call to _morestack
1572
1573 if (IsNested)
1574 BuildMI(allocMBB, DL, TII.get(X86::MOV64rr), X86::RAX).addReg(X86::R10);
1575
1576 BuildMI(allocMBB, DL, TII.get(X86::MOV64ri), X86::R10)
1577 .addImm(StackSize);
1578 BuildMI(allocMBB, DL, TII.get(X86::MOV64ri), X86::R11)
1579 .addImm(X86FI->getArgumentStackSize());
1580 MF.getRegInfo().setPhysRegUsed(X86::R10);
1581 MF.getRegInfo().setPhysRegUsed(X86::R11);
1582 } else {
Rafael Espindola76927d752011-08-30 19:39:58 +00001583 BuildMI(allocMBB, DL, TII.get(X86::PUSHi32))
1584 .addImm(X86FI->getArgumentStackSize());
1585 BuildMI(allocMBB, DL, TII.get(X86::PUSHi32))
1586 .addImm(StackSize);
1587 }
1588
1589 // __morestack is in libgcc
1590 if (Is64Bit)
1591 BuildMI(allocMBB, DL, TII.get(X86::CALL64pcrel32))
1592 .addExternalSymbol("__morestack");
1593 else
1594 BuildMI(allocMBB, DL, TII.get(X86::CALLpcrel32))
1595 .addExternalSymbol("__morestack");
1596
Bill Wendling4e680542011-10-13 08:24:19 +00001597 if (IsNested)
Rafael Espindolae840e882011-10-26 21:12:27 +00001598 BuildMI(allocMBB, DL, TII.get(X86::MORESTACK_RET_RESTORE_R10));
1599 else
1600 BuildMI(allocMBB, DL, TII.get(X86::MORESTACK_RET));
Bill Wendling4e680542011-10-13 08:24:19 +00001601
Rafael Espindolae840e882011-10-26 21:12:27 +00001602 allocMBB->addSuccessor(&prologueMBB);
Bill Wendling4e680542011-10-13 08:24:19 +00001603
Rafael Espindola76927d752011-08-30 19:39:58 +00001604 checkMBB->addSuccessor(allocMBB);
1605 checkMBB->addSuccessor(&prologueMBB);
1606
Jakob Stoklund Olesen51f0c762011-09-24 01:11:19 +00001607#ifdef XDEBUG
Rafael Espindola76927d752011-08-30 19:39:58 +00001608 MF.verify();
1609#endif
1610}
Benjamin Kramer98fbe272013-02-18 20:55:12 +00001611
Yiannis Tsiouris2d1035d2013-02-28 16:59:10 +00001612/// Erlang programs may need a special prologue to handle the stack size they
1613/// might need at runtime. That is because Erlang/OTP does not implement a C
1614/// stack but uses a custom implementation of hybrid stack/heap architecture.
1615/// (for more information see Eric Stenman's Ph.D. thesis:
1616/// http://publications.uu.se/uu/fulltext/nbn_se_uu_diva-2688.pdf)
1617///
1618/// CheckStack:
1619/// temp0 = sp - MaxStack
1620/// if( temp0 < SP_LIMIT(P) ) goto IncStack else goto OldStart
1621/// OldStart:
1622/// ...
1623/// IncStack:
1624/// call inc_stack # doubles the stack space
1625/// temp0 = sp - MaxStack
1626/// if( temp0 < SP_LIMIT(P) ) goto IncStack else goto OldStart
Benjamin Kramer98fbe272013-02-18 20:55:12 +00001627void X86FrameLowering::adjustForHiPEPrologue(MachineFunction &MF) const {
1628 const X86InstrInfo &TII = *TM.getInstrInfo();
Benjamin Kramer98fbe272013-02-18 20:55:12 +00001629 MachineFrameInfo *MFI = MF.getFrameInfo();
Benjamin Kramerb1e1d5d2013-02-19 17:32:57 +00001630 const unsigned SlotSize = TM.getRegisterInfo()->getSlotSize();
Benjamin Kramer98fbe272013-02-18 20:55:12 +00001631 const bool Is64Bit = STI.is64Bit();
1632 DebugLoc DL;
1633 // HiPE-specific values
1634 const unsigned HipeLeafWords = 24;
1635 const unsigned CCRegisteredArgs = Is64Bit ? 6 : 5;
1636 const unsigned Guaranteed = HipeLeafWords * SlotSize;
Benjamin Kramerb1e1d5d2013-02-19 17:32:57 +00001637 unsigned CallerStkArity = MF.getFunction()->arg_size() > CCRegisteredArgs ?
1638 MF.getFunction()->arg_size() - CCRegisteredArgs : 0;
1639 unsigned MaxStack = MFI->getStackSize() + CallerStkArity*SlotSize + SlotSize;
Benjamin Kramer98fbe272013-02-18 20:55:12 +00001640
Benjamin Kramerb1e1d5d2013-02-19 17:32:57 +00001641 assert(STI.isTargetLinux() &&
Benjamin Kramer98fbe272013-02-18 20:55:12 +00001642 "HiPE prologue is only supported on Linux operating systems.");
1643
1644 // Compute the largest caller's frame that is needed to fit the callees'
1645 // frames. This 'MaxStack' is computed from:
1646 //
1647 // a) the fixed frame size, which is the space needed for all spilled temps,
1648 // b) outgoing on-stack parameter areas, and
1649 // c) the minimum stack space this function needs to make available for the
1650 // functions it calls (a tunable ABI property).
1651 if (MFI->hasCalls()) {
1652 unsigned MoreStackForCalls = 0;
1653
1654 for (MachineFunction::iterator MBBI = MF.begin(), MBBE = MF.end();
1655 MBBI != MBBE; ++MBBI)
1656 for (MachineBasicBlock::iterator MI = MBBI->begin(), ME = MBBI->end();
Benjamin Kramerb1e1d5d2013-02-19 17:32:57 +00001657 MI != ME; ++MI) {
1658 if (!MI->isCall())
1659 continue;
Benjamin Kramer98fbe272013-02-18 20:55:12 +00001660
Benjamin Kramerb1e1d5d2013-02-19 17:32:57 +00001661 // Get callee operand.
1662 const MachineOperand &MO = MI->getOperand(0);
Benjamin Kramer98fbe272013-02-18 20:55:12 +00001663
Benjamin Kramerb1e1d5d2013-02-19 17:32:57 +00001664 // Only take account of global function calls (no closures etc.).
1665 if (!MO.isGlobal())
1666 continue;
Benjamin Kramer98fbe272013-02-18 20:55:12 +00001667
Benjamin Kramerb1e1d5d2013-02-19 17:32:57 +00001668 const Function *F = dyn_cast<Function>(MO.getGlobal());
1669 if (!F)
1670 continue;
1671
1672 // Do not update 'MaxStack' for primitive and built-in functions
1673 // (encoded with names either starting with "erlang."/"bif_" or not
1674 // having a ".", such as a simple <Module>.<Function>.<Arity>, or an
1675 // "_", such as the BIF "suspend_0") as they are executed on another
1676 // stack.
1677 if (F->getName().find("erlang.") != StringRef::npos ||
1678 F->getName().find("bif_") != StringRef::npos ||
1679 F->getName().find_first_of("._") == StringRef::npos)
1680 continue;
1681
1682 unsigned CalleeStkArity =
1683 F->arg_size() > CCRegisteredArgs ? F->arg_size()-CCRegisteredArgs : 0;
1684 if (HipeLeafWords - 1 > CalleeStkArity)
1685 MoreStackForCalls = std::max(MoreStackForCalls,
1686 (HipeLeafWords - 1 - CalleeStkArity) * SlotSize);
1687 }
Benjamin Kramer98fbe272013-02-18 20:55:12 +00001688 MaxStack += MoreStackForCalls;
1689 }
1690
1691 // If the stack frame needed is larger than the guaranteed then runtime checks
1692 // and calls to "inc_stack_0" BIF should be inserted in the assembly prologue.
1693 if (MaxStack > Guaranteed) {
1694 MachineBasicBlock &prologueMBB = MF.front();
1695 MachineBasicBlock *stackCheckMBB = MF.CreateMachineBasicBlock();
1696 MachineBasicBlock *incStackMBB = MF.CreateMachineBasicBlock();
1697
1698 for (MachineBasicBlock::livein_iterator I = prologueMBB.livein_begin(),
1699 E = prologueMBB.livein_end(); I != E; I++) {
1700 stackCheckMBB->addLiveIn(*I);
1701 incStackMBB->addLiveIn(*I);
1702 }
1703
1704 MF.push_front(incStackMBB);
1705 MF.push_front(stackCheckMBB);
1706
1707 unsigned ScratchReg, SPReg, PReg, SPLimitOffset;
1708 unsigned LEAop, CMPop, CALLop;
1709 if (Is64Bit) {
1710 SPReg = X86::RSP;
1711 PReg = X86::RBP;
1712 LEAop = X86::LEA64r;
1713 CMPop = X86::CMP64rm;
1714 CALLop = X86::CALL64pcrel32;
1715 SPLimitOffset = 0x90;
1716 } else {
1717 SPReg = X86::ESP;
1718 PReg = X86::EBP;
1719 LEAop = X86::LEA32r;
1720 CMPop = X86::CMP32rm;
1721 CALLop = X86::CALLpcrel32;
1722 SPLimitOffset = 0x4c;
1723 }
1724
1725 ScratchReg = GetScratchRegister(Is64Bit, MF, true);
1726 assert(!MF.getRegInfo().isLiveIn(ScratchReg) &&
1727 "HiPE prologue scratch register is live-in");
1728
1729 // Create new MBB for StackCheck:
1730 addRegOffset(BuildMI(stackCheckMBB, DL, TII.get(LEAop), ScratchReg),
1731 SPReg, false, -MaxStack);
1732 // SPLimitOffset is in a fixed heap location (pointed by BP).
1733 addRegOffset(BuildMI(stackCheckMBB, DL, TII.get(CMPop))
1734 .addReg(ScratchReg), PReg, false, SPLimitOffset);
1735 BuildMI(stackCheckMBB, DL, TII.get(X86::JAE_4)).addMBB(&prologueMBB);
1736
1737 // Create new MBB for IncStack:
1738 BuildMI(incStackMBB, DL, TII.get(CALLop)).
1739 addExternalSymbol("inc_stack_0");
1740 addRegOffset(BuildMI(incStackMBB, DL, TII.get(LEAop), ScratchReg),
1741 SPReg, false, -MaxStack);
1742 addRegOffset(BuildMI(incStackMBB, DL, TII.get(CMPop))
1743 .addReg(ScratchReg), PReg, false, SPLimitOffset);
1744 BuildMI(incStackMBB, DL, TII.get(X86::JLE_4)).addMBB(incStackMBB);
1745
1746 stackCheckMBB->addSuccessor(&prologueMBB, 99);
1747 stackCheckMBB->addSuccessor(incStackMBB, 1);
1748 incStackMBB->addSuccessor(&prologueMBB, 99);
1749 incStackMBB->addSuccessor(incStackMBB, 1);
1750 }
1751#ifdef XDEBUG
1752 MF.verify();
1753#endif
1754}
Eli Bendersky700ed802013-02-21 20:05:00 +00001755
1756void X86FrameLowering::
1757eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
1758 MachineBasicBlock::iterator I) const {
1759 const X86InstrInfo &TII = *TM.getInstrInfo();
1760 const X86RegisterInfo &RegInfo = *TM.getRegisterInfo();
1761 unsigned StackPtr = RegInfo.getStackRegister();
1762 bool reseveCallFrame = hasReservedCallFrame(MF);
1763 int Opcode = I->getOpcode();
1764 bool isDestroy = Opcode == TII.getCallFrameDestroyOpcode();
1765 bool IsLP64 = STI.isTarget64BitLP64();
1766 DebugLoc DL = I->getDebugLoc();
1767 uint64_t Amount = !reseveCallFrame ? I->getOperand(0).getImm() : 0;
1768 uint64_t CalleeAmt = isDestroy ? I->getOperand(1).getImm() : 0;
1769 I = MBB.erase(I);
1770
1771 if (!reseveCallFrame) {
1772 // If the stack pointer can be changed after prologue, turn the
1773 // adjcallstackup instruction into a 'sub ESP, <amt>' and the
1774 // adjcallstackdown instruction into 'add ESP, <amt>'
1775 // TODO: consider using push / pop instead of sub + store / add
1776 if (Amount == 0)
1777 return;
1778
1779 // We need to keep the stack aligned properly. To do this, we round the
1780 // amount of space needed for the outgoing arguments up to the next
1781 // alignment boundary.
1782 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
1783 Amount = (Amount + StackAlign - 1) / StackAlign * StackAlign;
1784
1785 MachineInstr *New = 0;
1786 if (Opcode == TII.getCallFrameSetupOpcode()) {
1787 New = BuildMI(MF, DL, TII.get(getSUBriOpcode(IsLP64, Amount)),
1788 StackPtr)
1789 .addReg(StackPtr)
1790 .addImm(Amount);
1791 } else {
1792 assert(Opcode == TII.getCallFrameDestroyOpcode());
1793
1794 // Factor out the amount the callee already popped.
1795 Amount -= CalleeAmt;
1796
1797 if (Amount) {
1798 unsigned Opc = getADDriOpcode(IsLP64, Amount);
1799 New = BuildMI(MF, DL, TII.get(Opc), StackPtr)
1800 .addReg(StackPtr).addImm(Amount);
1801 }
1802 }
1803
1804 if (New) {
1805 // The EFLAGS implicit def is dead.
1806 New->getOperand(3).setIsDead();
1807
1808 // Replace the pseudo instruction with a new instruction.
1809 MBB.insert(I, New);
1810 }
1811
1812 return;
1813 }
1814
1815 if (Opcode == TII.getCallFrameDestroyOpcode() && CalleeAmt) {
1816 // If we are performing frame pointer elimination and if the callee pops
1817 // something off the stack pointer, add it back. We do this until we have
1818 // more advanced stack pointer tracking ability.
1819 unsigned Opc = getSUBriOpcode(IsLP64, CalleeAmt);
1820 MachineInstr *New = BuildMI(MF, DL, TII.get(Opc), StackPtr)
1821 .addReg(StackPtr).addImm(CalleeAmt);
1822
1823 // The EFLAGS implicit def is dead.
1824 New->getOperand(3).setIsDead();
1825
1826 // We are not tracking the stack pointer adjustment by the callee, so make
1827 // sure we restore the stack pointer immediately after the call, there may
1828 // be spill code inserted between the CALL and ADJCALLSTACKUP instructions.
1829 MachineBasicBlock::iterator B = MBB.begin();
1830 while (I != B && !llvm::prior(I)->isCall())
1831 --I;
1832 MBB.insert(I, New);
1833 }
1834}
1835