blob: 100e96b3fd5c742ad06bd17ba1cc10f5536d3c3a [file] [log] [blame]
Misha Brukmane07c2aa2004-02-25 21:02:21 +00001//===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===//
Brian Gaekee785e532004-02-25 19:28:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukmane07c2aa2004-02-25 21:02:21 +000010// This file describes the SparcV8 instructions in TableGen format.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Misha Brukmane07c2aa2004-02-25 21:02:21 +000014//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000015// Instruction format superclass
Misha Brukmane07c2aa2004-02-25 21:02:21 +000016//===----------------------------------------------------------------------===//
17
18class InstV8 : Instruction { // SparcV8 instruction baseline
19 field bits<32> Inst;
20
21 let Namespace = "V8";
22
23 bits<2> op;
24 let Inst{31-30} = op; // Top two bits are the 'op' field
25
26 // Bit attributes specific to SparcV8 instructions
27 bit isPasi = 0; // Does this instruction affect an alternate addr space?
28 bit isPrivileged = 0; // Is this a privileged instruction?
Brian Gaekee785e532004-02-25 19:28:19 +000029}
30
Misha Brukmanc42077d2004-09-22 21:38:42 +000031include "SparcV8InstrFormats.td"
Brian Gaekee785e532004-02-25 19:28:19 +000032
Misha Brukman23e6c1f2004-02-26 00:37:12 +000033//===----------------------------------------------------------------------===//
34// Instructions
35//===----------------------------------------------------------------------===//
36
Chris Lattner275f6452004-02-28 19:37:18 +000037// Pseudo instructions.
Chris Lattner17392e02005-12-16 07:13:26 +000038class PseudoInstV8<string asmstr, dag ops> : InstV8 {
39 let AsmString = asmstr;
Chris Lattner3ff57512005-12-16 06:02:58 +000040 dag OperandList = ops;
Chris Lattner275f6452004-02-28 19:37:18 +000041}
Chris Lattner3ff57512005-12-16 06:02:58 +000042def PHI : PseudoInstV8<"PHI", (ops variable_ops)>;
Chris Lattner17392e02005-12-16 07:13:26 +000043def ADJCALLSTACKDOWN : PseudoInstV8<"!ADJCALLSTACKDOWN $amt",
44 (ops i32imm:$amt)>;
45def ADJCALLSTACKUP : PseudoInstV8<"!ADJCALLSTACKUP $amt",
46 (ops i32imm:$amt)>;
47//def IMPLICIT_USE : PseudoInstV8<"!IMPLICIT_USE",(ops variable_ops)>;
48def IMPLICIT_DEF : PseudoInstV8<"!IMPLICIT_DEF $dst",
49 (ops IntRegs:$dst)>;
50def FpMOVD : PseudoInstV8<"!FpMOVD", (ops)>; // pseudo 64-bit double move
Chris Lattner275f6452004-02-28 19:37:18 +000051
Brian Gaekea8056fa2004-03-06 05:32:13 +000052// Section A.3 - Synthetic Instructions, p. 85
Brian Gaekec3e97012004-05-08 04:21:32 +000053// special cases of JMPL:
Misha Brukman3df04c52004-10-14 22:32:49 +000054let isReturn = 1, isTerminator = 1, hasDelaySlot = 1 in {
55 let rd = I7.Num, rs1 = G0.Num, simm13 = 8 in
Chris Lattner96b84be2005-12-16 06:25:42 +000056 def RET : F3_2<2, 0b111000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000057 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000058 "ret $b, $c, $dst", []>;
Misha Brukman3df04c52004-10-14 22:32:49 +000059 let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000060 def RETL: F3_2<2, 0b111000, (ops),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000061 "retl", []>;
Misha Brukman3df04c52004-10-14 22:32:49 +000062}
Brian Gaekec3e97012004-05-08 04:21:32 +000063// CMP is a special case of SUBCC where destination is ignored, by setting it to
64// %g0 (hardwired zero).
65// FIXME: should keep track of the fact that it defs the integer condition codes
66let rd = 0 in
Chris Lattner96b84be2005-12-16 06:25:42 +000067 def CMPri: F3_2<2, 0b010100,
Chris Lattner0d8fcd32005-12-17 06:54:41 +000068 (ops IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000069 "cmp $b, $c", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +000070
71// Section B.1 - Load Integer Instructions, p. 90
Chris Lattner96b84be2005-12-16 06:25:42 +000072def LDSB: F3_2<3, 0b001001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000073 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000074 "ldsb [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +000075def LDSH: F3_2<3, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000076 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000077 "ldsh [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +000078def LDUB: F3_2<3, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000079 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000080 "ldub [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +000081def LDUH: F3_2<3, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000082 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000083 "lduh [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +000084def LD : F3_2<3, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000085 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000086 "ld [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +000087def LDD : F3_2<3, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000088 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000089 "ldd [$b+$c], $dst", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +000090
Brian Gaeke562d5b02004-06-18 05:19:27 +000091// Section B.2 - Load Floating-point Instructions, p. 92
Chris Lattner96b84be2005-12-16 06:25:42 +000092def LDFrr : F3_1<3, 0b100000,
Chris Lattner1c4f4352005-12-16 06:52:00 +000093 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000094 "ld [$b+$c], $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +000095def LDFri : F3_2<3, 0b100000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000096 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000097 "ld [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +000098def LDDFrr : F3_1<3, 0b100011,
Chris Lattner1c4f4352005-12-16 06:52:00 +000099 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000100 "ldd [$b+$c], $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000101def LDDFri : F3_2<3, 0b100011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000102 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000103 "ldd [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000104def LDFSRrr: F3_1<3, 0b100001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000105 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000106 "ld [$b+$c], $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000107def LDFSRri: F3_2<3, 0b100001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000108 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000109 "ld [$b+$c], $dst", []>;
Brian Gaeke562d5b02004-06-18 05:19:27 +0000110
Brian Gaeke8542e082004-04-02 20:53:37 +0000111// Section B.4 - Store Integer Instructions, p. 95
Chris Lattner96b84be2005-12-16 06:25:42 +0000112def STB : F3_2<3, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000113 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000114 "stb $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000115def STH : F3_2<3, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000116 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000117 "sth $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000118def ST : F3_2<3, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000119 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000120 "st $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000121def STD : F3_2<3, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000122 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000123 "std $src, [$base+$offset]", []>;
Brian Gaekee7f9e0b2004-06-24 07:36:59 +0000124
125// Section B.5 - Store Floating-point Instructions, p. 97
Chris Lattner96b84be2005-12-16 06:25:42 +0000126def STFrr : F3_1<3, 0b100100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000127 (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src),
128 "st $src, [$base+$offset]">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000129def STFri : F3_2<3, 0b100100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000130 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000131 "st $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000132def STDFrr : F3_1<3, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000133 (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src),
134 "std $src, [$base+$offset]">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000135def STDFri : F3_2<3, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000136 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000137 "std $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000138def STFSRrr : F3_1<3, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000139 (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src),
140 "st $src, [$base+$offset]">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000141def STFSRri : F3_2<3, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000142 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000143 "st $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000144def STDFQrr : F3_1<3, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000145 (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src),
146 "std $src, [$base+$offset]">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000147def STDFQri : F3_2<3, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000148 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000149 "std $src, [$base+$offset]", []>;
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000150
Brian Gaeke775158d2004-03-04 04:37:45 +0000151// Section B.9 - SETHI Instruction, p. 104
Chris Lattner13e15012005-12-16 07:18:48 +0000152def SETHIi: F2_1<0b100,
153 (ops IntRegs:$dst, i32imm:$src),
154 "sethi $src, $dst">;
Brian Gaekee8061732004-03-04 00:56:25 +0000155
Brian Gaeke8542e082004-04-02 20:53:37 +0000156// Section B.10 - NOP Instruction, p. 105
157// (It's a special case of SETHI)
Misha Brukmand36047d2004-10-14 22:33:32 +0000158let rd = 0, imm22 = 0 in
Chris Lattner13e15012005-12-16 07:18:48 +0000159 def NOP : F2_1<0b100, (ops), "nop">;
Brian Gaeke8542e082004-04-02 20:53:37 +0000160
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000161// Section B.11 - Logical Instructions, p. 106
Chris Lattner96b84be2005-12-16 06:25:42 +0000162def ANDrr : F3_1<2, 0b000001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000163 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
164 "and $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000165def ANDri : F3_2<2, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000166 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000167 "and $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000168def ANDCCrr : F3_1<2, 0b010001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000169 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
170 "andcc $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000171def ANDCCri : F3_2<2, 0b010001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000172 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000173 "andcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000174def ANDNrr : F3_1<2, 0b000101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000175 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
176 "andn $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000177def ANDNri : F3_2<2, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000178 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000179 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000180def ANDNCCrr: F3_1<2, 0b010101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000181 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
182 "andncc $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000183def ANDNCCri: F3_2<2, 0b010101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000184 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000185 "andncc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000186def ORrr : F3_1<2, 0b000010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000187 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
188 "or $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000189def ORri : F3_2<2, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000190 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000191 "or $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000192def ORCCrr : F3_1<2, 0b010010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000193 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
194 "orcc $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000195def ORCCri : F3_2<2, 0b010010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000196 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000197 "orcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000198def ORNrr : F3_1<2, 0b000110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000199 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
200 "orn $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000201def ORNri : F3_2<2, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000202 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000203 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000204def ORNCCrr : F3_1<2, 0b010110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000205 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
206 "orncc $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000207def ORNCCri : F3_2<2, 0b010110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000208 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000209 "orncc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000210def XORrr : F3_1<2, 0b000011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000211 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
212 "xor $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000213def XORri : F3_2<2, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000214 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000215 "xor $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000216def XORCCrr : F3_1<2, 0b010011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000217 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
218 "xorcc $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000219def XORCCri : F3_2<2, 0b010011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000220 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000221 "xorcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000222def XNORrr : F3_1<2, 0b000111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000223 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
224 "xnor $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000225def XNORri : F3_2<2, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000226 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000227 "xnor $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000228def XNORCCrr: F3_1<2, 0b010111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000229 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
230 "xnorcc $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000231def XNORCCri: F3_2<2, 0b010111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000232 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000233 "xnorcc $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000234
235// Section B.12 - Shift Instructions, p. 107
Chris Lattner96b84be2005-12-16 06:25:42 +0000236def SLLrr : F3_1<2, 0b100101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000237 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
238 "sll $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000239def SLLri : F3_2<2, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000240 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000241 "sll $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000242def SRLrr : F3_1<2, 0b100110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000243 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
244 "srl $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000245def SRLri : F3_2<2, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000246 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000247 "srl $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000248def SRArr : F3_1<2, 0b100111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000249 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
250 "sra $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000251def SRAri : F3_2<2, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000252 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000253 "sla $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000254
255// Section B.13 - Add Instructions, p. 108
Chris Lattner96b84be2005-12-16 06:25:42 +0000256def ADDrr : F3_1<2, 0b000000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000257 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
258 "add $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000259def ADDri : F3_2<2, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000260 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000261 "add $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000262def ADDCCrr : F3_1<2, 0b010000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000263 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
264 "addcc $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000265def ADDCCri : F3_2<2, 0b010000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000266 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000267 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000268def ADDXrr : F3_1<2, 0b001000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000269 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
270 "addx $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000271def ADDXri : F3_2<2, 0b001000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000272 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000273 "addx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000274def ADDXCCrr: F3_1<2, 0b011000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000275 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
276 "addxcc $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000277def ADDXCCri: F3_2<2, 0b011000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000278 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000279 "addxcc $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000280
Brian Gaeke775158d2004-03-04 04:37:45 +0000281// Section B.15 - Subtract Instructions, p. 110
Chris Lattner96b84be2005-12-16 06:25:42 +0000282def SUBrr : F3_1<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000283 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
284 "sub $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000285def SUBri : F3_2<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000286 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000287 "sub $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000288def SUBCCrr : F3_1<2, 0b010100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000289 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
290 "subcc $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000291def SUBCCri : F3_2<2, 0b010100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000292 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000293 "subcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000294def SUBXrr : F3_1<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000295 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
296 "subx $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000297def SUBXri : F3_2<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000298 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000299 "subx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000300def SUBXCCrr: F3_1<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000301 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
302 "subxcc $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000303def SUBXCCri: F3_2<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000304 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000305 "subxcc $b, $c, $dst", []>;
Brian Gaeke775158d2004-03-04 04:37:45 +0000306
Brian Gaeke032f80f2004-03-16 22:37:13 +0000307// Section B.18 - Multiply Instructions, p. 113
Chris Lattner96b84be2005-12-16 06:25:42 +0000308def UMULrr : F3_1<2, 0b001010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000309 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
310 "umul $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000311def UMULri : F3_2<2, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000312 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000313 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000314def SMULrr : F3_1<2, 0b001011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000315 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
316 "smul $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000317def SMULri : F3_2<2, 0b001011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000318 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000319 "smul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000320def UMULCCrr: F3_1<2, 0b011010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000321 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
322 "umulcc $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000323def UMULCCri: F3_2<2, 0b011010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000324 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000325 "umulcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000326def SMULCCrr: F3_1<2, 0b011011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000327 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
328 "smulcc $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000329def SMULCCri: F3_2<2, 0b011011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000330 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000331 "smulcc $b, $c, $dst", []>;
Brian Gaeke032f80f2004-03-16 22:37:13 +0000332
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000333// Section B.19 - Divide Instructions, p. 115
Chris Lattner96b84be2005-12-16 06:25:42 +0000334def UDIVrr : F3_1<2, 0b001110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000335 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
336 "udiv $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000337def UDIVri : F3_2<2, 0b001110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000338 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000339 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000340def SDIVrr : F3_1<2, 0b001111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000341 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
342 "sdiv $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000343def SDIVri : F3_2<2, 0b001111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000344 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000345 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000346def UDIVCCrr : F3_1<2, 0b011110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000347 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
348 "udivcc $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000349def UDIVCCri : F3_2<2, 0b011110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000350 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000351 "udivcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000352def SDIVCCrr : F3_1<2, 0b011111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000353 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
354 "sdivcc $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000355def SDIVCCri : F3_2<2, 0b011111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000356 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000357 "sdivcc $b, $c, $dst", []>;
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000358
Brian Gaekea8056fa2004-03-06 05:32:13 +0000359// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattner96b84be2005-12-16 06:25:42 +0000360def SAVErr : F3_1<2, 0b111100,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000361 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
362 "save $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000363def SAVEri : F3_2<2, 0b111100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000364 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000365 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000366def RESTORErr : F3_1<2, 0b111101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000367 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
368 "restore $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000369def RESTOREri : F3_2<2, 0b111101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000370 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000371 "restore $b, $c, $dst", []>;
Brian Gaekea8056fa2004-03-06 05:32:13 +0000372
Brian Gaekec3e97012004-05-08 04:21:32 +0000373// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000374
375// conditional branch class:
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000376class BranchV8<bits<4> cc, dag ops, string asmstr>
377 : F2_2<cc, 0b010, ops, asmstr> {
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000378 let isBranch = 1;
379 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000380 let hasDelaySlot = 1;
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000381}
Chris Lattner0f6eab32004-07-31 02:24:37 +0000382
383let isBarrier = 1 in
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000384 def BA : BranchV8<0b1000, (ops IntRegs:$dst), "ba $dst">;
385def BN : BranchV8<0b0000, (ops IntRegs:$dst), "bn $dst">;
386def BNE : BranchV8<0b1001, (ops IntRegs:$dst), "bne $dst">;
387def BE : BranchV8<0b0001, (ops IntRegs:$dst), "be $dst">;
388def BG : BranchV8<0b1010, (ops IntRegs:$dst), "bg $dst">;
389def BLE : BranchV8<0b0010, (ops IntRegs:$dst), "ble $dst">;
390def BGE : BranchV8<0b1011, (ops IntRegs:$dst), "bge $dst">;
391def BL : BranchV8<0b0011, (ops IntRegs:$dst), "bl $dst">;
392def BGU : BranchV8<0b1100, (ops IntRegs:$dst), "bgu $dst">;
393def BLEU : BranchV8<0b0100, (ops IntRegs:$dst), "bleu $dst">;
394def BCC : BranchV8<0b1101, (ops IntRegs:$dst), "bcc $dst">;
395def BCS : BranchV8<0b0101, (ops IntRegs:$dst), "bcs $dst">;
Brian Gaekec3e97012004-05-08 04:21:32 +0000396
Brian Gaeke4185d032004-07-08 09:08:22 +0000397// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
398
399// floating-point conditional branch class:
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000400class FPBranchV8<bits<4> cc, dag ops, string asmstr>
401 : F2_2<cc, 0b110, ops, asmstr> {
Brian Gaeke4185d032004-07-08 09:08:22 +0000402 let isBranch = 1;
403 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000404 let hasDelaySlot = 1;
Brian Gaeke4185d032004-07-08 09:08:22 +0000405}
406
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000407def FBA : FPBranchV8<0b1000, (ops IntRegs:$dst), "fba $dst">;
408def FBN : FPBranchV8<0b0000, (ops IntRegs:$dst), "fbn $dst">;
409def FBU : FPBranchV8<0b0111, (ops IntRegs:$dst), "fbu $dst">;
410def FBG : FPBranchV8<0b0110, (ops IntRegs:$dst), "fbg $dst">;
411def FBUG : FPBranchV8<0b0101, (ops IntRegs:$dst), "fbug $dst">;
412def FBL : FPBranchV8<0b0100, (ops IntRegs:$dst), "fbl $dst">;
413def FBUL : FPBranchV8<0b0011, (ops IntRegs:$dst), "fbul $dst">;
414def FBLG : FPBranchV8<0b0010, (ops IntRegs:$dst), "fblg $dst">;
415def FBNE : FPBranchV8<0b0001, (ops IntRegs:$dst), "fbne $dst">;
416def FBE : FPBranchV8<0b1001, (ops IntRegs:$dst), "fbe $dst">;
417def FBUE : FPBranchV8<0b1010, (ops IntRegs:$dst), "fbue $dst">;
418def FBGE : FPBranchV8<0b1011, (ops IntRegs:$dst), "fbge $dst">;
419def FBUGE: FPBranchV8<0b1100, (ops IntRegs:$dst), "fbuge $dst">;
420def FBLE : FPBranchV8<0b1101, (ops IntRegs:$dst), "fble $dst">;
421def FBULE: FPBranchV8<0b1110, (ops IntRegs:$dst), "fbule $dst">;
422def FBO : FPBranchV8<0b1111, (ops IntRegs:$dst), "fbo $dst">;
Brian Gaeke4185d032004-07-08 09:08:22 +0000423
Brian Gaekeb354b712004-11-16 07:32:09 +0000424
425
Brian Gaeke8542e082004-04-02 20:53:37 +0000426// Section B.24 - Call and Link Instruction, p. 125
Brian Gaekea8056fa2004-03-06 05:32:13 +0000427// This is the only Format 1 instruction
Brian Gaekeb354b712004-11-16 07:32:09 +0000428let Uses = [O0, O1, O2, O3, O4, O5], hasDelaySlot = 1, isCall = 1 in {
Brian Gaeked7bf5012004-09-30 04:04:48 +0000429 // pc-relative call:
Brian Gaekeb354b712004-11-16 07:32:09 +0000430 let Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
431 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in
Brian Gaeke374b36d2004-09-29 20:45:05 +0000432 def CALL : InstV8 {
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000433 let OperandList = (ops IntRegs:$dst);
Brian Gaeke374b36d2004-09-29 20:45:05 +0000434 bits<30> disp;
435 let op = 1;
436 let Inst{29-0} = disp;
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000437 let AsmString = "call $dst";
Brian Gaeke374b36d2004-09-29 20:45:05 +0000438 }
Brian Gaekeb354b712004-11-16 07:32:09 +0000439
440 // indirect call (O7 is an EXPLICIT def in indirect calls, so it cannot also
441 // be an implicit def):
442 let Defs = [O0, O1, O2, O3, O4, O5, G1, G2, G3, G4, G5, G6, G7,
443 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in
Chris Lattner1c4f4352005-12-16 06:52:00 +0000444 def JMPLrr : F3_1<2, 0b111000,
445 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
446 "jmpl $b+$c, $dst">;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000447}
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000448
Chris Lattner22ede702004-04-07 04:06:46 +0000449// Section B.29 - Write State Register Instructions
Chris Lattner96b84be2005-12-16 06:25:42 +0000450def WRrr : F3_1<2, 0b110000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000451 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
452 "wr $b, $c, $dst">;
Chris Lattner96b84be2005-12-16 06:25:42 +0000453def WRri : F3_2<2, 0b110000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000454 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000455 "wr $b, $c, $dst", []>;
Chris Lattner61790472004-04-07 05:04:01 +0000456
Brian Gaekec53105c2004-06-27 22:53:56 +0000457// Convert Integer to Floating-point Instructions, p. 141
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000458def FITOS : F3_3<2, 0b110100, 0b011000100,
459 (ops FPRegs:$dst, FPRegs:$src),
460 "fitos $src, $dst">;
461def FITOD : F3_3<2, 0b110100, 0b011001000,
462 (ops DFPRegs:$dst, DFPRegs:$src),
463 "fitod $src, $dst">;
Brian Gaekec53105c2004-06-27 22:53:56 +0000464
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000465// Convert Floating-point to Integer Instructions, p. 142
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000466def FSTOI : F3_3<2, 0b110100, 0b011010001,
467 (ops FPRegs:$dst, FPRegs:$src),
468 "fstoi $src, $dst">;
469def FDTOI : F3_3<2, 0b110100, 0b011010010,
470 (ops DFPRegs:$dst, DFPRegs:$src),
471 "fdtoi $src, $dst">;
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000472
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000473// Convert between Floating-point Formats Instructions, p. 143
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000474def FSTOD : F3_3<2, 0b110100, 0b011001001,
475 (ops DFPRegs:$dst, FPRegs:$src),
476 "fstod $src, $dst">;
477def FDTOS : F3_3<2, 0b110100, 0b011000110,
478 (ops FPRegs:$dst, DFPRegs:$src),
479 "fdtos $src, $dst">;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000480
Brian Gaekef89cc652004-06-18 06:28:10 +0000481// Floating-point Move Instructions, p. 144
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000482def FMOVS : F3_3<2, 0b110100, 0b000000001,
483 (ops FPRegs:$dst, FPRegs:$src),
484 "fmovs $src, $dst">;
485def FNEGS : F3_3<2, 0b110100, 0b000000101,
486 (ops FPRegs:$dst, FPRegs:$src),
487 "fnegs $src, $dst">;
488def FABSS : F3_3<2, 0b110100, 0b000001001,
489 (ops FPRegs:$dst, FPRegs:$src),
490 "fabss $src, $dst">;
Brian Gaekef89cc652004-06-18 06:28:10 +0000491
Brian Gaekec53105c2004-06-27 22:53:56 +0000492// Floating-point Add and Subtract Instructions, p. 146
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000493def FADDS : F3_3<2, 0b110100, 0b001000001,
494 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
495 "fadds $src1, $src2, $dst">;
496def FADDD : F3_3<2, 0b110100, 0b001000010,
497 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
498 "faddd $src1, $src2, $dst">;
499def FSUBS : F3_3<2, 0b110100, 0b001000101,
500 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
501 "fsubs $src1, $src2, $dst">;
502def FSUBD : F3_3<2, 0b110100, 0b001000110,
503 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
504 "fsubd $src1, $src2, $dst">;
Brian Gaekec53105c2004-06-27 22:53:56 +0000505
506// Floating-point Multiply and Divide Instructions, p. 147
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000507def FMULS : F3_3<2, 0b110100, 0b001001001,
508 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
509 "fmuls $src1, $src2, $dst">;
510def FMULD : F3_3<2, 0b110100, 0b001001010,
511 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
512 "fmuld $src1, $src2, $dst">;
513def FSMULD : F3_3<2, 0b110100, 0b001101001,
514 (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
515 "fsmuld $src1, $src2, $dst">;
516def FDIVS : F3_3<2, 0b110100, 0b001001101,
517 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
518 "fdivs $src1, $src2, $dst">;
519def FDIVD : F3_3<2, 0b110100, 0b001001110,
520 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
521 "fdivd $src1, $src2, $dst">;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000522
Brian Gaeke4185d032004-07-08 09:08:22 +0000523// Floating-point Compare Instructions, p. 148
Brian Gaeked7bf5012004-09-30 04:04:48 +0000524// Note: the 2nd template arg is different for these guys.
525// Note 2: the result of a FCMP is not available until the 2nd cycle
526// after the instr is retired, but there is no interlock. This behavior
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000527// is modelled with a forced noop after the instruction.
528def FCMPS : F3_3<2, 0b110101, 0b001010001,
529 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000530 "fcmps $src1, $src2\n\tnop">;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000531def FCMPD : F3_3<2, 0b110101, 0b001010010,
532 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000533 "fcmpd $src1, $src2\n\tnop">;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000534def FCMPES : F3_3<2, 0b110101, 0b001010101,
535 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000536 "fcmpes $src1, $src2\n\tnop">;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000537def FCMPED : F3_3<2, 0b110101, 0b001010110,
538 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000539 "fcmped $src1, $src2\n\tnop">;