blob: 782d2037043c85db49ce60517362f90d711bac7d [file] [log] [blame]
Jia Liuc5707112012-02-17 08:55:11 +00001//===-- MipsISelDAGToDAG.cpp - A Dag to Dag Inst Selector for Mips --------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines an instruction selector for the MIPS target.
11//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
14#define DEBUG_TYPE "mips-isel"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015#include "Mips.h"
Akira Hatanaka57fa3822012-01-25 03:01:35 +000016#include "MipsAnalyzeImmediate.h"
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsRegisterInfo.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
Akira Hatanaka648f00c2012-02-24 22:34:47 +000021#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000022#include "llvm/GlobalValue.h"
23#include "llvm/Instructions.h"
24#include "llvm/Intrinsics.h"
25#include "llvm/Support/CFG.h"
26#include "llvm/Type.h"
27#include "llvm/CodeGen/MachineConstantPool.h"
28#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/SelectionDAGISel.h"
Akira Hatanaka44b6c712012-02-28 02:55:02 +000033#include "llvm/CodeGen/SelectionDAGNodes.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/Target/TargetMachine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000038using namespace llvm;
39
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000040//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000041// Instruction Selector Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000042//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000043
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000044//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000045// MipsDAGToDAGISel - MIPS specific code to select MIPS machine
46// instructions for SelectionDAG operations.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000047//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000048namespace {
49
Nick Lewycky6726b6d2009-10-25 06:33:48 +000050class MipsDAGToDAGISel : public SelectionDAGISel {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000051
52 /// TM - Keep a reference to MipsTargetMachine.
53 MipsTargetMachine &TM;
54
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000055 /// Subtarget - Keep a pointer to the MipsSubtarget around so that we can
56 /// make the right decision when generating code for different targets.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000057 const MipsSubtarget &Subtarget;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000058
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000059public:
Dan Gohman1002c022008-07-07 18:00:37 +000060 explicit MipsDAGToDAGISel(MipsTargetMachine &tm) :
Dan Gohman79ce2762009-01-15 19:20:50 +000061 SelectionDAGISel(tm),
Dan Gohmanda8ac5f2008-10-03 16:55:19 +000062 TM(tm), Subtarget(tm.getSubtarget<MipsSubtarget>()) {}
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000063
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000064 // Pass Name
65 virtual const char *getPassName() const {
66 return "MIPS DAG->DAG Pattern Instruction Selection";
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000067 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000068
Akira Hatanaka648f00c2012-02-24 22:34:47 +000069 virtual bool runOnMachineFunction(MachineFunction &MF);
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000070
71private:
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000072 // Include the pieces autogenerated from the target description.
73 #include "MipsGenDAGISel.inc"
74
Dan Gohman99114052009-06-03 20:30:14 +000075 /// getTargetMachine - Return a reference to the TargetMachine, casted
76 /// to the target-specific type.
77 const MipsTargetMachine &getTargetMachine() {
78 return static_cast<const MipsTargetMachine &>(TM);
79 }
80
81 /// getInstrInfo - Return a reference to the TargetInstrInfo, casted
82 /// to the target-specific type.
83 const MipsInstrInfo *getInstrInfo() {
84 return getTargetMachine().getInstrInfo();
85 }
86
87 SDNode *getGlobalBaseReg();
Akira Hatanaka2fd04752011-12-20 23:10:57 +000088
89 std::pair<SDNode*, SDNode*> SelectMULT(SDNode *N, unsigned Opc, DebugLoc dl,
90 EVT Ty, bool HasLo, bool HasHi);
91
Dan Gohmaneeb3a002010-01-05 01:24:18 +000092 SDNode *Select(SDNode *N);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000093
94 // Complex Pattern.
Akira Hatanaka44b6c712012-02-28 02:55:02 +000095 bool SelectAddr(SDNode *Parent, SDValue N, SDValue &Base, SDValue &Offset);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000096
Akira Hatanakabd150902011-12-07 20:15:01 +000097 // getImm - Return a target constant with the specified value.
Akira Hatanaka4d0eb632011-12-07 20:10:24 +000098 inline SDValue getImm(const SDNode *Node, unsigned Imm) {
99 return CurDAG->getTargetConstant(Imm, Node->getValueType(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000100 }
Akira Hatanaka21afc632011-06-21 00:40:49 +0000101
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000102 void InitGlobalBaseReg(MachineFunction &MF);
103
Akira Hatanaka21afc632011-06-21 00:40:49 +0000104 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
105 char ConstraintCode,
106 std::vector<SDValue> &OutOps);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000107};
108
109}
110
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000111// Insert instructions to initialize the global base register in the
112// first MBB of the function. When the ABI is O32 and the relocation model is
113// PIC, the necessary instructions are emitted later to prevent optimization
114// passes from moving them.
115void MipsDAGToDAGISel::InitGlobalBaseReg(MachineFunction &MF) {
116 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Jia Liubb481f82012-02-28 07:46:26 +0000117
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000118 if (!MipsFI->globalBaseRegSet())
119 return;
120
121 MachineBasicBlock &MBB = MF.front();
122 MachineBasicBlock::iterator I = MBB.begin();
123 MachineRegisterInfo &RegInfo = MF.getRegInfo();
124 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
125 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
126 unsigned V0, V1, GlobalBaseReg = MipsFI->getGlobalBaseReg();
127 bool FixGlobalBaseReg = MipsFI->globalBaseRegFixed();
128
Akira Hatanakab75673b2012-02-28 03:17:38 +0000129 if (Subtarget.isABI_O32() && FixGlobalBaseReg)
130 // $gp is the global base register.
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000131 V0 = V1 = GlobalBaseReg;
132 else {
133 const TargetRegisterClass *RC;
134 RC = Subtarget.isABI_N64() ?
Jia Liubb481f82012-02-28 07:46:26 +0000135 Mips::CPU64RegsRegisterClass : Mips::CPURegsRegisterClass;
136
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000137 V0 = RegInfo.createVirtualRegister(RC);
138 V1 = RegInfo.createVirtualRegister(RC);
139 }
140
141 if (Subtarget.isABI_N64()) {
142 MF.getRegInfo().addLiveIn(Mips::T9_64);
143
144 // lui $v0, %hi(%neg(%gp_rel(fname)))
145 // daddu $v1, $v0, $t9
146 // daddiu $globalbasereg, $v1, %lo(%neg(%gp_rel(fname)))
147 const GlobalValue *FName = MF.getFunction();
148 BuildMI(MBB, I, DL, TII.get(Mips::LUi64), V0)
149 .addGlobalAddress(FName, 0, MipsII::MO_GPOFF_HI);
150 BuildMI(MBB, I, DL, TII.get(Mips::DADDu), V1).addReg(V0).addReg(Mips::T9_64);
151 BuildMI(MBB, I, DL, TII.get(Mips::DADDiu), GlobalBaseReg).addReg(V1)
152 .addGlobalAddress(FName, 0, MipsII::MO_GPOFF_LO);
153 } else if (MF.getTarget().getRelocationModel() == Reloc::Static) {
154 // Set global register to __gnu_local_gp.
155 //
156 // lui $v0, %hi(__gnu_local_gp)
157 // addiu $globalbasereg, $v0, %lo(__gnu_local_gp)
158 BuildMI(MBB, I, DL, TII.get(Mips::LUi), V0)
159 .addExternalSymbol("__gnu_local_gp", MipsII::MO_ABS_HI);
160 BuildMI(MBB, I, DL, TII.get(Mips::ADDiu), GlobalBaseReg).addReg(V0)
161 .addExternalSymbol("__gnu_local_gp", MipsII::MO_ABS_LO);
162 } else {
163 MF.getRegInfo().addLiveIn(Mips::T9);
164
165 if (Subtarget.isABI_N32()) {
166 // lui $v0, %hi(%neg(%gp_rel(fname)))
167 // addu $v1, $v0, $t9
168 // addiu $globalbasereg, $v1, %lo(%neg(%gp_rel(fname)))
169 const GlobalValue *FName = MF.getFunction();
170 BuildMI(MBB, I, DL, TII.get(Mips::LUi), V0)
171 .addGlobalAddress(FName, 0, MipsII::MO_GPOFF_HI);
172 BuildMI(MBB, I, DL, TII.get(Mips::ADDu), V1).addReg(V0).addReg(Mips::T9);
173 BuildMI(MBB, I, DL, TII.get(Mips::ADDiu), GlobalBaseReg).addReg(V1)
174 .addGlobalAddress(FName, 0, MipsII::MO_GPOFF_LO);
175 } else if (!MipsFI->globalBaseRegFixed()) {
176 assert(Subtarget.isABI_O32());
177
178 BuildMI(MBB, I, DL, TII.get(Mips::SETGP2), GlobalBaseReg)
179 .addReg(Mips::T9);
180 }
Jia Liubb481f82012-02-28 07:46:26 +0000181 }
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000182}
183
184bool MipsDAGToDAGISel::runOnMachineFunction(MachineFunction &MF) {
185 bool Ret = SelectionDAGISel::runOnMachineFunction(MF);
Jia Liubb481f82012-02-28 07:46:26 +0000186
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000187 InitGlobalBaseReg(MF);
188
189 return Ret;
190}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000191
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000192/// getGlobalBaseReg - Output the instructions required to put the
193/// GOT address into a register.
Dan Gohman99114052009-06-03 20:30:14 +0000194SDNode *MipsDAGToDAGISel::getGlobalBaseReg() {
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000195 unsigned GlobalBaseReg = MF->getInfo<MipsFunctionInfo>()->getGlobalBaseReg();
Dan Gohman99114052009-06-03 20:30:14 +0000196 return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).getNode();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000197}
198
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000199/// ComplexPattern used on MipsInstrInfo
200/// Used on Mips Load/Store instructions
201bool MipsDAGToDAGISel::
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000202SelectAddr(SDNode *Parent, SDValue Addr, SDValue &Base, SDValue &Offset) {
Akira Hatanaka381e97d2011-10-11 00:44:20 +0000203 EVT ValTy = Addr.getValueType();
Akira Hatanaka381e97d2011-10-11 00:44:20 +0000204
Akira Hatanakadfa27ae2012-03-01 22:12:30 +0000205 // If Parent is an unaligned f32 load or store, select a (base + index)
206 // floating point load/store instruction (luxc1 or suxc1).
207 const LSBaseSDNode* LS = 0;
208
209 if (Parent && (LS = dyn_cast<LSBaseSDNode>(Parent))) {
210 EVT VT = LS->getMemoryVT();
211
212 if (VT.getSizeInBits() / 8 > LS->getAlignment()) {
213 assert(TLI.allowsUnalignedMemoryAccesses(VT) &&
214 "Unaligned loads/stores not supported for this type.");
215 if (VT == MVT::f32)
216 return false;
217 }
218 }
219
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000220 // if Address is FI, get the TargetFrameIndex.
221 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Addr)) {
Akira Hatanaka381e97d2011-10-11 00:44:20 +0000222 Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), ValTy);
223 Offset = CurDAG->getTargetConstant(0, ValTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000224 return true;
225 }
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000226
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000227 // on PIC code Load GA
Akira Hatanaka6df7e232011-12-09 01:53:17 +0000228 if (Addr.getOpcode() == MipsISD::Wrapper) {
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000229 Base = Addr.getOperand(0);
230 Offset = Addr.getOperand(1);
Akira Hatanakaca074792011-12-08 20:34:32 +0000231 return true;
232 }
233
234 if (TM.getRelocationModel() != Reloc::PIC_) {
Bill Wendling056292f2008-09-16 21:48:12 +0000235 if ((Addr.getOpcode() == ISD::TargetExternalSymbol ||
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000236 Addr.getOpcode() == ISD::TargetGlobalAddress))
237 return false;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000238 }
239
Akira Hatanaka5e069032011-06-02 01:03:14 +0000240 // Addresses of the form FI+const or FI|const
241 if (CurDAG->isBaseWithConstantOffset(Addr)) {
242 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Addr.getOperand(1));
243 if (isInt<16>(CN->getSExtValue())) {
244
245 // If the first operand is a FI, get the TargetFI Node
246 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>
247 (Addr.getOperand(0)))
Akira Hatanaka381e97d2011-10-11 00:44:20 +0000248 Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), ValTy);
Akira Hatanaka5e069032011-06-02 01:03:14 +0000249 else
250 Base = Addr.getOperand(0);
251
Akira Hatanaka381e97d2011-10-11 00:44:20 +0000252 Offset = CurDAG->getTargetConstant(CN->getZExtValue(), ValTy);
Akira Hatanaka5e069032011-06-02 01:03:14 +0000253 return true;
254 }
255 }
256
Bruno Cardoso Lopes7ff6fa22007-08-18 02:16:30 +0000257 // Operand is a result from an ADD.
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000258 if (Addr.getOpcode() == ISD::ADD) {
Bruno Cardoso Lopes6e0b6582009-11-16 04:33:42 +0000259 // When loading from constant pools, load the lower address part in
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000260 // the instruction itself. Example, instead of:
Bruno Cardoso Lopes6e0b6582009-11-16 04:33:42 +0000261 // lui $2, %hi($CPI1_0)
262 // addiu $2, $2, %lo($CPI1_0)
263 // lwc1 $f0, 0($2)
264 // Generate:
265 // lui $2, %hi($CPI1_0)
266 // lwc1 $f0, %lo($CPI1_0)($2)
Akira Hatanaka89dc8d72011-12-19 19:28:37 +0000267 if (Addr.getOperand(1).getOpcode() == MipsISD::Lo) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000268 SDValue LoVal = Addr.getOperand(1);
Jia Liubb481f82012-02-28 07:46:26 +0000269 if (isa<ConstantPoolSDNode>(LoVal.getOperand(0)) ||
Akira Hatanaka8b2b7132011-06-24 17:55:19 +0000270 isa<GlobalAddressSDNode>(LoVal.getOperand(0))) {
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000271 Base = Addr.getOperand(0);
272 Offset = LoVal.getOperand(0);
273 return true;
Bruno Cardoso Lopes6e0b6582009-11-16 04:33:42 +0000274 }
275 }
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000276
Akira Hatanakadfa27ae2012-03-01 22:12:30 +0000277 // If an indexed floating point load/store can be emitted, return false.
278 if (LS && (LS->getMemoryVT() == MVT::f32 || LS->getMemoryVT() == MVT::f64) &&
279 Subtarget.hasMips32r2Or64())
280 return false;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000281 }
282
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +0000283 Base = Addr;
Akira Hatanaka381e97d2011-10-11 00:44:20 +0000284 Offset = CurDAG->getTargetConstant(0, ValTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000285 return true;
286}
287
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000288/// Select multiply instructions.
289std::pair<SDNode*, SDNode*>
Jia Liubb481f82012-02-28 07:46:26 +0000290MipsDAGToDAGISel::SelectMULT(SDNode *N, unsigned Opc, DebugLoc dl, EVT Ty,
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000291 bool HasLo, bool HasHi) {
Chad Rosiera32a08c2012-01-06 20:02:49 +0000292 SDNode *Lo = 0, *Hi = 0;
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000293 SDNode *Mul = CurDAG->getMachineNode(Opc, dl, MVT::Glue, N->getOperand(0),
294 N->getOperand(1));
295 SDValue InFlag = SDValue(Mul, 0);
296
297 if (HasLo) {
298 Lo = CurDAG->getMachineNode(Ty == MVT::i32 ? Mips::MFLO : Mips::MFLO64, dl,
299 Ty, MVT::Glue, InFlag);
300 InFlag = SDValue(Lo, 1);
301 }
302 if (HasHi)
303 Hi = CurDAG->getMachineNode(Ty == MVT::i32 ? Mips::MFHI : Mips::MFHI64, dl,
304 Ty, InFlag);
Jia Liubb481f82012-02-28 07:46:26 +0000305
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000306 return std::make_pair(Lo, Hi);
307}
308
309
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000310/// Select instructions not customized! Used for
311/// expanded, promoted and normal instructions
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000312SDNode* MipsDAGToDAGISel::Select(SDNode *Node) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000313 unsigned Opcode = Node->getOpcode();
Dale Johannesena05dca42009-02-04 23:02:30 +0000314 DebugLoc dl = Node->getDebugLoc();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000315
316 // Dump information about the Node being selected
Chris Lattner7c306da2010-03-02 06:34:30 +0000317 DEBUG(errs() << "Selecting: "; Node->dump(CurDAG); errs() << "\n");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000318
319 // If we have a custom node, we already have selected!
Dan Gohmane8be6c62008-07-17 19:10:17 +0000320 if (Node->isMachineOpcode()) {
Chris Lattner7c306da2010-03-02 06:34:30 +0000321 DEBUG(errs() << "== "; Node->dump(CurDAG); errs() << "\n");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000322 return NULL;
323 }
324
325 ///
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000326 // Instruction Selection not handled by the auto-generated
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000327 // tablegen selection should be handled here.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000328 ///
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000329 EVT NodeTy = Node->getValueType(0);
330 unsigned MultOpc;
331
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000332 switch(Opcode) {
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000333 default: break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000334
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000335 case ISD::SUBE:
336 case ISD::ADDE: {
337 SDValue InFlag = Node->getOperand(2), CmpLHS;
338 unsigned Opc = InFlag.getOpcode(); (void)Opc;
339 assert(((Opc == ISD::ADDC || Opc == ISD::ADDE) ||
340 (Opc == ISD::SUBC || Opc == ISD::SUBE)) &&
341 "(ADD|SUB)E flag operand must come from (ADD|SUB)C/E insn");
Bruno Cardoso Lopes0af5e092008-06-06 06:37:31 +0000342
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000343 unsigned MOp;
344 if (Opcode == ISD::ADDE) {
345 CmpLHS = InFlag.getValue(0);
346 MOp = Mips::ADDu;
347 } else {
348 CmpLHS = InFlag.getOperand(0);
349 MOp = Mips::SUBu;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000350 }
351
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000352 SDValue Ops[] = { CmpLHS, InFlag.getOperand(1) };
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000353
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000354 SDValue LHS = Node->getOperand(0);
355 SDValue RHS = Node->getOperand(1);
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000356
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000357 EVT VT = LHS.getValueType();
358 SDNode *Carry = CurDAG->getMachineNode(Mips::SLTu, dl, VT, Ops, 2);
359 SDNode *AddCarry = CurDAG->getMachineNode(Mips::ADDu, dl, VT,
360 SDValue(Carry,0), RHS);
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000361
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000362 return CurDAG->SelectNodeTo(Node, MOp, VT, MVT::Glue,
363 LHS, SDValue(AddCarry,0));
364 }
Bruno Cardoso Lopes0af5e092008-06-06 06:37:31 +0000365
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000366 /// Mul with two results
367 case ISD::SMUL_LOHI:
368 case ISD::UMUL_LOHI: {
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000369 if (NodeTy == MVT::i32)
370 MultOpc = (Opcode == ISD::UMUL_LOHI ? Mips::MULTu : Mips::MULT);
371 else
372 MultOpc = (Opcode == ISD::UMUL_LOHI ? Mips::DMULTu : Mips::DMULT);
Bruno Cardoso Lopes0af5e092008-06-06 06:37:31 +0000373
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000374 std::pair<SDNode*, SDNode*> LoHi = SelectMULT(Node, MultOpc, dl, NodeTy,
375 true, true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000376
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000377 if (!SDValue(Node, 0).use_empty())
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000378 ReplaceUses(SDValue(Node, 0), SDValue(LoHi.first, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000379
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000380 if (!SDValue(Node, 1).use_empty())
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000381 ReplaceUses(SDValue(Node, 1), SDValue(LoHi.second, 0));
Bruno Cardoso Lopes0af5e092008-06-06 06:37:31 +0000382
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000383 return NULL;
384 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000385
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000386 /// Special Muls
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000387 case ISD::MUL: {
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000388 // Mips32 has a 32-bit three operand mul instruction.
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000389 if (Subtarget.hasMips32() && NodeTy == MVT::i32)
Bruno Cardoso Lopesa8173b92009-11-13 18:49:59 +0000390 break;
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000391 return SelectMULT(Node, NodeTy == MVT::i32 ? Mips::MULT : Mips::DMULT,
392 dl, NodeTy, true, false).first;
393 }
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000394 case ISD::MULHS:
395 case ISD::MULHU: {
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000396 if (NodeTy == MVT::i32)
397 MultOpc = (Opcode == ISD::MULHU ? Mips::MULTu : Mips::MULT);
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000398 else
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000399 MultOpc = (Opcode == ISD::MULHU ? Mips::DMULTu : Mips::DMULT);
400
401 return SelectMULT(Node, MultOpc, dl, NodeTy, false, true).second;
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000402 }
Bruno Cardoso Lopesa8173b92009-11-13 18:49:59 +0000403
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000404 // Get target GOT address.
405 case ISD::GLOBAL_OFFSET_TABLE:
406 return getGlobalBaseReg();
Akira Hatanakaca074792011-12-08 20:34:32 +0000407
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000408 case ISD::ConstantFP: {
409 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(Node);
410 if (Node->getValueType(0) == MVT::f64 && CN->isExactlyValue(+0.0)) {
411 if (Subtarget.hasMips64()) {
412 SDValue Zero = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
413 Mips::ZERO_64, MVT::i64);
414 return CurDAG->getMachineNode(Mips::DMTC1, dl, MVT::f64, Zero);
Akira Hatanakaca074792011-12-08 20:34:32 +0000415 }
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000416
417 SDValue Zero = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
418 Mips::ZERO, MVT::i32);
419 return CurDAG->getMachineNode(Mips::BuildPairF64, dl, MVT::f64, Zero,
420 Zero);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000421 }
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000422 break;
423 }
424
Akira Hatanaka57fa3822012-01-25 03:01:35 +0000425 case ISD::Constant: {
426 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Node);
427 unsigned Size = CN->getValueSizeInBits(0);
428
429 if (Size == 32)
430 break;
431
432 MipsAnalyzeImmediate AnalyzeImm;
433 int64_t Imm = CN->getSExtValue();
434
435 const MipsAnalyzeImmediate::InstSeq &Seq =
436 AnalyzeImm.Analyze(Imm, Size, false);
Jia Liubb481f82012-02-28 07:46:26 +0000437
Akira Hatanaka57fa3822012-01-25 03:01:35 +0000438 MipsAnalyzeImmediate::InstSeq::const_iterator Inst = Seq.begin();
439 DebugLoc DL = CN->getDebugLoc();
440 SDNode *RegOpnd;
441 SDValue ImmOpnd = CurDAG->getTargetConstant(SignExtend64<16>(Inst->ImmOpnd),
442 MVT::i64);
443
444 // The first instruction can be a LUi which is different from other
445 // instructions (ADDiu, ORI and SLL) in that it does not have a register
446 // operand.
447 if (Inst->Opc == Mips::LUi64)
448 RegOpnd = CurDAG->getMachineNode(Inst->Opc, DL, MVT::i64, ImmOpnd);
449 else
450 RegOpnd =
451 CurDAG->getMachineNode(Inst->Opc, DL, MVT::i64,
452 CurDAG->getRegister(Mips::ZERO_64, MVT::i64),
453 ImmOpnd);
454
455 // The remaining instructions in the sequence are handled here.
456 for (++Inst; Inst != Seq.end(); ++Inst) {
457 ImmOpnd = CurDAG->getTargetConstant(SignExtend64<16>(Inst->ImmOpnd),
458 MVT::i64);
459 RegOpnd = CurDAG->getMachineNode(Inst->Opc, DL, MVT::i64,
460 SDValue(RegOpnd, 0), ImmOpnd);
461 }
462
463 return RegOpnd;
464 }
465
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000466 case MipsISD::ThreadPointer: {
467 EVT PtrVT = TLI.getPointerTy();
468 unsigned RdhwrOpc, SrcReg, DestReg;
469
470 if (PtrVT == MVT::i32) {
471 RdhwrOpc = Mips::RDHWR;
472 SrcReg = Mips::HWR29;
473 DestReg = Mips::V1;
474 } else {
475 RdhwrOpc = Mips::RDHWR64;
476 SrcReg = Mips::HWR29_64;
477 DestReg = Mips::V1_64;
478 }
Jia Liubb481f82012-02-28 07:46:26 +0000479
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000480 SDNode *Rdhwr =
481 CurDAG->getMachineNode(RdhwrOpc, Node->getDebugLoc(),
482 Node->getValueType(0),
483 CurDAG->getRegister(SrcReg, PtrVT));
484 SDValue Chain = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, DestReg,
485 SDValue(Rdhwr, 0));
486 SDValue ResNode = CurDAG->getCopyFromReg(Chain, dl, DestReg, PtrVT);
487 ReplaceUses(SDValue(Node, 0), ResNode);
488 return ResNode.getNode();
489 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000490 }
491
492 // Select the default instruction
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000493 SDNode *ResNode = SelectCode(Node);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000494
Chris Lattner7c306da2010-03-02 06:34:30 +0000495 DEBUG(errs() << "=> ");
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000496 if (ResNode == NULL || ResNode == Node)
497 DEBUG(Node->dump(CurDAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000498 else
499 DEBUG(ResNode->dump(CurDAG));
Chris Lattner893e1c92009-08-23 06:49:22 +0000500 DEBUG(errs() << "\n");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000501 return ResNode;
502}
503
Akira Hatanaka21afc632011-06-21 00:40:49 +0000504bool MipsDAGToDAGISel::
505SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
506 std::vector<SDValue> &OutOps) {
507 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
508 OutOps.push_back(Op);
509 return false;
510}
511
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000512/// createMipsISelDag - This pass converts a legalized DAG into a
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000513/// MIPS-specific DAG, ready for instruction scheduling.
514FunctionPass *llvm::createMipsISelDag(MipsTargetMachine &TM) {
515 return new MipsDAGToDAGISel(TM);
516}