blob: 37f71b25af9f4ec5f5fe47ba57648472f4e64332 [file] [log] [blame]
Andrew Lenharth886470e2005-01-24 18:45:41 +00001//===-- AlphaTargetMachine.cpp - Define TargetMachine for Alpha -----------===//
Misha Brukman4633f1c2005-04-21 23:13:11 +00002//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman4633f1c2005-04-21 23:13:11 +00007//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00008//===----------------------------------------------------------------------===//
Misha Brukman4633f1c2005-04-21 23:13:11 +00009//
Andrew Lenharth304d0f32005-01-22 23:41:55 +000010//
11//===----------------------------------------------------------------------===//
12
13#include "Alpha.h"
Andrew Lenharth0934ae02005-07-22 20:52:16 +000014#include "AlphaJITInfo.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000015#include "AlphaTargetMachine.h"
Andrew Lenharth2f401632005-02-01 20:35:11 +000016#include "llvm/Module.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000017#include "llvm/CodeGen/Passes.h"
18#include "llvm/Target/TargetOptions.h"
19#include "llvm/Target/TargetMachineRegistry.h"
20#include "llvm/Transforms/Scalar.h"
Andrew Lenharth120ab482005-09-29 22:54:56 +000021#include "llvm/Support/Debug.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000022#include <iostream>
Andrew Lenharth2f401632005-02-01 20:35:11 +000023
Andrew Lenharth304d0f32005-01-22 23:41:55 +000024using namespace llvm;
25
26namespace {
27 // Register the targets
28 RegisterTarget<AlphaTargetMachine> X("alpha", " Alpha (incomplete)");
29}
30
Andrew Lenharthe4f161c2005-03-02 17:21:38 +000031namespace llvm {
Misha Brukman4633f1c2005-04-21 23:13:11 +000032 cl::opt<bool> EnableAlphaLSR("enable-lsr-for-alpha",
33 cl::desc("Enable LSR for Alpha (beta option!)"),
Andrew Lenharthe4f161c2005-03-02 17:21:38 +000034 cl::Hidden);
Andrew Lenharth4907d222005-10-20 00:28:31 +000035 cl::opt<bool> EnableAlphaDAG("enable-dag-isel-for-alpha",
36 cl::desc("Enable DAG ISEL for Alpha (beta option!)"),
37 cl::Hidden);
Andrew Lenharthe4f161c2005-03-02 17:21:38 +000038}
39
Andrew Lenharth2f401632005-02-01 20:35:11 +000040unsigned AlphaTargetMachine::getModuleMatchQuality(const Module &M) {
41 // We strongly match "alpha*".
42 std::string TT = M.getTargetTriple();
43 if (TT.size() >= 5 && TT[0] == 'a' && TT[1] == 'l' && TT[2] == 'p' &&
44 TT[3] == 'h' && TT[4] == 'a')
45 return 20;
46
47 if (M.getEndianness() == Module::LittleEndian &&
48 M.getPointerSize() == Module::Pointer64)
49 return 10; // Weak match
50 else if (M.getEndianness() != Module::AnyEndianness ||
51 M.getPointerSize() != Module::AnyPointerSize)
52 return 0; // Match for some other target
53
54 return 0;
55}
56
Andrew Lenharth0934ae02005-07-22 20:52:16 +000057unsigned AlphaTargetMachine::getJITMatchQuality() {
Andrew Lenharth38396f82005-07-22 21:00:30 +000058#ifdef __alpha
Andrew Lenharth0934ae02005-07-22 20:52:16 +000059 return 10;
60#else
61 return 0;
62#endif
63}
64
Jim Laskeyb1e11802005-09-01 21:38:21 +000065AlphaTargetMachine::AlphaTargetMachine(const Module &M, IntrinsicLowering *IL,
66 const std::string &FS)
Misha Brukman4633f1c2005-04-21 23:13:11 +000067 : TargetMachine("alpha", IL, true),
Andrew Lenharthdc7c0b82005-08-03 22:33:21 +000068 FrameInfo(TargetFrameInfo::StackGrowsDown, 16, 0),
Andrew Lenharth120ab482005-09-29 22:54:56 +000069 JITInfo(*this),
70 Subtarget(M, FS)
71{
72 DEBUG(std::cerr << "FS is " << FS << "\n");
73}
Andrew Lenharth304d0f32005-01-22 23:41:55 +000074
Chris Lattner0431c962005-06-25 02:48:37 +000075/// addPassesToEmitFile - Add passes to the specified pass manager to implement
76/// a static compiler for this target.
Andrew Lenharth304d0f32005-01-22 23:41:55 +000077///
Chris Lattner0431c962005-06-25 02:48:37 +000078bool AlphaTargetMachine::addPassesToEmitFile(PassManager &PM,
79 std::ostream &Out,
80 CodeGenFileType FileType) {
81 if (FileType != TargetMachine::AssemblyFile) return true;
Misha Brukman4633f1c2005-04-21 23:13:11 +000082
Andrew Lenharthf3f475e2005-03-03 19:03:21 +000083 if (EnableAlphaLSR) {
Andrew Lenharthe4f161c2005-03-02 17:21:38 +000084 PM.add(createLoopStrengthReducePass());
Andrew Lenharthf3f475e2005-03-03 19:03:21 +000085 PM.add(createCFGSimplificationPass());
86 }
Andrew Lenharthe4f161c2005-03-02 17:21:38 +000087
Andrew Lenharth304d0f32005-01-22 23:41:55 +000088 // FIXME: Implement efficient support for garbage collection intrinsics.
89 PM.add(createLowerGCPass());
90
91 // FIXME: Implement the invoke/unwind instructions!
92 PM.add(createLowerInvokePass());
93
94 // FIXME: Implement the switch instruction in the instruction selector!
95 PM.add(createLowerSwitchPass());
96
Andrew Lenharth304d0f32005-01-22 23:41:55 +000097 // Make sure that no unreachable blocks are instruction selected.
98 PM.add(createUnreachableBlockEliminationPass());
99
Andrew Lenharth4907d222005-10-20 00:28:31 +0000100 if (EnableAlphaDAG)
101 PM.add(createAlphaISelDag(*this));
102 else
103 PM.add(createAlphaPatternInstructionSelector(*this));
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000104
105 if (PrintMachineCode)
106 PM.add(createMachineFunctionPrinterPass(&std::cerr));
107
108 PM.add(createRegisterAllocator());
109
110 if (PrintMachineCode)
111 PM.add(createMachineFunctionPrinterPass(&std::cerr));
112
113 PM.add(createPrologEpilogCodeInserter());
Misha Brukman4633f1c2005-04-21 23:13:11 +0000114
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000115 // Must run branch selection immediately preceding the asm printer
116 //PM.add(createAlphaBranchSelectionPass());
Misha Brukman4633f1c2005-04-21 23:13:11 +0000117
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000118 PM.add(createAlphaCodePrinterPass(Out, *this));
Misha Brukman4633f1c2005-04-21 23:13:11 +0000119
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000120 PM.add(createMachineCodeDeleter());
121 return false;
122}
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000123
124void AlphaJITInfo::addPassesToJITCompile(FunctionPassManager &PM) {
125
126 if (EnableAlphaLSR) {
127 PM.add(createLoopStrengthReducePass());
128 PM.add(createCFGSimplificationPass());
129 }
130
131 // FIXME: Implement efficient support for garbage collection intrinsics.
132 PM.add(createLowerGCPass());
133
134 // FIXME: Implement the invoke/unwind instructions!
135 PM.add(createLowerInvokePass());
136
137 // FIXME: Implement the switch instruction in the instruction selector!
138 PM.add(createLowerSwitchPass());
139
140 // Make sure that no unreachable blocks are instruction selected.
141 PM.add(createUnreachableBlockEliminationPass());
142
143 PM.add(createAlphaPatternInstructionSelector(TM));
144
145 if (PrintMachineCode)
146 PM.add(createMachineFunctionPrinterPass(&std::cerr));
147
148 PM.add(createRegisterAllocator());
149
150 if (PrintMachineCode)
151 PM.add(createMachineFunctionPrinterPass(&std::cerr));
152
153 PM.add(createPrologEpilogCodeInserter());
154
155 // Must run branch selection immediately preceding the asm printer
156 //PM.add(createAlphaBranchSelectionPass());
157
158}
159
160bool AlphaTargetMachine::addPassesToEmitMachineCode(FunctionPassManager &PM,
161 MachineCodeEmitter &MCE) {
162 PM.add(createAlphaCodeEmitterPass(MCE));
163 // Delete machine code for this function
164 PM.add(createMachineCodeDeleter());
165 return false;
166}