blob: 4bd20479ff790b8be66cfbb74a2f466d387aa606 [file] [log] [blame]
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001//===-- TwoAddressInstructionPass.cpp - Two-Address instruction pass ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Alkis Evlogimenos50c047d2004-01-04 23:09:24 +000010// This file implements the TwoAddress instruction pass which is used
11// by most register allocators. Two-Address instructions are rewritten
12// from:
13//
14// A = B op C
15//
16// to:
17//
18// A = B
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000019// A op= C
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000020//
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000021// Note that if a register allocator chooses to use this pass, that it
22// has to be capable of handling the non-SSA nature of these rewritten
23// virtual registers.
24//
25// It is also worth noting that the duplicate operand of the two
26// address instruction is removed.
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000027//
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000028//===----------------------------------------------------------------------===//
29
30#define DEBUG_TYPE "twoaddrinstr"
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000031#include "llvm/CodeGen/Passes.h"
Chris Lattner1e313632004-07-21 23:17:57 +000032#include "llvm/Function.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000033#include "llvm/CodeGen/LiveVariables.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000034#include "llvm/CodeGen/MachineFunctionPass.h"
35#include "llvm/CodeGen/MachineInstr.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000036#include "llvm/CodeGen/SSARegMap.h"
37#include "llvm/Target/MRegisterInfo.h"
38#include "llvm/Target/TargetInstrInfo.h"
39#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000040#include "llvm/Support/Debug.h"
41#include "llvm/ADT/Statistic.h"
42#include "llvm/ADT/STLExtras.h"
Chris Lattner2c2c6c62006-01-22 23:41:00 +000043#include <iostream>
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000044using namespace llvm;
45
46namespace {
Chris Lattnercfa0f2e2005-01-02 02:34:12 +000047 Statistic<> NumTwoAddressInstrs("twoaddressinstruction",
Misha Brukman75fa4e42004-07-22 15:26:23 +000048 "Number of two-address instructions");
Chris Lattnercfa0f2e2005-01-02 02:34:12 +000049 Statistic<> NumCommuted("twoaddressinstruction",
Chris Lattnerc60e6022005-10-26 18:41:41 +000050 "Number of instructions commuted to coalesce");
Chris Lattnercfa0f2e2005-01-02 02:34:12 +000051 Statistic<> NumConvertedTo3Addr("twoaddressinstruction",
52 "Number of instructions promoted to 3-address");
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000053
Misha Brukman75fa4e42004-07-22 15:26:23 +000054 struct TwoAddressInstructionPass : public MachineFunctionPass {
55 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000056
Misha Brukman75fa4e42004-07-22 15:26:23 +000057 /// runOnMachineFunction - pass entry point
58 bool runOnMachineFunction(MachineFunction&);
59 };
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000060
Misha Brukmanedf128a2005-04-21 22:36:52 +000061 RegisterPass<TwoAddressInstructionPass>
Misha Brukman75fa4e42004-07-22 15:26:23 +000062 X("twoaddressinstruction", "Two-Address instruction pass");
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000063};
64
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000065const PassInfo *llvm::TwoAddressInstructionPassID = X.getPassInfo();
66
Misha Brukman75fa4e42004-07-22 15:26:23 +000067void TwoAddressInstructionPass::getAnalysisUsage(AnalysisUsage &AU) const {
Chris Lattnercfa0f2e2005-01-02 02:34:12 +000068 AU.addRequired<LiveVariables>();
Misha Brukman75fa4e42004-07-22 15:26:23 +000069 AU.addPreserved<LiveVariables>();
70 AU.addPreservedID(PHIEliminationID);
71 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000072}
73
74/// runOnMachineFunction - Reduce two-address instructions to two
Chris Lattner163c1e72004-01-31 21:14:04 +000075/// operands.
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000076///
Chris Lattner163c1e72004-01-31 21:14:04 +000077bool TwoAddressInstructionPass::runOnMachineFunction(MachineFunction &MF) {
Misha Brukman75fa4e42004-07-22 15:26:23 +000078 DEBUG(std::cerr << "Machine Function\n");
79 const TargetMachine &TM = MF.getTarget();
80 const MRegisterInfo &MRI = *TM.getRegisterInfo();
81 const TargetInstrInfo &TII = *TM.getInstrInfo();
Chris Lattnercfa0f2e2005-01-02 02:34:12 +000082 LiveVariables &LV = getAnalysis<LiveVariables>();
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000083
Misha Brukman75fa4e42004-07-22 15:26:23 +000084 bool MadeChange = false;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000085
Misha Brukman75fa4e42004-07-22 15:26:23 +000086 DEBUG(std::cerr << "********** REWRITING TWO-ADDR INSTRS **********\n");
87 DEBUG(std::cerr << "********** Function: "
88 << MF.getFunction()->getName() << '\n');
Alkis Evlogimenos3a9986f2004-02-18 00:35:06 +000089
Misha Brukman75fa4e42004-07-22 15:26:23 +000090 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
91 mbbi != mbbe; ++mbbi) {
92 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
93 mi != me; ++mi) {
94 unsigned opcode = mi->getOpcode();
Chris Lattner163c1e72004-01-31 21:14:04 +000095
Misha Brukman75fa4e42004-07-22 15:26:23 +000096 // ignore if it is not a two-address instruction
97 if (!TII.isTwoAddrInstr(opcode))
98 continue;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000099
Chris Lattnercfa0f2e2005-01-02 02:34:12 +0000100 ++NumTwoAddressInstrs;
Misha Brukman75fa4e42004-07-22 15:26:23 +0000101 DEBUG(std::cerr << '\t'; mi->print(std::cerr, &TM));
102 assert(mi->getOperand(1).isRegister() && mi->getOperand(1).getReg() &&
103 mi->getOperand(1).isUse() && "two address instruction invalid");
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000104
Misha Brukman75fa4e42004-07-22 15:26:23 +0000105 // if the two operands are the same we just remove the use
106 // and mark the def as def&use, otherwise we have to insert a copy.
107 if (mi->getOperand(0).getReg() != mi->getOperand(1).getReg()) {
108 // rewrite:
109 // a = b op c
110 // to:
111 // a = b
112 // a = a op c
113 unsigned regA = mi->getOperand(0).getReg();
114 unsigned regB = mi->getOperand(1).getReg();
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000115
Misha Brukman75fa4e42004-07-22 15:26:23 +0000116 assert(MRegisterInfo::isVirtualRegister(regA) &&
117 MRegisterInfo::isVirtualRegister(regB) &&
118 "cannot update physical register live information");
Chris Lattner6b507672004-01-31 21:21:43 +0000119
Chris Lattner1e313632004-07-21 23:17:57 +0000120#ifndef NDEBUG
Chris Lattnercfa0f2e2005-01-02 02:34:12 +0000121 // First, verify that we do not have a use of a in the instruction (a =
122 // b + a for example) because our transformation will not work. This
123 // should never occur because we are in SSA form.
Misha Brukman75fa4e42004-07-22 15:26:23 +0000124 for (unsigned i = 1; i != mi->getNumOperands(); ++i)
125 assert(!mi->getOperand(i).isRegister() ||
126 mi->getOperand(i).getReg() != regA);
Chris Lattner1e313632004-07-21 23:17:57 +0000127#endif
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000128
Chris Lattnercfa0f2e2005-01-02 02:34:12 +0000129 // If this instruction is not the killing user of B, see if we can
130 // rearrange the code to make it so. Making it the killing user will
Chris Lattnerc60e6022005-10-26 18:41:41 +0000131 // allow us to coalesce A and B together, eliminating the copy we are
Chris Lattnercfa0f2e2005-01-02 02:34:12 +0000132 // about to insert.
133 if (!LV.KillsRegister(mi, regB)) {
134 const TargetInstrDescriptor &TID = TII.get(opcode);
135
136 // If this instruction is commutative, check to see if C dies. If so,
137 // swap the B and C operands. This makes the live ranges of A and C
138 // joinable.
139 if (TID.Flags & M_COMMUTABLE) {
140 assert(mi->getOperand(2).isRegister() &&
141 "Not a proper commutative instruction!");
142 unsigned regC = mi->getOperand(2).getReg();
143 if (LV.KillsRegister(mi, regC)) {
144 DEBUG(std::cerr << "2addr: COMMUTING : " << *mi);
Chris Lattnerc71d6942005-01-19 07:08:42 +0000145 MachineInstr *NewMI = TII.commuteInstruction(mi);
146 if (NewMI == 0) {
147 DEBUG(std::cerr << "2addr: COMMUTING FAILED!\n");
148 } else {
149 DEBUG(std::cerr << "2addr: COMMUTED TO: " << *NewMI);
150 // If the instruction changed to commute it, update livevar.
151 if (NewMI != mi) {
152 LV.instructionChanged(mi, NewMI); // Update live variables
153 mbbi->insert(mi, NewMI); // Insert the new inst
154 mbbi->erase(mi); // Nuke the old inst.
155 mi = NewMI;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000156 }
Chris Lattnerc71d6942005-01-19 07:08:42 +0000157
158 ++NumCommuted;
159 regB = regC;
160 goto InstructionRearranged;
161 }
Chris Lattnercfa0f2e2005-01-02 02:34:12 +0000162 }
163 }
164 // If this instruction is potentially convertible to a true
Misha Brukmanedf128a2005-04-21 22:36:52 +0000165 // three-address instruction,
Chris Lattnercfa0f2e2005-01-02 02:34:12 +0000166 if (TID.Flags & M_CONVERTIBLE_TO_3_ADDR)
167 if (MachineInstr *New = TII.convertToThreeAddress(mi)) {
168 DEBUG(std::cerr << "2addr: CONVERTING 2-ADDR: " << *mi);
169 DEBUG(std::cerr << "2addr: TO 3-ADDR: " << *New);
170 LV.instructionChanged(mi, New); // Update live variables
171 mbbi->insert(mi, New); // Insert the new inst
172 mbbi->erase(mi); // Nuke the old inst.
173 mi = New;
174 ++NumConvertedTo3Addr;
175 assert(!TII.isTwoAddrInstr(New->getOpcode()) &&
176 "convertToThreeAddress returned a 2-addr instruction??");
177 // Done with this instruction.
178 continue;
179 }
180 }
181 InstructionRearranged:
Misha Brukman75fa4e42004-07-22 15:26:23 +0000182 const TargetRegisterClass* rc = MF.getSSARegMap()->getRegClass(regA);
Chris Lattner078fee32004-08-15 22:14:31 +0000183 MRI.copyRegToReg(*mbbi, mi, regA, regB, rc);
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000184
Misha Brukman75fa4e42004-07-22 15:26:23 +0000185 MachineBasicBlock::iterator prevMi = prior(mi);
186 DEBUG(std::cerr << "\t\tprepend:\t"; prevMi->print(std::cerr, &TM));
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000187
Chris Lattnercfa0f2e2005-01-02 02:34:12 +0000188 // Update live variables for regA
189 LiveVariables::VarInfo& varInfo = LV.getVarInfo(regA);
190 varInfo.DefInst = prevMi;
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000191
Chris Lattnercfa0f2e2005-01-02 02:34:12 +0000192 // update live variables for regB
193 if (LV.removeVirtualRegisterKilled(regB, mbbi, mi))
194 LV.addVirtualRegisterKilled(regB, prevMi);
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000195
Chris Lattnercfa0f2e2005-01-02 02:34:12 +0000196 if (LV.removeVirtualRegisterDead(regB, mbbi, mi))
197 LV.addVirtualRegisterDead(regB, prevMi);
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000198
Misha Brukman75fa4e42004-07-22 15:26:23 +0000199 // replace all occurences of regB with regA
200 for (unsigned i = 1, e = mi->getNumOperands(); i != e; ++i) {
Misha Brukmanedf128a2005-04-21 22:36:52 +0000201 if (mi->getOperand(i).isRegister() &&
Misha Brukman75fa4e42004-07-22 15:26:23 +0000202 mi->getOperand(i).getReg() == regB)
Chris Lattnere53f4a02006-05-04 17:52:23 +0000203 mi->getOperand(i).setReg(regA);
Misha Brukman75fa4e42004-07-22 15:26:23 +0000204 }
205 }
206
207 assert(mi->getOperand(0).isDef());
208 mi->getOperand(0).setUse();
209 mi->RemoveOperand(1);
210 MadeChange = true;
211
212 DEBUG(std::cerr << "\t\trewrite to:\t"; mi->print(std::cerr, &TM));
213 }
214 }
215
216 return MadeChange;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000217}