blob: f72392df836179353adc3b3bbebe8a23863e71f3 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "x86-isel"
16#include "X86.h"
17#include "X86InstrBuilder.h"
18#include "X86ISelLowering.h"
Evan Cheng0729ccf2008-01-05 00:41:47 +000019#include "X86MachineFunctionInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "X86RegisterInfo.h"
21#include "X86Subtarget.h"
22#include "X86TargetMachine.h"
23#include "llvm/GlobalValue.h"
24#include "llvm/Instructions.h"
25#include "llvm/Intrinsics.h"
26#include "llvm/Support/CFG.h"
27#include "llvm/Type.h"
28#include "llvm/CodeGen/MachineConstantPool.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
34#include "llvm/Target/TargetMachine.h"
35#include "llvm/Support/Compiler.h"
36#include "llvm/Support/Debug.h"
37#include "llvm/Support/MathExtras.h"
Dale Johannesenc501c082008-08-11 23:46:25 +000038#include "llvm/Support/Streams.h"
Evan Cheng656269e2008-04-25 08:22:20 +000039#include "llvm/ADT/SmallPtrSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040#include "llvm/ADT/Statistic.h"
41#include <queue>
42#include <set>
43using namespace llvm;
44
45STATISTIC(NumFPKill , "Number of FP_REG_KILL instructions added");
46STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
47
Dan Gohmanf17a25c2007-07-18 16:29:46 +000048//===----------------------------------------------------------------------===//
49// Pattern Matcher Implementation
50//===----------------------------------------------------------------------===//
51
52namespace {
53 /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses
Dan Gohman8181bd12008-07-27 21:46:04 +000054 /// SDValue's instead of register numbers for the leaves of the matched
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055 /// tree.
56 struct X86ISelAddressMode {
57 enum {
58 RegBase,
59 FrameIndexBase
60 } BaseType;
61
62 struct { // This is really a union, discriminated by BaseType!
Dan Gohman8181bd12008-07-27 21:46:04 +000063 SDValue Reg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000064 int FrameIndex;
65 } Base;
66
Evan Cheng3b5a1272008-02-07 08:53:49 +000067 bool isRIPRel; // RIP as base?
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068 unsigned Scale;
Dan Gohman8181bd12008-07-27 21:46:04 +000069 SDValue IndexReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070 unsigned Disp;
71 GlobalValue *GV;
72 Constant *CP;
73 const char *ES;
74 int JT;
75 unsigned Align; // CP alignment.
76
77 X86ISelAddressMode()
78 : BaseType(RegBase), isRIPRel(false), Scale(1), IndexReg(), Disp(0),
79 GV(0), CP(0), ES(0), JT(-1), Align(0) {
80 }
Dale Johannesenc501c082008-08-11 23:46:25 +000081 void dump() {
82 cerr << "X86ISelAddressMode " << this << "\n";
Gabor Greife9f7f582008-08-31 15:37:04 +000083 cerr << "Base.Reg ";
84 if (Base.Reg.getNode() != 0) Base.Reg.getNode()->dump();
85 else cerr << "nul";
Dale Johannesenc501c082008-08-11 23:46:25 +000086 cerr << " Base.FrameIndex " << Base.FrameIndex << "\n";
87 cerr << "isRIPRel " << isRIPRel << " Scale" << Scale << "\n";
Gabor Greife9f7f582008-08-31 15:37:04 +000088 cerr << "IndexReg ";
89 if (IndexReg.getNode() != 0) IndexReg.getNode()->dump();
90 else cerr << "nul";
Dale Johannesenc501c082008-08-11 23:46:25 +000091 cerr << " Disp " << Disp << "\n";
92 cerr << "GV "; if (GV) GV->dump();
93 else cerr << "nul";
94 cerr << " CP "; if (CP) CP->dump();
95 else cerr << "nul";
96 cerr << "\n";
97 cerr << "ES "; if (ES) cerr << ES; else cerr << "nul";
98 cerr << " JT" << JT << " Align" << Align << "\n";
99 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000100 };
101}
102
103namespace {
104 //===--------------------------------------------------------------------===//
105 /// ISel - X86 specific code to select X86 machine instructions for
106 /// SelectionDAG operations.
107 ///
108 class VISIBILITY_HIDDEN X86DAGToDAGISel : public SelectionDAGISel {
109 /// ContainsFPCode - Every instruction we select that uses or defines a FP
110 /// register should set this to true.
111 bool ContainsFPCode;
112
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000113 /// TM - Keep a reference to X86TargetMachine.
114 ///
115 X86TargetMachine &TM;
116
117 /// X86Lowering - This object fully describes how to lower LLVM code to an
118 /// X86-specific SelectionDAG.
119 X86TargetLowering X86Lowering;
120
121 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
122 /// make the right decision when generating code for different targets.
123 const X86Subtarget *Subtarget;
124
125 /// GlobalBaseReg - keeps track of the virtual register mapped onto global
126 /// base register.
127 unsigned GlobalBaseReg;
128
Evan Cheng34fd4f32008-06-30 20:45:06 +0000129 /// CurBB - Current BB being isel'd.
130 ///
131 MachineBasicBlock *CurBB;
132
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000133 public:
134 X86DAGToDAGISel(X86TargetMachine &tm, bool fast)
Evan Cheng9b77cae2008-07-01 18:05:03 +0000135 : SelectionDAGISel(X86Lowering, fast),
136 ContainsFPCode(false), TM(tm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000137 X86Lowering(*TM.getTargetLowering()),
138 Subtarget(&TM.getSubtarget<X86Subtarget>()) {}
139
140 virtual bool runOnFunction(Function &Fn) {
141 // Make sure we re-emit a set of the global base reg if necessary
142 GlobalBaseReg = 0;
143 return SelectionDAGISel::runOnFunction(Fn);
144 }
145
146 virtual const char *getPassName() const {
147 return "X86 DAG->DAG Instruction Selection";
148 }
149
Evan Cheng34fd4f32008-06-30 20:45:06 +0000150 /// InstructionSelect - This callback is invoked by
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000151 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Dan Gohman14a66442008-08-23 02:25:05 +0000152 virtual void InstructionSelect();
Evan Cheng34fd4f32008-06-30 20:45:06 +0000153
154 /// InstructionSelectPostProcessing - Post processing of selected and
155 /// scheduled basic blocks.
Dan Gohmanb552df72008-07-21 20:00:07 +0000156 virtual void InstructionSelectPostProcessing();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000157
Anton Korobeynikov34ef31e2007-09-25 21:52:30 +0000158 virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF);
159
Dan Gohmand6098272007-07-24 23:00:27 +0000160 virtual bool CanBeFoldedBy(SDNode *N, SDNode *U, SDNode *Root) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161
162// Include the pieces autogenerated from the target description.
163#include "X86GenDAGISel.inc"
164
165 private:
Dan Gohman8181bd12008-07-27 21:46:04 +0000166 SDNode *Select(SDValue N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000167
Dan Gohman8181bd12008-07-27 21:46:04 +0000168 bool MatchAddress(SDValue N, X86ISelAddressMode &AM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000169 bool isRoot = true, unsigned Depth = 0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000170 bool MatchAddressBase(SDValue N, X86ISelAddressMode &AM,
Dan Gohmana60c1b32007-08-13 20:03:06 +0000171 bool isRoot, unsigned Depth);
Dan Gohman8181bd12008-07-27 21:46:04 +0000172 bool SelectAddr(SDValue Op, SDValue N, SDValue &Base,
173 SDValue &Scale, SDValue &Index, SDValue &Disp);
174 bool SelectLEAAddr(SDValue Op, SDValue N, SDValue &Base,
175 SDValue &Scale, SDValue &Index, SDValue &Disp);
176 bool SelectScalarSSELoad(SDValue Op, SDValue Pred,
177 SDValue N, SDValue &Base, SDValue &Scale,
178 SDValue &Index, SDValue &Disp,
179 SDValue &InChain, SDValue &OutChain);
180 bool TryFoldLoad(SDValue P, SDValue N,
181 SDValue &Base, SDValue &Scale,
182 SDValue &Index, SDValue &Disp);
Dan Gohman14a66442008-08-23 02:25:05 +0000183 void PreprocessForRMW();
184 void PreprocessForFPConvert();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185
186 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
187 /// inline asm expressions.
Dan Gohman8181bd12008-07-27 21:46:04 +0000188 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189 char ConstraintCode,
Dan Gohman14a66442008-08-23 02:25:05 +0000190 std::vector<SDValue> &OutOps);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000191
Anton Korobeynikov34ef31e2007-09-25 21:52:30 +0000192 void EmitSpecialCodeForMain(MachineBasicBlock *BB, MachineFrameInfo *MFI);
193
Dan Gohman8181bd12008-07-27 21:46:04 +0000194 inline void getAddressOperands(X86ISelAddressMode &AM, SDValue &Base,
195 SDValue &Scale, SDValue &Index,
196 SDValue &Disp) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ?
198 CurDAG->getTargetFrameIndex(AM.Base.FrameIndex, TLI.getPointerTy()) :
199 AM.Base.Reg;
200 Scale = getI8Imm(AM.Scale);
201 Index = AM.IndexReg;
202 // These are 32-bit even in 64-bit mode since RIP relative offset
203 // is 32-bit.
204 if (AM.GV)
205 Disp = CurDAG->getTargetGlobalAddress(AM.GV, MVT::i32, AM.Disp);
206 else if (AM.CP)
Gabor Greife9f7f582008-08-31 15:37:04 +0000207 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
208 AM.Align, AM.Disp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000209 else if (AM.ES)
Bill Wendlingfef06052008-09-16 21:48:12 +0000210 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000211 else if (AM.JT != -1)
212 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32);
213 else
214 Disp = getI32Imm(AM.Disp);
215 }
216
217 /// getI8Imm - Return a target constant with the specified value, of type
218 /// i8.
Dan Gohman8181bd12008-07-27 21:46:04 +0000219 inline SDValue getI8Imm(unsigned Imm) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220 return CurDAG->getTargetConstant(Imm, MVT::i8);
221 }
222
223 /// getI16Imm - Return a target constant with the specified value, of type
224 /// i16.
Dan Gohman8181bd12008-07-27 21:46:04 +0000225 inline SDValue getI16Imm(unsigned Imm) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 return CurDAG->getTargetConstant(Imm, MVT::i16);
227 }
228
229 /// getI32Imm - Return a target constant with the specified value, of type
230 /// i32.
Dan Gohman8181bd12008-07-27 21:46:04 +0000231 inline SDValue getI32Imm(unsigned Imm) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232 return CurDAG->getTargetConstant(Imm, MVT::i32);
233 }
234
Dan Gohmanb60482f2008-09-23 18:22:58 +0000235 /// getGlobalBaseReg - Return an SDNode that returns the value of
236 /// the global base register. Output instructions required to
237 /// initialize the global base register, if necessary.
238 ///
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000239 SDNode *getGlobalBaseReg();
240
Dan Gohmandd612bb2008-08-20 21:27:32 +0000241 /// getTruncateTo8Bit - return an SDNode that implements a subreg based
242 /// truncate of the specified operand to i8. This can be done with tablegen,
243 /// except that this code uses MVT::Flag in a tricky way that happens to
244 /// improve scheduling in some cases.
245 SDNode *getTruncateTo8Bit(SDValue N0);
Christopher Lamb0a7c8662007-08-10 21:48:46 +0000246
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000247#ifndef NDEBUG
248 unsigned Indent;
249#endif
250 };
251}
252
Gabor Greife9f7f582008-08-31 15:37:04 +0000253/// findFlagUse - Return use of MVT::Flag value produced by the specified
254/// SDNode.
Evan Cheng656269e2008-04-25 08:22:20 +0000255///
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000256static SDNode *findFlagUse(SDNode *N) {
257 unsigned FlagResNo = N->getNumValues()-1;
258 for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
Dan Gohman0c97f1d2008-07-27 20:43:25 +0000259 SDNode *User = *I;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000261 SDValue Op = User->getOperand(i);
Gabor Greif1c80d112008-08-28 21:40:38 +0000262 if (Op.getNode() == N && Op.getResNo() == FlagResNo)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263 return User;
264 }
265 }
266 return NULL;
267}
268
Evan Cheng656269e2008-04-25 08:22:20 +0000269/// findNonImmUse - Return true by reference in "found" if "Use" is an
270/// non-immediate use of "Def". This function recursively traversing
271/// up the operand chain ignoring certain nodes.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272static void findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse,
Dan Gohman602d44a2008-09-17 01:39:10 +0000273 SDNode *Root, bool &found,
Evan Cheng656269e2008-04-25 08:22:20 +0000274 SmallPtrSet<SDNode*, 16> &Visited) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000275 if (found ||
276 Use->getNodeId() > Def->getNodeId() ||
Evan Cheng656269e2008-04-25 08:22:20 +0000277 !Visited.insert(Use))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278 return;
Evan Cheng656269e2008-04-25 08:22:20 +0000279
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280 for (unsigned i = 0, e = Use->getNumOperands(); !found && i != e; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000281 SDNode *N = Use->getOperand(i).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282 if (N == Def) {
Dan Gohman602d44a2008-09-17 01:39:10 +0000283 if (Use == ImmedUse || Use == Root)
Evan Cheng9ea310c2008-04-25 08:55:28 +0000284 continue; // We are not looking for immediate use.
Dan Gohman602d44a2008-09-17 01:39:10 +0000285 assert(N != Root);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286 found = true;
287 break;
288 }
Evan Cheng656269e2008-04-25 08:22:20 +0000289
290 // Traverse up the operand chain.
Dan Gohman602d44a2008-09-17 01:39:10 +0000291 findNonImmUse(N, Def, ImmedUse, Root, found, Visited);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000292 }
293}
294
295/// isNonImmUse - Start searching from Root up the DAG to check is Def can
296/// be reached. Return true if that's the case. However, ignore direct uses
297/// by ImmedUse (which would be U in the example illustrated in
298/// CanBeFoldedBy) and by Root (which can happen in the store case).
299/// FIXME: to be really generic, we should allow direct use by any node
300/// that is being folded. But realisticly since we only fold loads which
301/// have one non-chain use, we only need to watch out for load/op/store
302/// and load/op/cmp case where the root (store / cmp) may reach the load via
303/// its chain operand.
Dan Gohman602d44a2008-09-17 01:39:10 +0000304static inline bool isNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse) {
Evan Cheng656269e2008-04-25 08:22:20 +0000305 SmallPtrSet<SDNode*, 16> Visited;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306 bool found = false;
Dan Gohman602d44a2008-09-17 01:39:10 +0000307 findNonImmUse(Root, Def, ImmedUse, Root, found, Visited);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308 return found;
309}
310
311
Dan Gohmand6098272007-07-24 23:00:27 +0000312bool X86DAGToDAGISel::CanBeFoldedBy(SDNode *N, SDNode *U, SDNode *Root) const {
Dan Gohmana29efcf2008-08-13 19:55:00 +0000313 if (Fast) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314
Dan Gohman602d44a2008-09-17 01:39:10 +0000315 // If Root use can somehow reach N through a path that that doesn't contain
316 // U then folding N would create a cycle. e.g. In the following
317 // diagram, Root can reach N through X. If N is folded into into Root, then
318 // X is both a predecessor and a successor of U.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319 //
Dan Gohman602d44a2008-09-17 01:39:10 +0000320 // [N*] //
321 // ^ ^ //
322 // / \ //
323 // [U*] [X]? //
324 // ^ ^ //
325 // \ / //
326 // \ / //
327 // [Root*] //
328 //
329 // * indicates nodes to be folded together.
330 //
331 // If Root produces a flag, then it gets (even more) interesting. Since it
332 // will be "glued" together with its flag use in the scheduler, we need to
333 // check if it might reach N.
334 //
335 // [N*] //
336 // ^ ^ //
337 // / \ //
338 // [U*] [X]? //
339 // ^ ^ //
340 // \ \ //
341 // \ | //
342 // [Root*] | //
343 // ^ | //
344 // f | //
345 // | / //
346 // [Y] / //
347 // ^ / //
348 // f / //
349 // | / //
350 // [FU] //
351 //
352 // If FU (flag use) indirectly reaches N (the load), and Root folds N
353 // (call it Fold), then X is a predecessor of FU and a successor of
354 // Fold. But since Fold and FU are flagged together, this will create
355 // a cycle in the scheduling graph.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000356
Duncan Sands92c43912008-06-06 12:08:01 +0000357 MVT VT = Root->getValueType(Root->getNumValues()-1);
Dan Gohman602d44a2008-09-17 01:39:10 +0000358 while (VT == MVT::Flag) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000359 SDNode *FU = findFlagUse(Root);
360 if (FU == NULL)
361 break;
Dan Gohman602d44a2008-09-17 01:39:10 +0000362 Root = FU;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 VT = Root->getValueType(Root->getNumValues()-1);
364 }
365
Dan Gohman602d44a2008-09-17 01:39:10 +0000366 return !isNonImmUse(Root, N, U);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367}
368
369/// MoveBelowTokenFactor - Replace TokenFactor operand with load's chain operand
370/// and move load below the TokenFactor. Replace store's chain operand with
371/// load's chain result.
Dan Gohman14a66442008-08-23 02:25:05 +0000372static void MoveBelowTokenFactor(SelectionDAG *CurDAG, SDValue Load,
Dan Gohman8181bd12008-07-27 21:46:04 +0000373 SDValue Store, SDValue TF) {
Evan Cheng98cfaf82008-08-25 21:27:18 +0000374 SmallVector<SDValue, 4> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +0000375 for (unsigned i = 0, e = TF.getNode()->getNumOperands(); i != e; ++i)
376 if (Load.getNode() == TF.getOperand(i).getNode())
Evan Cheng98cfaf82008-08-25 21:27:18 +0000377 Ops.push_back(Load.getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378 else
Evan Cheng98cfaf82008-08-25 21:27:18 +0000379 Ops.push_back(TF.getOperand(i));
Dan Gohman14a66442008-08-23 02:25:05 +0000380 CurDAG->UpdateNodeOperands(TF, &Ops[0], Ops.size());
381 CurDAG->UpdateNodeOperands(Load, TF, Load.getOperand(1), Load.getOperand(2));
382 CurDAG->UpdateNodeOperands(Store, Load.getValue(1), Store.getOperand(1),
383 Store.getOperand(2), Store.getOperand(3));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000384}
385
Evan Cheng2b2a7012008-05-23 21:23:16 +0000386/// isRMWLoad - Return true if N is a load that's part of RMW sub-DAG.
387///
Dan Gohman8181bd12008-07-27 21:46:04 +0000388static bool isRMWLoad(SDValue N, SDValue Chain, SDValue Address,
389 SDValue &Load) {
Evan Cheng2b2a7012008-05-23 21:23:16 +0000390 if (N.getOpcode() == ISD::BIT_CONVERT)
391 N = N.getOperand(0);
392
393 LoadSDNode *LD = dyn_cast<LoadSDNode>(N);
394 if (!LD || LD->isVolatile())
395 return false;
396 if (LD->getAddressingMode() != ISD::UNINDEXED)
397 return false;
398
399 ISD::LoadExtType ExtType = LD->getExtensionType();
400 if (ExtType != ISD::NON_EXTLOAD && ExtType != ISD::EXTLOAD)
401 return false;
402
403 if (N.hasOneUse() &&
404 N.getOperand(1) == Address &&
Gabor Greif1c80d112008-08-28 21:40:38 +0000405 N.getNode()->isOperandOf(Chain.getNode())) {
Evan Cheng2b2a7012008-05-23 21:23:16 +0000406 Load = N;
407 return true;
408 }
409 return false;
410}
411
Evan Cheng98cfaf82008-08-25 21:27:18 +0000412/// MoveBelowCallSeqStart - Replace CALLSEQ_START operand with load's chain
413/// operand and move load below the call's chain operand.
414static void MoveBelowCallSeqStart(SelectionDAG *CurDAG, SDValue Load,
415 SDValue Call, SDValue Chain) {
416 SmallVector<SDValue, 8> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +0000417 for (unsigned i = 0, e = Chain.getNode()->getNumOperands(); i != e; ++i)
418 if (Load.getNode() == Chain.getOperand(i).getNode())
Evan Cheng98cfaf82008-08-25 21:27:18 +0000419 Ops.push_back(Load.getOperand(0));
420 else
421 Ops.push_back(Chain.getOperand(i));
422 CurDAG->UpdateNodeOperands(Chain, &Ops[0], Ops.size());
423 CurDAG->UpdateNodeOperands(Load, Call.getOperand(0),
424 Load.getOperand(1), Load.getOperand(2));
425 Ops.clear();
Gabor Greif1c80d112008-08-28 21:40:38 +0000426 Ops.push_back(SDValue(Load.getNode(), 1));
427 for (unsigned i = 1, e = Call.getNode()->getNumOperands(); i != e; ++i)
Evan Cheng98cfaf82008-08-25 21:27:18 +0000428 Ops.push_back(Call.getOperand(i));
429 CurDAG->UpdateNodeOperands(Call, &Ops[0], Ops.size());
430}
431
432/// isCalleeLoad - Return true if call address is a load and it can be
433/// moved below CALLSEQ_START and the chains leading up to the call.
434/// Return the CALLSEQ_START by reference as a second output.
435static bool isCalleeLoad(SDValue Callee, SDValue &Chain) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000436 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Cheng98cfaf82008-08-25 21:27:18 +0000437 return false;
Gabor Greif1c80d112008-08-28 21:40:38 +0000438 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Cheng98cfaf82008-08-25 21:27:18 +0000439 if (!LD ||
440 LD->isVolatile() ||
441 LD->getAddressingMode() != ISD::UNINDEXED ||
442 LD->getExtensionType() != ISD::NON_EXTLOAD)
443 return false;
444
445 // Now let's find the callseq_start.
446 while (Chain.getOpcode() != ISD::CALLSEQ_START) {
447 if (!Chain.hasOneUse())
448 return false;
449 Chain = Chain.getOperand(0);
450 }
Gabor Greif1c80d112008-08-28 21:40:38 +0000451 return Chain.getOperand(0).getNode() == Callee.getNode();
Evan Cheng98cfaf82008-08-25 21:27:18 +0000452}
453
454
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000455/// PreprocessForRMW - Preprocess the DAG to make instruction selection better.
456/// This is only run if not in -fast mode (aka -O0).
457/// This allows the instruction selector to pick more read-modify-write
458/// instructions. This is a common case:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000459///
460/// [Load chain]
461/// ^
462/// |
463/// [Load]
464/// ^ ^
465/// | |
466/// / \-
467/// / |
468/// [TokenFactor] [Op]
469/// ^ ^
470/// | |
471/// \ /
472/// \ /
473/// [Store]
474///
475/// The fact the store's chain operand != load's chain will prevent the
476/// (store (op (load))) instruction from being selected. We can transform it to:
477///
478/// [Load chain]
479/// ^
480/// |
481/// [TokenFactor]
482/// ^
483/// |
484/// [Load]
485/// ^ ^
486/// | |
487/// | \-
488/// | |
489/// | [Op]
490/// | ^
491/// | |
492/// \ /
493/// \ /
494/// [Store]
Dan Gohman14a66442008-08-23 02:25:05 +0000495void X86DAGToDAGISel::PreprocessForRMW() {
496 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
497 E = CurDAG->allnodes_end(); I != E; ++I) {
Evan Cheng98cfaf82008-08-25 21:27:18 +0000498 if (I->getOpcode() == X86ISD::CALL) {
499 /// Also try moving call address load from outside callseq_start to just
500 /// before the call to allow it to be folded.
501 ///
502 /// [Load chain]
503 /// ^
504 /// |
505 /// [Load]
506 /// ^ ^
507 /// | |
508 /// / \--
509 /// / |
510 ///[CALLSEQ_START] |
511 /// ^ |
512 /// | |
513 /// [LOAD/C2Reg] |
514 /// | |
515 /// \ /
516 /// \ /
517 /// [CALL]
518 SDValue Chain = I->getOperand(0);
519 SDValue Load = I->getOperand(1);
520 if (!isCalleeLoad(Load, Chain))
521 continue;
522 MoveBelowCallSeqStart(CurDAG, Load, SDValue(I, 0), Chain);
523 ++NumLoadMoved;
524 continue;
525 }
526
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000527 if (!ISD::isNON_TRUNCStore(I))
528 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +0000529 SDValue Chain = I->getOperand(0);
Evan Cheng98cfaf82008-08-25 21:27:18 +0000530
Gabor Greif1c80d112008-08-28 21:40:38 +0000531 if (Chain.getNode()->getOpcode() != ISD::TokenFactor)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000532 continue;
533
Dan Gohman8181bd12008-07-27 21:46:04 +0000534 SDValue N1 = I->getOperand(1);
535 SDValue N2 = I->getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +0000536 if ((N1.getValueType().isFloatingPoint() &&
537 !N1.getValueType().isVector()) ||
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 !N1.hasOneUse())
539 continue;
540
541 bool RModW = false;
Dan Gohman8181bd12008-07-27 21:46:04 +0000542 SDValue Load;
Gabor Greif1c80d112008-08-28 21:40:38 +0000543 unsigned Opcode = N1.getNode()->getOpcode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000544 switch (Opcode) {
Evan Cheng98cfaf82008-08-25 21:27:18 +0000545 case ISD::ADD:
546 case ISD::MUL:
547 case ISD::AND:
548 case ISD::OR:
549 case ISD::XOR:
550 case ISD::ADDC:
551 case ISD::ADDE:
552 case ISD::VECTOR_SHUFFLE: {
553 SDValue N10 = N1.getOperand(0);
554 SDValue N11 = N1.getOperand(1);
555 RModW = isRMWLoad(N10, Chain, N2, Load);
556 if (!RModW)
557 RModW = isRMWLoad(N11, Chain, N2, Load);
558 break;
559 }
560 case ISD::SUB:
561 case ISD::SHL:
562 case ISD::SRA:
563 case ISD::SRL:
564 case ISD::ROTL:
565 case ISD::ROTR:
566 case ISD::SUBC:
567 case ISD::SUBE:
568 case X86ISD::SHLD:
569 case X86ISD::SHRD: {
570 SDValue N10 = N1.getOperand(0);
571 RModW = isRMWLoad(N10, Chain, N2, Load);
572 break;
573 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000574 }
575
576 if (RModW) {
Dan Gohman14a66442008-08-23 02:25:05 +0000577 MoveBelowTokenFactor(CurDAG, Load, SDValue(I, 0), Chain);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000578 ++NumLoadMoved;
579 }
580 }
581}
582
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000583
584/// PreprocessForFPConvert - Walk over the dag lowering fpround and fpextend
585/// nodes that target the FP stack to be store and load to the stack. This is a
586/// gross hack. We would like to simply mark these as being illegal, but when
587/// we do that, legalize produces these when it expands calls, then expands
588/// these in the same legalize pass. We would like dag combine to be able to
589/// hack on these between the call expansion and the node legalization. As such
590/// this pass basically does "really late" legalization of these inline with the
591/// X86 isel pass.
Dan Gohman14a66442008-08-23 02:25:05 +0000592void X86DAGToDAGISel::PreprocessForFPConvert() {
593 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
594 E = CurDAG->allnodes_end(); I != E; ) {
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000595 SDNode *N = I++; // Preincrement iterator to avoid invalidation issues.
596 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
597 continue;
598
599 // If the source and destination are SSE registers, then this is a legal
600 // conversion that should not be lowered.
Duncan Sands92c43912008-06-06 12:08:01 +0000601 MVT SrcVT = N->getOperand(0).getValueType();
602 MVT DstVT = N->getValueType(0);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000603 bool SrcIsSSE = X86Lowering.isScalarFPTypeInSSEReg(SrcVT);
604 bool DstIsSSE = X86Lowering.isScalarFPTypeInSSEReg(DstVT);
605 if (SrcIsSSE && DstIsSSE)
606 continue;
607
Chris Lattner5d294e52008-03-09 07:05:32 +0000608 if (!SrcIsSSE && !DstIsSSE) {
609 // If this is an FPStack extension, it is a noop.
610 if (N->getOpcode() == ISD::FP_EXTEND)
611 continue;
612 // If this is a value-preserving FPStack truncation, it is a noop.
613 if (N->getConstantOperandVal(1))
614 continue;
615 }
616
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000617 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
618 // FPStack has extload and truncstore. SSE can fold direct loads into other
619 // operations. Based on this, decide what we want to do.
Duncan Sands92c43912008-06-06 12:08:01 +0000620 MVT MemVT;
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000621 if (N->getOpcode() == ISD::FP_ROUND)
622 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
623 else
624 MemVT = SrcIsSSE ? SrcVT : DstVT;
625
Dan Gohman14a66442008-08-23 02:25:05 +0000626 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000627
628 // FIXME: optimize the case where the src/dest is a load or store?
Dan Gohman14a66442008-08-23 02:25:05 +0000629 SDValue Store = CurDAG->getTruncStore(CurDAG->getEntryNode(),
630 N->getOperand(0),
631 MemTmp, NULL, 0, MemVT);
632 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, DstVT, Store, MemTmp,
633 NULL, 0, MemVT);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000634
635 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
636 // extload we created. This will cause general havok on the dag because
637 // anything below the conversion could be folded into other existing nodes.
638 // To avoid invalidating 'I', back it up to the convert node.
639 --I;
Dan Gohman14a66442008-08-23 02:25:05 +0000640 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000641
642 // Now that we did that, the node is dead. Increment the iterator to the
643 // next node to process, then delete N.
644 ++I;
Dan Gohman14a66442008-08-23 02:25:05 +0000645 CurDAG->DeleteNode(N);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000646 }
647}
648
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000649/// InstructionSelectBasicBlock - This callback is invoked by SelectionDAGISel
650/// when it has created a SelectionDAG for us to codegen.
Dan Gohman14a66442008-08-23 02:25:05 +0000651void X86DAGToDAGISel::InstructionSelect() {
Evan Cheng34fd4f32008-06-30 20:45:06 +0000652 CurBB = BB; // BB can change as result of isel.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000653
Evan Cheng34fd4f32008-06-30 20:45:06 +0000654 DEBUG(BB->dump());
Dan Gohmana29efcf2008-08-13 19:55:00 +0000655 if (!Fast)
Dan Gohman14a66442008-08-23 02:25:05 +0000656 PreprocessForRMW();
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000657
658 // FIXME: This should only happen when not -fast.
Dan Gohman14a66442008-08-23 02:25:05 +0000659 PreprocessForFPConvert();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660
661 // Codegen the basic block.
662#ifndef NDEBUG
663 DOUT << "===== Instruction selection begins:\n";
664 Indent = 0;
665#endif
Dan Gohmanbd3f8822008-08-21 16:36:34 +0000666 SelectRoot();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000667#ifndef NDEBUG
668 DOUT << "===== Instruction selection ends:\n";
669#endif
670
Dan Gohman14a66442008-08-23 02:25:05 +0000671 CurDAG->RemoveDeadNodes();
Evan Cheng34fd4f32008-06-30 20:45:06 +0000672}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000673
Dan Gohmanb552df72008-07-21 20:00:07 +0000674void X86DAGToDAGISel::InstructionSelectPostProcessing() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675 // If we are emitting FP stack code, scan the basic block to determine if this
676 // block defines any FP values. If so, put an FP_REG_KILL instruction before
677 // the terminator of the block.
Dale Johannesenc428e0f2007-08-07 20:29:26 +0000678
Dale Johannesen684887e2007-09-24 22:52:39 +0000679 // Note that FP stack instructions are used in all modes for long double,
680 // so we always need to do this check.
681 // Also note that it's possible for an FP stack register to be live across
682 // an instruction that produces multiple basic blocks (SSE CMOV) so we
683 // must check all the generated basic blocks.
Dale Johannesenc428e0f2007-08-07 20:29:26 +0000684
685 // Scan all of the machine instructions in these MBBs, checking for FP
686 // stores. (RFP32 and RFP64 will not exist in SSE mode, but RFP80 might.)
Evan Cheng34fd4f32008-06-30 20:45:06 +0000687 MachineFunction::iterator MBBI = CurBB;
Chris Lattner04d64b22008-03-10 23:34:12 +0000688 MachineFunction::iterator EndMBB = BB; ++EndMBB;
689 for (; MBBI != EndMBB; ++MBBI) {
690 MachineBasicBlock *MBB = MBBI;
691
692 // If this block returns, ignore it. We don't want to insert an FP_REG_KILL
693 // before the return.
694 if (!MBB->empty()) {
695 MachineBasicBlock::iterator EndI = MBB->end();
696 --EndI;
697 if (EndI->getDesc().isReturn())
698 continue;
699 }
700
Dale Johannesen684887e2007-09-24 22:52:39 +0000701 bool ContainsFPCode = false;
Chris Lattner04d64b22008-03-10 23:34:12 +0000702 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
Dale Johannesenc428e0f2007-08-07 20:29:26 +0000703 !ContainsFPCode && I != E; ++I) {
704 if (I->getNumOperands() != 0 && I->getOperand(0).isRegister()) {
705 const TargetRegisterClass *clas;
706 for (unsigned op = 0, e = I->getNumOperands(); op != e; ++op) {
707 if (I->getOperand(op).isRegister() && I->getOperand(op).isDef() &&
Chris Lattner04d64b22008-03-10 23:34:12 +0000708 TargetRegisterInfo::isVirtualRegister(I->getOperand(op).getReg()) &&
Chris Lattner1b989192007-12-31 04:13:23 +0000709 ((clas = RegInfo->getRegClass(I->getOperand(0).getReg())) ==
Dale Johannesenc428e0f2007-08-07 20:29:26 +0000710 X86::RFP32RegisterClass ||
711 clas == X86::RFP64RegisterClass ||
712 clas == X86::RFP80RegisterClass)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000713 ContainsFPCode = true;
714 break;
715 }
716 }
717 }
718 }
Dale Johannesen684887e2007-09-24 22:52:39 +0000719 // Check PHI nodes in successor blocks. These PHI's will be lowered to have
720 // a copy of the input value in this block. In SSE mode, we only care about
721 // 80-bit values.
722 if (!ContainsFPCode) {
723 // Final check, check LLVM BB's that are successors to the LLVM BB
724 // corresponding to BB for FP PHI nodes.
725 const BasicBlock *LLVMBB = BB->getBasicBlock();
726 const PHINode *PN;
727 for (succ_const_iterator SI = succ_begin(LLVMBB), E = succ_end(LLVMBB);
728 !ContainsFPCode && SI != E; ++SI) {
729 for (BasicBlock::const_iterator II = SI->begin();
730 (PN = dyn_cast<PHINode>(II)); ++II) {
731 if (PN->getType()==Type::X86_FP80Ty ||
732 (!Subtarget->hasSSE1() && PN->getType()->isFloatingPoint()) ||
733 (!Subtarget->hasSSE2() && PN->getType()==Type::DoubleTy)) {
734 ContainsFPCode = true;
735 break;
736 }
Dale Johannesenc428e0f2007-08-07 20:29:26 +0000737 }
738 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000739 }
Dale Johannesen684887e2007-09-24 22:52:39 +0000740 // Finally, if we found any FP code, emit the FP_REG_KILL instruction.
741 if (ContainsFPCode) {
Chris Lattner04d64b22008-03-10 23:34:12 +0000742 BuildMI(*MBB, MBBI->getFirstTerminator(),
Dale Johannesen684887e2007-09-24 22:52:39 +0000743 TM.getInstrInfo()->get(X86::FP_REG_KILL));
744 ++NumFPKill;
745 }
Chris Lattner04d64b22008-03-10 23:34:12 +0000746 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000747}
748
Anton Korobeynikov34ef31e2007-09-25 21:52:30 +0000749/// EmitSpecialCodeForMain - Emit any code that needs to be executed only in
750/// the main function.
751void X86DAGToDAGISel::EmitSpecialCodeForMain(MachineBasicBlock *BB,
752 MachineFrameInfo *MFI) {
753 const TargetInstrInfo *TII = TM.getInstrInfo();
754 if (Subtarget->isTargetCygMing())
755 BuildMI(BB, TII->get(X86::CALLpcrel32)).addExternalSymbol("__main");
756}
757
758void X86DAGToDAGISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) {
759 // If this is main, emit special code for main.
760 MachineBasicBlock *BB = MF.begin();
761 if (Fn.hasExternalLinkage() && Fn.getName() == "main")
762 EmitSpecialCodeForMain(BB, MF.getFrameInfo());
763}
764
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000765/// MatchAddress - Add the specified node to the specified addressing mode,
766/// returning true if it cannot be done. This just pattern matches for the
Chris Lattner7f06edd2007-12-08 07:22:58 +0000767/// addressing mode.
Dan Gohman8181bd12008-07-27 21:46:04 +0000768bool X86DAGToDAGISel::MatchAddress(SDValue N, X86ISelAddressMode &AM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000769 bool isRoot, unsigned Depth) {
Evan Cheng7f250d62008-09-24 00:05:32 +0000770 DOUT << "MatchAddress: "; DEBUG(AM.dump());
Dan Gohmana60c1b32007-08-13 20:03:06 +0000771 // Limit recursion.
772 if (Depth > 5)
773 return MatchAddressBase(N, AM, isRoot, Depth);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000774
775 // RIP relative addressing: %rip + 32-bit displacement!
776 if (AM.isRIPRel) {
777 if (!AM.ES && AM.JT != -1 && N.getOpcode() == ISD::Constant) {
778 int64_t Val = cast<ConstantSDNode>(N)->getSignExtended();
779 if (isInt32(AM.Disp + Val)) {
780 AM.Disp += Val;
781 return false;
782 }
783 }
784 return true;
785 }
786
Gabor Greif1c80d112008-08-28 21:40:38 +0000787 int id = N.getNode()->getNodeId();
Evan Chengf2abee72007-12-13 00:43:27 +0000788 bool AlreadySelected = isSelected(id); // Already selected, not yet replaced.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000789
790 switch (N.getOpcode()) {
791 default: break;
792 case ISD::Constant: {
793 int64_t Val = cast<ConstantSDNode>(N)->getSignExtended();
794 if (isInt32(AM.Disp + Val)) {
795 AM.Disp += Val;
796 return false;
797 }
798 break;
799 }
800
801 case X86ISD::Wrapper: {
Dale Johannesenc501c082008-08-11 23:46:25 +0000802DOUT << "Wrapper: 64bit " << Subtarget->is64Bit();
803DOUT << " AM "; DEBUG(AM.dump()); DOUT << "\n";
804DOUT << "AlreadySelected " << AlreadySelected << "\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000805 bool is64Bit = Subtarget->is64Bit();
806 // Under X86-64 non-small code model, GV (and friends) are 64-bits.
Evan Cheng3b5a1272008-02-07 08:53:49 +0000807 // Also, base and index reg must be 0 in order to use rip as base.
808 if (is64Bit && (TM.getCodeModel() != CodeModel::Small ||
Gabor Greif1c80d112008-08-28 21:40:38 +0000809 AM.Base.Reg.getNode() || AM.IndexReg.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000810 break;
811 if (AM.GV != 0 || AM.CP != 0 || AM.ES != 0 || AM.JT != -1)
812 break;
813 // If value is available in a register both base and index components have
814 // been picked, we can't fit the result available in the register in the
815 // addressing mode. Duplicate GlobalAddress or ConstantPool as displacement.
Gabor Greif1c80d112008-08-28 21:40:38 +0000816 if (!AlreadySelected || (AM.Base.Reg.getNode() && AM.IndexReg.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000817 SDValue N0 = N.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000818 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
819 GlobalValue *GV = G->getGlobal();
Evan Cheng3b5a1272008-02-07 08:53:49 +0000820 AM.GV = GV;
821 AM.Disp += G->getOffset();
Evan Chenga54e14f2008-02-12 19:20:46 +0000822 AM.isRIPRel = TM.getRelocationModel() != Reloc::Static &&
823 Subtarget->isPICStyleRIPRel();
Evan Cheng3b5a1272008-02-07 08:53:49 +0000824 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000825 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
Evan Cheng3b5a1272008-02-07 08:53:49 +0000826 AM.CP = CP->getConstVal();
827 AM.Align = CP->getAlignment();
828 AM.Disp += CP->getOffset();
Evan Chenga54e14f2008-02-12 19:20:46 +0000829 AM.isRIPRel = TM.getRelocationModel() != Reloc::Static &&
830 Subtarget->isPICStyleRIPRel();
Evan Cheng3b5a1272008-02-07 08:53:49 +0000831 return false;
Bill Wendlingfef06052008-09-16 21:48:12 +0000832 } else if (ExternalSymbolSDNode *S =dyn_cast<ExternalSymbolSDNode>(N0)) {
Evan Cheng3b5a1272008-02-07 08:53:49 +0000833 AM.ES = S->getSymbol();
Evan Chenga54e14f2008-02-12 19:20:46 +0000834 AM.isRIPRel = TM.getRelocationModel() != Reloc::Static &&
835 Subtarget->isPICStyleRIPRel();
Evan Cheng3b5a1272008-02-07 08:53:49 +0000836 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000837 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Evan Cheng3b5a1272008-02-07 08:53:49 +0000838 AM.JT = J->getIndex();
Evan Chenga54e14f2008-02-12 19:20:46 +0000839 AM.isRIPRel = TM.getRelocationModel() != Reloc::Static &&
840 Subtarget->isPICStyleRIPRel();
Evan Cheng3b5a1272008-02-07 08:53:49 +0000841 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000842 }
843 }
844 break;
845 }
846
847 case ISD::FrameIndex:
Gabor Greife9f7f582008-08-31 15:37:04 +0000848 if (AM.BaseType == X86ISelAddressMode::RegBase
849 && AM.Base.Reg.getNode() == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
851 AM.Base.FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
852 return false;
853 }
854 break;
855
856 case ISD::SHL:
Gabor Greife9f7f582008-08-31 15:37:04 +0000857 if (AlreadySelected || AM.IndexReg.getNode() != 0
858 || AM.Scale != 1 || AM.isRIPRel)
Chris Lattner7f06edd2007-12-08 07:22:58 +0000859 break;
860
Gabor Greife9f7f582008-08-31 15:37:04 +0000861 if (ConstantSDNode
862 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1))) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000863 unsigned Val = CN->getZExtValue();
Chris Lattner7f06edd2007-12-08 07:22:58 +0000864 if (Val == 1 || Val == 2 || Val == 3) {
865 AM.Scale = 1 << Val;
Gabor Greif1c80d112008-08-28 21:40:38 +0000866 SDValue ShVal = N.getNode()->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867
Chris Lattner7f06edd2007-12-08 07:22:58 +0000868 // Okay, we know that we have a scale by now. However, if the scaled
869 // value is an add of something and a constant, we can fold the
870 // constant into the disp field here.
Gabor Greif1c80d112008-08-28 21:40:38 +0000871 if (ShVal.getNode()->getOpcode() == ISD::ADD && ShVal.hasOneUse() &&
872 isa<ConstantSDNode>(ShVal.getNode()->getOperand(1))) {
873 AM.IndexReg = ShVal.getNode()->getOperand(0);
Chris Lattner7f06edd2007-12-08 07:22:58 +0000874 ConstantSDNode *AddVal =
Gabor Greif1c80d112008-08-28 21:40:38 +0000875 cast<ConstantSDNode>(ShVal.getNode()->getOperand(1));
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000876 uint64_t Disp = AM.Disp + (AddVal->getZExtValue() << Val);
Chris Lattner7f06edd2007-12-08 07:22:58 +0000877 if (isInt32(Disp))
878 AM.Disp = Disp;
879 else
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000880 AM.IndexReg = ShVal;
Chris Lattner7f06edd2007-12-08 07:22:58 +0000881 } else {
882 AM.IndexReg = ShVal;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883 }
Chris Lattner7f06edd2007-12-08 07:22:58 +0000884 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000885 }
886 break;
Chris Lattner7f06edd2007-12-08 07:22:58 +0000887 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888
Dan Gohman35b99222007-10-22 20:22:24 +0000889 case ISD::SMUL_LOHI:
890 case ISD::UMUL_LOHI:
891 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greif46bf5472008-08-26 22:36:50 +0000892 if (N.getResNo() != 0) break;
Dan Gohman35b99222007-10-22 20:22:24 +0000893 // FALL THROUGH
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894 case ISD::MUL:
895 // X*[3,5,9] -> X+X*[2,4,8]
Evan Chengf2abee72007-12-13 00:43:27 +0000896 if (!AlreadySelected &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000897 AM.BaseType == X86ISelAddressMode::RegBase &&
Gabor Greif1c80d112008-08-28 21:40:38 +0000898 AM.Base.Reg.getNode() == 0 &&
899 AM.IndexReg.getNode() == 0 &&
Evan Cheng3b5a1272008-02-07 08:53:49 +0000900 !AM.isRIPRel) {
Gabor Greife9f7f582008-08-31 15:37:04 +0000901 if (ConstantSDNode
902 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1)))
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000903 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
904 CN->getZExtValue() == 9) {
905 AM.Scale = unsigned(CN->getZExtValue())-1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906
Gabor Greif1c80d112008-08-28 21:40:38 +0000907 SDValue MulVal = N.getNode()->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000908 SDValue Reg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000909
910 // Okay, we know that we have a scale by now. However, if the scaled
911 // value is an add of something and a constant, we can fold the
912 // constant into the disp field here.
Gabor Greif1c80d112008-08-28 21:40:38 +0000913 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
914 isa<ConstantSDNode>(MulVal.getNode()->getOperand(1))) {
915 Reg = MulVal.getNode()->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000916 ConstantSDNode *AddVal =
Gabor Greif1c80d112008-08-28 21:40:38 +0000917 cast<ConstantSDNode>(MulVal.getNode()->getOperand(1));
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000918 uint64_t Disp = AM.Disp + AddVal->getZExtValue() *
919 CN->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000920 if (isInt32(Disp))
921 AM.Disp = Disp;
922 else
Gabor Greif1c80d112008-08-28 21:40:38 +0000923 Reg = N.getNode()->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000924 } else {
Gabor Greif1c80d112008-08-28 21:40:38 +0000925 Reg = N.getNode()->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000926 }
927
928 AM.IndexReg = AM.Base.Reg = Reg;
929 return false;
930 }
931 }
932 break;
933
934 case ISD::ADD:
Evan Chengf2abee72007-12-13 00:43:27 +0000935 if (!AlreadySelected) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000936 X86ISelAddressMode Backup = AM;
Gabor Greif1c80d112008-08-28 21:40:38 +0000937 if (!MatchAddress(N.getNode()->getOperand(0), AM, false, Depth+1) &&
938 !MatchAddress(N.getNode()->getOperand(1), AM, false, Depth+1))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000939 return false;
940 AM = Backup;
Gabor Greif1c80d112008-08-28 21:40:38 +0000941 if (!MatchAddress(N.getNode()->getOperand(1), AM, false, Depth+1) &&
942 !MatchAddress(N.getNode()->getOperand(0), AM, false, Depth+1))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000943 return false;
944 AM = Backup;
945 }
946 break;
947
948 case ISD::OR:
949 // Handle "X | C" as "X + C" iff X is known to have C bits clear.
Evan Chengf2abee72007-12-13 00:43:27 +0000950 if (AlreadySelected) break;
Chris Lattner7f06edd2007-12-08 07:22:58 +0000951
952 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
953 X86ISelAddressMode Backup = AM;
954 // Start with the LHS as an addr mode.
955 if (!MatchAddress(N.getOperand(0), AM, false) &&
956 // Address could not have picked a GV address for the displacement.
957 AM.GV == NULL &&
958 // On x86-64, the resultant disp must fit in 32-bits.
959 isInt32(AM.Disp + CN->getSignExtended()) &&
960 // Check to see if the LHS & C is zero.
Dan Gohman07961cd2008-02-25 21:11:39 +0000961 CurDAG->MaskedValueIsZero(N.getOperand(0), CN->getAPIntValue())) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000962 AM.Disp += CN->getZExtValue();
Chris Lattner7f06edd2007-12-08 07:22:58 +0000963 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000964 }
Chris Lattner7f06edd2007-12-08 07:22:58 +0000965 AM = Backup;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000966 }
967 break;
Evan Chengf2abee72007-12-13 00:43:27 +0000968
969 case ISD::AND: {
970 // Handle "(x << C1) & C2" as "(X & (C2>>C1)) << C1" if safe and if this
971 // allows us to fold the shift into this addressing mode.
972 if (AlreadySelected) break;
Dan Gohman8181bd12008-07-27 21:46:04 +0000973 SDValue Shift = N.getOperand(0);
Evan Chengf2abee72007-12-13 00:43:27 +0000974 if (Shift.getOpcode() != ISD::SHL) break;
975
976 // Scale must not be used already.
Gabor Greif1c80d112008-08-28 21:40:38 +0000977 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1) break;
Evan Cheng3b5a1272008-02-07 08:53:49 +0000978
979 // Not when RIP is used as the base.
980 if (AM.isRIPRel) break;
Evan Chengf2abee72007-12-13 00:43:27 +0000981
982 ConstantSDNode *C2 = dyn_cast<ConstantSDNode>(N.getOperand(1));
983 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(Shift.getOperand(1));
984 if (!C1 || !C2) break;
985
986 // Not likely to be profitable if either the AND or SHIFT node has more
987 // than one use (unless all uses are for address computation). Besides,
988 // isel mechanism requires their node ids to be reused.
989 if (!N.hasOneUse() || !Shift.hasOneUse())
990 break;
991
992 // Verify that the shift amount is something we can fold.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000993 unsigned ShiftCst = C1->getZExtValue();
Evan Chengf2abee72007-12-13 00:43:27 +0000994 if (ShiftCst != 1 && ShiftCst != 2 && ShiftCst != 3)
995 break;
996
997 // Get the new AND mask, this folds to a constant.
Dan Gohman8181bd12008-07-27 21:46:04 +0000998 SDValue NewANDMask = CurDAG->getNode(ISD::SRL, N.getValueType(),
999 SDValue(C2, 0), SDValue(C1, 0));
1000 SDValue NewAND = CurDAG->getNode(ISD::AND, N.getValueType(),
Evan Chengf2abee72007-12-13 00:43:27 +00001001 Shift.getOperand(0), NewANDMask);
Gabor Greif1c80d112008-08-28 21:40:38 +00001002 NewANDMask.getNode()->setNodeId(Shift.getNode()->getNodeId());
1003 NewAND.getNode()->setNodeId(N.getNode()->getNodeId());
Evan Chengf2abee72007-12-13 00:43:27 +00001004
1005 AM.Scale = 1 << ShiftCst;
1006 AM.IndexReg = NewAND;
1007 return false;
1008 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009 }
1010
Dan Gohmana60c1b32007-08-13 20:03:06 +00001011 return MatchAddressBase(N, AM, isRoot, Depth);
1012}
1013
1014/// MatchAddressBase - Helper for MatchAddress. Add the specified node to the
1015/// specified addressing mode without any further recursion.
Dan Gohman8181bd12008-07-27 21:46:04 +00001016bool X86DAGToDAGISel::MatchAddressBase(SDValue N, X86ISelAddressMode &AM,
Dan Gohmana60c1b32007-08-13 20:03:06 +00001017 bool isRoot, unsigned Depth) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001018 // Is the base register already occupied?
Gabor Greif1c80d112008-08-28 21:40:38 +00001019 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base.Reg.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001020 // If so, check to see if the scale index register is set.
Gabor Greif1c80d112008-08-28 21:40:38 +00001021 if (AM.IndexReg.getNode() == 0 && !AM.isRIPRel) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001022 AM.IndexReg = N;
1023 AM.Scale = 1;
1024 return false;
1025 }
1026
1027 // Otherwise, we cannot select it.
1028 return true;
1029 }
1030
1031 // Default, generate it as a register.
1032 AM.BaseType = X86ISelAddressMode::RegBase;
1033 AM.Base.Reg = N;
1034 return false;
1035}
1036
1037/// SelectAddr - returns true if it is able pattern match an addressing mode.
1038/// It returns the operands which make up the maximal addressing mode it can
1039/// match by reference.
Dan Gohman8181bd12008-07-27 21:46:04 +00001040bool X86DAGToDAGISel::SelectAddr(SDValue Op, SDValue N, SDValue &Base,
1041 SDValue &Scale, SDValue &Index,
1042 SDValue &Disp) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043 X86ISelAddressMode AM;
1044 if (MatchAddress(N, AM))
1045 return false;
1046
Duncan Sands92c43912008-06-06 12:08:01 +00001047 MVT VT = N.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001048 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001049 if (!AM.Base.Reg.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001050 AM.Base.Reg = CurDAG->getRegister(0, VT);
1051 }
1052
Gabor Greif1c80d112008-08-28 21:40:38 +00001053 if (!AM.IndexReg.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001054 AM.IndexReg = CurDAG->getRegister(0, VT);
1055
1056 getAddressOperands(AM, Base, Scale, Index, Disp);
1057 return true;
1058}
1059
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060/// SelectScalarSSELoad - Match a scalar SSE load. In particular, we want to
1061/// match a load whose top elements are either undef or zeros. The load flavor
1062/// is derived from the type of N, which is either v4f32 or v2f64.
Dan Gohman8181bd12008-07-27 21:46:04 +00001063bool X86DAGToDAGISel::SelectScalarSSELoad(SDValue Op, SDValue Pred,
1064 SDValue N, SDValue &Base,
1065 SDValue &Scale, SDValue &Index,
1066 SDValue &Disp, SDValue &InChain,
1067 SDValue &OutChain) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001068 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR) {
1069 InChain = N.getOperand(0).getValue(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00001070 if (ISD::isNON_EXTLoad(InChain.getNode()) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001071 InChain.getValue(0).hasOneUse() &&
1072 N.hasOneUse() &&
Gabor Greif1c80d112008-08-28 21:40:38 +00001073 CanBeFoldedBy(N.getNode(), Pred.getNode(), Op.getNode())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001074 LoadSDNode *LD = cast<LoadSDNode>(InChain);
1075 if (!SelectAddr(Op, LD->getBasePtr(), Base, Scale, Index, Disp))
1076 return false;
1077 OutChain = LD->getChain();
1078 return true;
1079 }
1080 }
1081
1082 // Also handle the case where we explicitly require zeros in the top
1083 // elements. This is a vector shuffle from the zero vector.
Gabor Greif1c80d112008-08-28 21:40:38 +00001084 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattnere6aa3862007-11-25 00:24:49 +00001085 // Check to see if the top elements are all zeros (or bitcast of zeros).
Evan Cheng40ee6e52008-05-08 00:57:18 +00001086 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Gabor Greif1c80d112008-08-28 21:40:38 +00001087 N.getOperand(0).getNode()->hasOneUse() &&
1088 ISD::isNON_EXTLoad(N.getOperand(0).getOperand(0).getNode()) &&
Evan Cheng40ee6e52008-05-08 00:57:18 +00001089 N.getOperand(0).getOperand(0).hasOneUse()) {
1090 // Okay, this is a zero extending load. Fold it.
1091 LoadSDNode *LD = cast<LoadSDNode>(N.getOperand(0).getOperand(0));
1092 if (!SelectAddr(Op, LD->getBasePtr(), Base, Scale, Index, Disp))
1093 return false;
1094 OutChain = LD->getChain();
Dan Gohman8181bd12008-07-27 21:46:04 +00001095 InChain = SDValue(LD, 1);
Evan Cheng40ee6e52008-05-08 00:57:18 +00001096 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001097 }
1098 return false;
1099}
1100
1101
1102/// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing
1103/// mode it matches can be cost effectively emitted as an LEA instruction.
Dan Gohman8181bd12008-07-27 21:46:04 +00001104bool X86DAGToDAGISel::SelectLEAAddr(SDValue Op, SDValue N,
1105 SDValue &Base, SDValue &Scale,
1106 SDValue &Index, SDValue &Disp) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001107 X86ISelAddressMode AM;
1108 if (MatchAddress(N, AM))
1109 return false;
1110
Duncan Sands92c43912008-06-06 12:08:01 +00001111 MVT VT = N.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001112 unsigned Complexity = 0;
1113 if (AM.BaseType == X86ISelAddressMode::RegBase)
Gabor Greif1c80d112008-08-28 21:40:38 +00001114 if (AM.Base.Reg.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001115 Complexity = 1;
1116 else
1117 AM.Base.Reg = CurDAG->getRegister(0, VT);
1118 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1119 Complexity = 4;
1120
Gabor Greif1c80d112008-08-28 21:40:38 +00001121 if (AM.IndexReg.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001122 Complexity++;
1123 else
1124 AM.IndexReg = CurDAG->getRegister(0, VT);
1125
1126 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1127 // a simple shift.
1128 if (AM.Scale > 1)
1129 Complexity++;
1130
1131 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
1132 // to a LEA. This is determined with some expermentation but is by no means
1133 // optimal (especially for code size consideration). LEA is nice because of
1134 // its three-address nature. Tweak the cost function again when we can run
1135 // convertToThreeAddress() at register allocation time.
1136 if (AM.GV || AM.CP || AM.ES || AM.JT != -1) {
1137 // For X86-64, we should always use lea to materialize RIP relative
1138 // addresses.
1139 if (Subtarget->is64Bit())
1140 Complexity = 4;
1141 else
1142 Complexity += 2;
1143 }
1144
Gabor Greif1c80d112008-08-28 21:40:38 +00001145 if (AM.Disp && (AM.Base.Reg.getNode() || AM.IndexReg.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001146 Complexity++;
1147
1148 if (Complexity > 2) {
1149 getAddressOperands(AM, Base, Scale, Index, Disp);
1150 return true;
1151 }
1152 return false;
1153}
1154
Dan Gohman8181bd12008-07-27 21:46:04 +00001155bool X86DAGToDAGISel::TryFoldLoad(SDValue P, SDValue N,
1156 SDValue &Base, SDValue &Scale,
1157 SDValue &Index, SDValue &Disp) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001158 if (ISD::isNON_EXTLoad(N.getNode()) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001159 N.hasOneUse() &&
Gabor Greif1c80d112008-08-28 21:40:38 +00001160 CanBeFoldedBy(N.getNode(), P.getNode(), P.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001161 return SelectAddr(P, N.getOperand(1), Base, Scale, Index, Disp);
1162 return false;
1163}
1164
Dan Gohmanb60482f2008-09-23 18:22:58 +00001165/// getGlobalBaseReg - Return an SDNode that returns the value of
1166/// the global base register. Output instructions required to
1167/// initialize the global base register, if necessary.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001168///
1169SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
1170 assert(!Subtarget->is64Bit() && "X86-64 PIC uses RIP relative addressing");
Dan Gohmanb60482f2008-09-23 18:22:58 +00001171 if (!GlobalBaseReg)
1172 GlobalBaseReg = TM.getInstrInfo()->initializeGlobalBaseReg(BB->getParent());
Gabor Greif1c80d112008-08-28 21:40:38 +00001173 return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001174}
1175
1176static SDNode *FindCallStartFromCall(SDNode *Node) {
1177 if (Node->getOpcode() == ISD::CALLSEQ_START) return Node;
1178 assert(Node->getOperand(0).getValueType() == MVT::Other &&
1179 "Node doesn't have a token chain argument!");
Gabor Greif1c80d112008-08-28 21:40:38 +00001180 return FindCallStartFromCall(Node->getOperand(0).getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001181}
1182
Dan Gohmandd612bb2008-08-20 21:27:32 +00001183/// getTruncateTo8Bit - return an SDNode that implements a subreg based
1184/// truncate of the specified operand to i8. This can be done with tablegen,
1185/// except that this code uses MVT::Flag in a tricky way that happens to
1186/// improve scheduling in some cases.
1187SDNode *X86DAGToDAGISel::getTruncateTo8Bit(SDValue N0) {
1188 assert(!Subtarget->is64Bit() &&
1189 "getTruncateTo8Bit is only needed on x86-32!");
1190 SDValue SRIdx = CurDAG->getTargetConstant(1, MVT::i32); // SubRegSet 1
1191
1192 // Ensure that the source register has an 8-bit subreg on 32-bit targets
1193 unsigned Opc;
1194 MVT N0VT = N0.getValueType();
1195 switch (N0VT.getSimpleVT()) {
1196 default: assert(0 && "Unknown truncate!");
1197 case MVT::i16:
1198 Opc = X86::MOV16to16_;
1199 break;
1200 case MVT::i32:
1201 Opc = X86::MOV32to32_;
1202 break;
1203 }
1204
1205 // The use of MVT::Flag here is not strictly accurate, but it helps
1206 // scheduling in some cases.
1207 N0 = SDValue(CurDAG->getTargetNode(Opc, N0VT, MVT::Flag, N0), 0);
1208 return CurDAG->getTargetNode(X86::EXTRACT_SUBREG,
1209 MVT::i8, N0, SRIdx, N0.getValue(1));
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001210}
1211
1212
Dan Gohman8181bd12008-07-27 21:46:04 +00001213SDNode *X86DAGToDAGISel::Select(SDValue N) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001214 SDNode *Node = N.getNode();
Duncan Sands92c43912008-06-06 12:08:01 +00001215 MVT NVT = Node->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001216 unsigned Opc, MOpc;
1217 unsigned Opcode = Node->getOpcode();
1218
1219#ifndef NDEBUG
1220 DOUT << std::string(Indent, ' ') << "Selecting: ";
1221 DEBUG(Node->dump(CurDAG));
1222 DOUT << "\n";
1223 Indent += 2;
1224#endif
1225
Dan Gohmanbd68c792008-07-17 19:10:17 +00001226 if (Node->isMachineOpcode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001227#ifndef NDEBUG
1228 DOUT << std::string(Indent-2, ' ') << "== ";
1229 DEBUG(Node->dump(CurDAG));
1230 DOUT << "\n";
1231 Indent -= 2;
1232#endif
1233 return NULL; // Already selected.
1234 }
1235
1236 switch (Opcode) {
1237 default: break;
1238 case X86ISD::GlobalBaseReg:
1239 return getGlobalBaseReg();
1240
1241 case ISD::ADD: {
1242 // Turn ADD X, c to MOV32ri X+c. This cannot be done with tblgen'd
1243 // code and is matched first so to prevent it from being turned into
1244 // LEA32r X+c.
Evan Cheng17e39d62008-01-08 02:06:11 +00001245 // In 64-bit small code size mode, use LEA to take advantage of
1246 // RIP-relative addressing.
1247 if (TM.getCodeModel() != CodeModel::Small)
1248 break;
Duncan Sands92c43912008-06-06 12:08:01 +00001249 MVT PtrVT = TLI.getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00001250 SDValue N0 = N.getOperand(0);
1251 SDValue N1 = N.getOperand(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00001252 if (N.getNode()->getValueType(0) == PtrVT &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253 N0.getOpcode() == X86ISD::Wrapper &&
1254 N1.getOpcode() == ISD::Constant) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001255 unsigned Offset = (unsigned)cast<ConstantSDNode>(N1)->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00001256 SDValue C(0, 0);
Bill Wendlingfef06052008-09-16 21:48:12 +00001257 // TODO: handle ExternalSymbolSDNode.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001258 if (GlobalAddressSDNode *G =
1259 dyn_cast<GlobalAddressSDNode>(N0.getOperand(0))) {
1260 C = CurDAG->getTargetGlobalAddress(G->getGlobal(), PtrVT,
1261 G->getOffset() + Offset);
1262 } else if (ConstantPoolSDNode *CP =
1263 dyn_cast<ConstantPoolSDNode>(N0.getOperand(0))) {
1264 C = CurDAG->getTargetConstantPool(CP->getConstVal(), PtrVT,
1265 CP->getAlignment(),
1266 CP->getOffset()+Offset);
1267 }
1268
Gabor Greif1c80d112008-08-28 21:40:38 +00001269 if (C.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001270 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001271 SDValue Ops[] = { CurDAG->getRegister(0, PtrVT), getI8Imm(1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001272 CurDAG->getRegister(0, PtrVT), C };
Gabor Greife9f7f582008-08-31 15:37:04 +00001273 return CurDAG->SelectNodeTo(N.getNode(), X86::LEA64r,
1274 MVT::i64, Ops, 4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001275 } else
Gabor Greif1c80d112008-08-28 21:40:38 +00001276 return CurDAG->SelectNodeTo(N.getNode(), X86::MOV32ri, PtrVT, C);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001277 }
1278 }
1279
1280 // Other cases are handled by auto-generated code.
1281 break;
1282 }
1283
Dan Gohman5a199552007-10-08 18:33:35 +00001284 case ISD::SMUL_LOHI:
1285 case ISD::UMUL_LOHI: {
Dan Gohman8181bd12008-07-27 21:46:04 +00001286 SDValue N0 = Node->getOperand(0);
1287 SDValue N1 = Node->getOperand(1);
Dan Gohman5a199552007-10-08 18:33:35 +00001288
Dan Gohman5a199552007-10-08 18:33:35 +00001289 bool isSigned = Opcode == ISD::SMUL_LOHI;
1290 if (!isSigned)
Duncan Sands92c43912008-06-06 12:08:01 +00001291 switch (NVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001292 default: assert(0 && "Unsupported VT!");
1293 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
1294 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
1295 case MVT::i32: Opc = X86::MUL32r; MOpc = X86::MUL32m; break;
1296 case MVT::i64: Opc = X86::MUL64r; MOpc = X86::MUL64m; break;
1297 }
1298 else
Duncan Sands92c43912008-06-06 12:08:01 +00001299 switch (NVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001300 default: assert(0 && "Unsupported VT!");
1301 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
1302 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
1303 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
1304 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
1305 }
1306
1307 unsigned LoReg, HiReg;
Duncan Sands92c43912008-06-06 12:08:01 +00001308 switch (NVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001309 default: assert(0 && "Unsupported VT!");
1310 case MVT::i8: LoReg = X86::AL; HiReg = X86::AH; break;
1311 case MVT::i16: LoReg = X86::AX; HiReg = X86::DX; break;
1312 case MVT::i32: LoReg = X86::EAX; HiReg = X86::EDX; break;
1313 case MVT::i64: LoReg = X86::RAX; HiReg = X86::RDX; break;
1314 }
1315
Dan Gohman8181bd12008-07-27 21:46:04 +00001316 SDValue Tmp0, Tmp1, Tmp2, Tmp3;
Evan Cheng508fe8b2007-08-02 05:48:35 +00001317 bool foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3);
Dan Gohman5a199552007-10-08 18:33:35 +00001318 // multiplty is commmutative
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001319 if (!foldedLoad) {
1320 foldedLoad = TryFoldLoad(N, N0, Tmp0, Tmp1, Tmp2, Tmp3);
Evan Cheng508fe8b2007-08-02 05:48:35 +00001321 if (foldedLoad)
1322 std::swap(N0, N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001323 }
1324
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001325 AddToISelQueue(N0);
Dan Gohman8181bd12008-07-27 21:46:04 +00001326 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), LoReg,
1327 N0, SDValue()).getValue(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001328
1329 if (foldedLoad) {
Dan Gohman5a199552007-10-08 18:33:35 +00001330 AddToISelQueue(N1.getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001331 AddToISelQueue(Tmp0);
1332 AddToISelQueue(Tmp1);
1333 AddToISelQueue(Tmp2);
1334 AddToISelQueue(Tmp3);
Dan Gohman8181bd12008-07-27 21:46:04 +00001335 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, N1.getOperand(0), InFlag };
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001336 SDNode *CNode =
1337 CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Ops, 6);
Dan Gohman8181bd12008-07-27 21:46:04 +00001338 InFlag = SDValue(CNode, 1);
Dan Gohman5a199552007-10-08 18:33:35 +00001339 // Update the chain.
Dan Gohman8181bd12008-07-27 21:46:04 +00001340 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001341 } else {
1342 AddToISelQueue(N1);
1343 InFlag =
Dan Gohman8181bd12008-07-27 21:46:04 +00001344 SDValue(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001345 }
1346
Dan Gohman5a199552007-10-08 18:33:35 +00001347 // Copy the low half of the result, if it is needed.
1348 if (!N.getValue(0).use_empty()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001349 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Dan Gohman5a199552007-10-08 18:33:35 +00001350 LoReg, NVT, InFlag);
1351 InFlag = Result.getValue(2);
1352 ReplaceUses(N.getValue(0), Result);
1353#ifndef NDEBUG
1354 DOUT << std::string(Indent-2, ' ') << "=> ";
Gabor Greif1c80d112008-08-28 21:40:38 +00001355 DEBUG(Result.getNode()->dump(CurDAG));
Dan Gohman5a199552007-10-08 18:33:35 +00001356 DOUT << "\n";
1357#endif
Evan Cheng6f0f0dd2007-08-09 21:59:35 +00001358 }
Dan Gohman5a199552007-10-08 18:33:35 +00001359 // Copy the high half of the result, if it is needed.
1360 if (!N.getValue(1).use_empty()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001361 SDValue Result;
Dan Gohman5a199552007-10-08 18:33:35 +00001362 if (HiReg == X86::AH && Subtarget->is64Bit()) {
1363 // Prevent use of AH in a REX instruction by referencing AX instead.
1364 // Shift it down 8 bits.
1365 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
1366 X86::AX, MVT::i16, InFlag);
1367 InFlag = Result.getValue(2);
Dan Gohman8181bd12008-07-27 21:46:04 +00001368 Result = SDValue(CurDAG->getTargetNode(X86::SHR16ri, MVT::i16, Result,
Gabor Greife9f7f582008-08-31 15:37:04 +00001369 CurDAG->getTargetConstant(8, MVT::i8)), 0);
Dan Gohman5a199552007-10-08 18:33:35 +00001370 // Then truncate it down to i8.
Dan Gohman8181bd12008-07-27 21:46:04 +00001371 SDValue SRIdx = CurDAG->getTargetConstant(1, MVT::i32); // SubRegSet 1
1372 Result = SDValue(CurDAG->getTargetNode(X86::EXTRACT_SUBREG,
Dan Gohman5a199552007-10-08 18:33:35 +00001373 MVT::i8, Result, SRIdx), 0);
1374 } else {
1375 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
1376 HiReg, NVT, InFlag);
1377 InFlag = Result.getValue(2);
1378 }
1379 ReplaceUses(N.getValue(1), Result);
1380#ifndef NDEBUG
1381 DOUT << std::string(Indent-2, ' ') << "=> ";
Gabor Greif1c80d112008-08-28 21:40:38 +00001382 DEBUG(Result.getNode()->dump(CurDAG));
Dan Gohman5a199552007-10-08 18:33:35 +00001383 DOUT << "\n";
1384#endif
1385 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001386
1387#ifndef NDEBUG
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001388 Indent -= 2;
1389#endif
Dan Gohman5a199552007-10-08 18:33:35 +00001390
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001391 return NULL;
1392 }
1393
Dan Gohman5a199552007-10-08 18:33:35 +00001394 case ISD::SDIVREM:
1395 case ISD::UDIVREM: {
Dan Gohman8181bd12008-07-27 21:46:04 +00001396 SDValue N0 = Node->getOperand(0);
1397 SDValue N1 = Node->getOperand(1);
Dan Gohman5a199552007-10-08 18:33:35 +00001398
1399 bool isSigned = Opcode == ISD::SDIVREM;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001400 if (!isSigned)
Duncan Sands92c43912008-06-06 12:08:01 +00001401 switch (NVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001402 default: assert(0 && "Unsupported VT!");
1403 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
1404 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
1405 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
1406 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
1407 }
1408 else
Duncan Sands92c43912008-06-06 12:08:01 +00001409 switch (NVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001410 default: assert(0 && "Unsupported VT!");
1411 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
1412 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
1413 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
1414 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
1415 }
1416
1417 unsigned LoReg, HiReg;
1418 unsigned ClrOpcode, SExtOpcode;
Duncan Sands92c43912008-06-06 12:08:01 +00001419 switch (NVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001420 default: assert(0 && "Unsupported VT!");
1421 case MVT::i8:
1422 LoReg = X86::AL; HiReg = X86::AH;
1423 ClrOpcode = 0;
1424 SExtOpcode = X86::CBW;
1425 break;
1426 case MVT::i16:
1427 LoReg = X86::AX; HiReg = X86::DX;
1428 ClrOpcode = X86::MOV16r0;
1429 SExtOpcode = X86::CWD;
1430 break;
1431 case MVT::i32:
1432 LoReg = X86::EAX; HiReg = X86::EDX;
1433 ClrOpcode = X86::MOV32r0;
1434 SExtOpcode = X86::CDQ;
1435 break;
1436 case MVT::i64:
1437 LoReg = X86::RAX; HiReg = X86::RDX;
1438 ClrOpcode = X86::MOV64r0;
1439 SExtOpcode = X86::CQO;
1440 break;
1441 }
1442
Dan Gohman8181bd12008-07-27 21:46:04 +00001443 SDValue Tmp0, Tmp1, Tmp2, Tmp3;
Dan Gohman5a199552007-10-08 18:33:35 +00001444 bool foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3);
1445
Dan Gohman8181bd12008-07-27 21:46:04 +00001446 SDValue InFlag;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001447 if (NVT == MVT::i8 && !isSigned) {
1448 // Special case for div8, just use a move with zero extension to AX to
1449 // clear the upper 8 bits (AH).
Dan Gohman8181bd12008-07-27 21:46:04 +00001450 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Move, Chain;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001451 if (TryFoldLoad(N, N0, Tmp0, Tmp1, Tmp2, Tmp3)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001452 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, N0.getOperand(0) };
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001453 AddToISelQueue(N0.getOperand(0));
1454 AddToISelQueue(Tmp0);
1455 AddToISelQueue(Tmp1);
1456 AddToISelQueue(Tmp2);
1457 AddToISelQueue(Tmp3);
1458 Move =
Dan Gohman8181bd12008-07-27 21:46:04 +00001459 SDValue(CurDAG->getTargetNode(X86::MOVZX16rm8, MVT::i16, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001460 Ops, 5), 0);
1461 Chain = Move.getValue(1);
1462 ReplaceUses(N0.getValue(1), Chain);
1463 } else {
1464 AddToISelQueue(N0);
1465 Move =
Dan Gohman8181bd12008-07-27 21:46:04 +00001466 SDValue(CurDAG->getTargetNode(X86::MOVZX16rr8, MVT::i16, N0), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001467 Chain = CurDAG->getEntryNode();
1468 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001469 Chain = CurDAG->getCopyToReg(Chain, X86::AX, Move, SDValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001470 InFlag = Chain.getValue(1);
1471 } else {
1472 AddToISelQueue(N0);
1473 InFlag =
Dan Gohman5a199552007-10-08 18:33:35 +00001474 CurDAG->getCopyToReg(CurDAG->getEntryNode(),
Dan Gohman8181bd12008-07-27 21:46:04 +00001475 LoReg, N0, SDValue()).getValue(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001476 if (isSigned) {
1477 // Sign extend the low part into the high part.
1478 InFlag =
Dan Gohman8181bd12008-07-27 21:46:04 +00001479 SDValue(CurDAG->getTargetNode(SExtOpcode, MVT::Flag, InFlag), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001480 } else {
1481 // Zero out the high part, effectively zero extending the input.
Dan Gohman8181bd12008-07-27 21:46:04 +00001482 SDValue ClrNode = SDValue(CurDAG->getTargetNode(ClrOpcode, NVT), 0);
Dan Gohman5a199552007-10-08 18:33:35 +00001483 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), HiReg,
1484 ClrNode, InFlag).getValue(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001485 }
1486 }
1487
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001488 if (foldedLoad) {
1489 AddToISelQueue(N1.getOperand(0));
1490 AddToISelQueue(Tmp0);
1491 AddToISelQueue(Tmp1);
1492 AddToISelQueue(Tmp2);
1493 AddToISelQueue(Tmp3);
Dan Gohman8181bd12008-07-27 21:46:04 +00001494 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, N1.getOperand(0), InFlag };
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001495 SDNode *CNode =
1496 CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Ops, 6);
Dan Gohman8181bd12008-07-27 21:46:04 +00001497 InFlag = SDValue(CNode, 1);
Dan Gohman5a199552007-10-08 18:33:35 +00001498 // Update the chain.
Dan Gohman8181bd12008-07-27 21:46:04 +00001499 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001500 } else {
1501 AddToISelQueue(N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001502 InFlag =
Dan Gohman8181bd12008-07-27 21:46:04 +00001503 SDValue(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001504 }
1505
Dan Gohman242a5ba2007-09-25 18:23:27 +00001506 // Copy the division (low) result, if it is needed.
1507 if (!N.getValue(0).use_empty()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001508 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Dan Gohman5a199552007-10-08 18:33:35 +00001509 LoReg, NVT, InFlag);
Dan Gohman242a5ba2007-09-25 18:23:27 +00001510 InFlag = Result.getValue(2);
1511 ReplaceUses(N.getValue(0), Result);
1512#ifndef NDEBUG
1513 DOUT << std::string(Indent-2, ' ') << "=> ";
Gabor Greif1c80d112008-08-28 21:40:38 +00001514 DEBUG(Result.getNode()->dump(CurDAG));
Dan Gohman242a5ba2007-09-25 18:23:27 +00001515 DOUT << "\n";
1516#endif
Evan Cheng6f0f0dd2007-08-09 21:59:35 +00001517 }
Dan Gohman242a5ba2007-09-25 18:23:27 +00001518 // Copy the remainder (high) result, if it is needed.
1519 if (!N.getValue(1).use_empty()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001520 SDValue Result;
Dan Gohman242a5ba2007-09-25 18:23:27 +00001521 if (HiReg == X86::AH && Subtarget->is64Bit()) {
1522 // Prevent use of AH in a REX instruction by referencing AX instead.
1523 // Shift it down 8 bits.
Dan Gohman5a199552007-10-08 18:33:35 +00001524 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
1525 X86::AX, MVT::i16, InFlag);
Dan Gohman242a5ba2007-09-25 18:23:27 +00001526 InFlag = Result.getValue(2);
Dan Gohman8181bd12008-07-27 21:46:04 +00001527 Result = SDValue(CurDAG->getTargetNode(X86::SHR16ri, MVT::i16, Result,
Gabor Greife9f7f582008-08-31 15:37:04 +00001528 CurDAG->getTargetConstant(8, MVT::i8)), 0);
Dan Gohman242a5ba2007-09-25 18:23:27 +00001529 // Then truncate it down to i8.
Dan Gohman8181bd12008-07-27 21:46:04 +00001530 SDValue SRIdx = CurDAG->getTargetConstant(1, MVT::i32); // SubRegSet 1
1531 Result = SDValue(CurDAG->getTargetNode(X86::EXTRACT_SUBREG,
Dan Gohman242a5ba2007-09-25 18:23:27 +00001532 MVT::i8, Result, SRIdx), 0);
1533 } else {
Dan Gohman5a199552007-10-08 18:33:35 +00001534 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
1535 HiReg, NVT, InFlag);
Dan Gohman242a5ba2007-09-25 18:23:27 +00001536 InFlag = Result.getValue(2);
1537 }
1538 ReplaceUses(N.getValue(1), Result);
1539#ifndef NDEBUG
1540 DOUT << std::string(Indent-2, ' ') << "=> ";
Gabor Greif1c80d112008-08-28 21:40:38 +00001541 DEBUG(Result.getNode()->dump(CurDAG));
Dan Gohman242a5ba2007-09-25 18:23:27 +00001542 DOUT << "\n";
1543#endif
1544 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001545
1546#ifndef NDEBUG
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001547 Indent -= 2;
1548#endif
1549
1550 return NULL;
1551 }
Christopher Lamb422213d2007-08-10 22:22:41 +00001552
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001553 case ISD::SIGN_EXTEND_INREG: {
Duncan Sands92c43912008-06-06 12:08:01 +00001554 MVT SVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
Dan Gohmandd612bb2008-08-20 21:27:32 +00001555 if (SVT == MVT::i8 && !Subtarget->is64Bit()) {
1556 SDValue N0 = Node->getOperand(0);
1557 AddToISelQueue(N0);
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001558
Dan Gohmandd612bb2008-08-20 21:27:32 +00001559 SDValue TruncOp = SDValue(getTruncateTo8Bit(N0), 0);
1560 unsigned Opc = 0;
1561 switch (NVT.getSimpleVT()) {
1562 default: assert(0 && "Unknown sign_extend_inreg!");
1563 case MVT::i16:
1564 Opc = X86::MOVSX16rr8;
1565 break;
1566 case MVT::i32:
1567 Opc = X86::MOVSX32rr8;
1568 break;
1569 }
1570
1571 SDNode *ResNode = CurDAG->getTargetNode(Opc, NVT, TruncOp);
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001572
1573#ifndef NDEBUG
Dan Gohmandd612bb2008-08-20 21:27:32 +00001574 DOUT << std::string(Indent-2, ' ') << "=> ";
Gabor Greif1c80d112008-08-28 21:40:38 +00001575 DEBUG(TruncOp.getNode()->dump(CurDAG));
Dan Gohmandd612bb2008-08-20 21:27:32 +00001576 DOUT << "\n";
1577 DOUT << std::string(Indent-2, ' ') << "=> ";
1578 DEBUG(ResNode->dump(CurDAG));
1579 DOUT << "\n";
1580 Indent -= 2;
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001581#endif
Dan Gohmandd612bb2008-08-20 21:27:32 +00001582 return ResNode;
1583 }
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001584 break;
1585 }
1586
1587 case ISD::TRUNCATE: {
Dan Gohmandd612bb2008-08-20 21:27:32 +00001588 if (NVT == MVT::i8 && !Subtarget->is64Bit()) {
1589 SDValue Input = Node->getOperand(0);
1590 AddToISelQueue(Node->getOperand(0));
1591 SDNode *ResNode = getTruncateTo8Bit(Input);
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001592
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001593#ifndef NDEBUG
1594 DOUT << std::string(Indent-2, ' ') << "=> ";
1595 DEBUG(ResNode->dump(CurDAG));
1596 DOUT << "\n";
1597 Indent -= 2;
1598#endif
Dan Gohmandd612bb2008-08-20 21:27:32 +00001599 return ResNode;
1600 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001601 break;
1602 }
Evan Chengd4cebcd2008-06-17 02:01:22 +00001603
1604 case ISD::DECLARE: {
1605 // Handle DECLARE nodes here because the second operand may have been
1606 // wrapped in X86ISD::Wrapper.
Dan Gohman8181bd12008-07-27 21:46:04 +00001607 SDValue Chain = Node->getOperand(0);
1608 SDValue N1 = Node->getOperand(1);
1609 SDValue N2 = Node->getOperand(2);
Evan Cheng651e1442008-06-18 02:48:27 +00001610 if (!isa<FrameIndexSDNode>(N1))
1611 break;
1612 int FI = cast<FrameIndexSDNode>(N1)->getIndex();
1613 if (N2.getOpcode() == ISD::ADD &&
1614 N2.getOperand(0).getOpcode() == X86ISD::GlobalBaseReg)
1615 N2 = N2.getOperand(1);
1616 if (N2.getOpcode() == X86ISD::Wrapper &&
Evan Chengd4cebcd2008-06-17 02:01:22 +00001617 isa<GlobalAddressSDNode>(N2.getOperand(0))) {
Evan Chengd4cebcd2008-06-17 02:01:22 +00001618 GlobalValue *GV =
1619 cast<GlobalAddressSDNode>(N2.getOperand(0))->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +00001620 SDValue Tmp1 = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
1621 SDValue Tmp2 = CurDAG->getTargetGlobalAddress(GV, TLI.getPointerTy());
Evan Chengd4cebcd2008-06-17 02:01:22 +00001622 AddToISelQueue(Chain);
Dan Gohman8181bd12008-07-27 21:46:04 +00001623 SDValue Ops[] = { Tmp1, Tmp2, Chain };
Evan Chengd4cebcd2008-06-17 02:01:22 +00001624 return CurDAG->getTargetNode(TargetInstrInfo::DECLARE,
1625 MVT::Other, Ops, 3);
1626 }
1627 break;
1628 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001629 }
1630
1631 SDNode *ResNode = SelectCode(N);
1632
1633#ifndef NDEBUG
1634 DOUT << std::string(Indent-2, ' ') << "=> ";
Gabor Greif1c80d112008-08-28 21:40:38 +00001635 if (ResNode == NULL || ResNode == N.getNode())
1636 DEBUG(N.getNode()->dump(CurDAG));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001637 else
1638 DEBUG(ResNode->dump(CurDAG));
1639 DOUT << "\n";
1640 Indent -= 2;
1641#endif
1642
1643 return ResNode;
1644}
1645
1646bool X86DAGToDAGISel::
Dan Gohman8181bd12008-07-27 21:46:04 +00001647SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
Dan Gohman14a66442008-08-23 02:25:05 +00001648 std::vector<SDValue> &OutOps) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001649 SDValue Op0, Op1, Op2, Op3;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001650 switch (ConstraintCode) {
1651 case 'o': // offsetable ??
1652 case 'v': // not offsetable ??
1653 default: return true;
1654 case 'm': // memory
1655 if (!SelectAddr(Op, Op, Op0, Op1, Op2, Op3))
1656 return true;
1657 break;
1658 }
1659
1660 OutOps.push_back(Op0);
1661 OutOps.push_back(Op1);
1662 OutOps.push_back(Op2);
1663 OutOps.push_back(Op3);
1664 AddToISelQueue(Op0);
1665 AddToISelQueue(Op1);
1666 AddToISelQueue(Op2);
1667 AddToISelQueue(Op3);
1668 return false;
1669}
1670
1671/// createX86ISelDag - This pass converts a legalized DAG into a
1672/// X86-specific DAG, ready for instruction scheduling.
1673///
1674FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM, bool Fast) {
1675 return new X86DAGToDAGISel(TM, Fast);
1676}