blob: 8578284a35d7fa25f7a01d81318d3bf64cb12e98 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMInstrInfo.h"
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMGenInstrInfo.inc"
18#include "ARMMachineFunctionInfo.h"
Owen Anderson1636de92007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "llvm/CodeGen/LiveVariables.h"
Owen Anderson6690c7f2008-01-04 23:57:37 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineJumpTableInfo.h"
24#include "llvm/Target/TargetAsmInfo.h"
25#include "llvm/Support/CommandLine.h"
26using namespace llvm;
27
28static cl::opt<bool> EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
29 cl::desc("Enable ARM 2-addr to 3-addr conv"));
30
Owen Anderson8f2c8932007-12-31 06:32:00 +000031static inline
32const MachineInstrBuilder &AddDefaultPred(const MachineInstrBuilder &MIB) {
33 return MIB.addImm((int64_t)ARMCC::AL).addReg(0);
34}
35
36static inline
37const MachineInstrBuilder &AddDefaultCC(const MachineInstrBuilder &MIB) {
38 return MIB.addReg(0);
39}
40
Dan Gohmanf17a25c2007-07-18 16:29:46 +000041ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI)
Chris Lattnerd2fd6db2008-01-01 01:03:04 +000042 : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000043 RI(*this, STI) {
44}
45
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046
47/// Return true if the instruction is a register to register move and
48/// leave the source and dest operands in the passed parameters.
49///
50bool ARMInstrInfo::isMoveInstr(const MachineInstr &MI,
Evan Chengf97496a2009-01-20 19:12:24 +000051 unsigned &SrcReg, unsigned &DstReg,
52 unsigned& SrcSubIdx, unsigned& DstSubIdx) const {
53 SrcSubIdx = DstSubIdx = 0; // No sub-registers.
54
Chris Lattner99aa3372008-01-07 02:48:55 +000055 unsigned oc = MI.getOpcode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056 switch (oc) {
57 default:
58 return false;
59 case ARM::FCPYS:
60 case ARM::FCPYD:
61 SrcReg = MI.getOperand(1).getReg();
62 DstReg = MI.getOperand(0).getReg();
63 return true;
64 case ARM::MOVr:
65 case ARM::tMOVr:
Chris Lattner5b930372008-01-07 07:27:27 +000066 assert(MI.getDesc().getNumOperands() >= 2 &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +000067 MI.getOperand(0).isReg() &&
68 MI.getOperand(1).isReg() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +000069 "Invalid ARM MOV instruction");
70 SrcReg = MI.getOperand(1).getReg();
71 DstReg = MI.getOperand(0).getReg();
72 return true;
73 }
74}
75
Dan Gohman90feee22008-11-18 19:49:32 +000076unsigned ARMInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
77 int &FrameIndex) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078 switch (MI->getOpcode()) {
79 default: break;
80 case ARM::LDR:
Dan Gohmanb9f4fa72008-10-03 15:45:36 +000081 if (MI->getOperand(1).isFI() &&
82 MI->getOperand(2).isReg() &&
83 MI->getOperand(3).isImm() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +000084 MI->getOperand(2).getReg() == 0 &&
Chris Lattnera96056a2007-12-30 20:49:49 +000085 MI->getOperand(3).getImm() == 0) {
Chris Lattner6017d482007-12-30 23:10:15 +000086 FrameIndex = MI->getOperand(1).getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087 return MI->getOperand(0).getReg();
88 }
89 break;
90 case ARM::FLDD:
91 case ARM::FLDS:
Dan Gohmanb9f4fa72008-10-03 15:45:36 +000092 if (MI->getOperand(1).isFI() &&
93 MI->getOperand(2).isImm() &&
Chris Lattnera96056a2007-12-30 20:49:49 +000094 MI->getOperand(2).getImm() == 0) {
Chris Lattner6017d482007-12-30 23:10:15 +000095 FrameIndex = MI->getOperand(1).getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096 return MI->getOperand(0).getReg();
97 }
98 break;
99 case ARM::tRestore:
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000100 if (MI->getOperand(1).isFI() &&
101 MI->getOperand(2).isImm() &&
Chris Lattnera96056a2007-12-30 20:49:49 +0000102 MI->getOperand(2).getImm() == 0) {
Chris Lattner6017d482007-12-30 23:10:15 +0000103 FrameIndex = MI->getOperand(1).getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000104 return MI->getOperand(0).getReg();
105 }
106 break;
107 }
108 return 0;
109}
110
Dan Gohman90feee22008-11-18 19:49:32 +0000111unsigned ARMInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
112 int &FrameIndex) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000113 switch (MI->getOpcode()) {
114 default: break;
115 case ARM::STR:
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000116 if (MI->getOperand(1).isFI() &&
117 MI->getOperand(2).isReg() &&
118 MI->getOperand(3).isImm() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000119 MI->getOperand(2).getReg() == 0 &&
Chris Lattnera96056a2007-12-30 20:49:49 +0000120 MI->getOperand(3).getImm() == 0) {
Chris Lattner6017d482007-12-30 23:10:15 +0000121 FrameIndex = MI->getOperand(1).getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122 return MI->getOperand(0).getReg();
123 }
124 break;
125 case ARM::FSTD:
126 case ARM::FSTS:
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000127 if (MI->getOperand(1).isFI() &&
128 MI->getOperand(2).isImm() &&
Chris Lattnera96056a2007-12-30 20:49:49 +0000129 MI->getOperand(2).getImm() == 0) {
Chris Lattner6017d482007-12-30 23:10:15 +0000130 FrameIndex = MI->getOperand(1).getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131 return MI->getOperand(0).getReg();
132 }
133 break;
134 case ARM::tSpill:
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000135 if (MI->getOperand(1).isFI() &&
136 MI->getOperand(2).isImm() &&
Chris Lattnera96056a2007-12-30 20:49:49 +0000137 MI->getOperand(2).getImm() == 0) {
Chris Lattner6017d482007-12-30 23:10:15 +0000138 FrameIndex = MI->getOperand(1).getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 return MI->getOperand(0).getReg();
140 }
141 break;
142 }
143 return 0;
144}
145
Evan Cheng7d73efc2008-03-31 20:40:39 +0000146void ARMInstrInfo::reMaterialize(MachineBasicBlock &MBB,
147 MachineBasicBlock::iterator I,
148 unsigned DestReg,
149 const MachineInstr *Orig) const {
150 if (Orig->getOpcode() == ARM::MOVi2pieces) {
151 RI.emitLoadConstPool(MBB, I, DestReg, Orig->getOperand(1).getImm(),
152 Orig->getOperand(2).getImm(),
153 Orig->getOperand(3).getReg(), this, false);
154 return;
155 }
156
Dan Gohman221a4372008-07-07 23:14:23 +0000157 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Cheng7d73efc2008-03-31 20:40:39 +0000158 MI->getOperand(0).setReg(DestReg);
159 MBB.insert(I, MI);
160}
161
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162static unsigned getUnindexedOpcode(unsigned Opc) {
163 switch (Opc) {
164 default: break;
165 case ARM::LDR_PRE:
166 case ARM::LDR_POST:
167 return ARM::LDR;
168 case ARM::LDRH_PRE:
169 case ARM::LDRH_POST:
170 return ARM::LDRH;
171 case ARM::LDRB_PRE:
172 case ARM::LDRB_POST:
173 return ARM::LDRB;
174 case ARM::LDRSH_PRE:
175 case ARM::LDRSH_POST:
176 return ARM::LDRSH;
177 case ARM::LDRSB_PRE:
178 case ARM::LDRSB_POST:
179 return ARM::LDRSB;
180 case ARM::STR_PRE:
181 case ARM::STR_POST:
182 return ARM::STR;
183 case ARM::STRH_PRE:
184 case ARM::STRH_POST:
185 return ARM::STRH;
186 case ARM::STRB_PRE:
187 case ARM::STRB_POST:
188 return ARM::STRB;
189 }
190 return 0;
191}
192
193MachineInstr *
194ARMInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
195 MachineBasicBlock::iterator &MBBI,
Owen Andersonc6959722008-07-02 23:41:07 +0000196 LiveVariables *LV) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197 if (!EnableARM3Addr)
198 return NULL;
199
200 MachineInstr *MI = MBBI;
Dan Gohman221a4372008-07-07 23:14:23 +0000201 MachineFunction &MF = *MI->getParent()->getParent();
Chris Lattner5b930372008-01-07 07:27:27 +0000202 unsigned TSFlags = MI->getDesc().TSFlags;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203 bool isPre = false;
204 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
205 default: return NULL;
206 case ARMII::IndexModePre:
207 isPre = true;
208 break;
209 case ARMII::IndexModePost:
210 break;
211 }
212
213 // Try spliting an indexed load / store to a un-indexed one plus an add/sub
214 // operation.
215 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
216 if (MemOpc == 0)
217 return NULL;
218
219 MachineInstr *UpdateMI = NULL;
220 MachineInstr *MemMI = NULL;
221 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
Chris Lattner5b930372008-01-07 07:27:27 +0000222 const TargetInstrDesc &TID = MI->getDesc();
223 unsigned NumOps = TID.getNumOperands();
Evan Cheng8610a3b2008-01-07 23:56:57 +0000224 bool isLoad = !TID.mayStore();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000225 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
226 const MachineOperand &Base = MI->getOperand(2);
227 const MachineOperand &Offset = MI->getOperand(NumOps-3);
228 unsigned WBReg = WB.getReg();
229 unsigned BaseReg = Base.getReg();
230 unsigned OffReg = Offset.getReg();
231 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
232 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
233 switch (AddrMode) {
234 default:
235 assert(false && "Unknown indexed op!");
236 return NULL;
237 case ARMII::AddrMode2: {
238 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
239 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
240 if (OffReg == 0) {
241 int SOImmVal = ARM_AM::getSOImmVal(Amt);
242 if (SOImmVal == -1)
243 // Can't encode it in a so_imm operand. This transformation will
244 // add more than 1 instruction. Abandon!
245 return NULL;
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000246 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
247 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000248 .addReg(BaseReg).addImm(SOImmVal)
249 .addImm(Pred).addReg(0).addReg(0);
250 } else if (Amt != 0) {
251 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
252 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000253 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
254 get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
256 .addImm(Pred).addReg(0).addReg(0);
257 } else
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000258 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
259 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260 .addReg(BaseReg).addReg(OffReg)
261 .addImm(Pred).addReg(0).addReg(0);
262 break;
263 }
264 case ARMII::AddrMode3 : {
265 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
266 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
267 if (OffReg == 0)
268 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000269 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
270 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271 .addReg(BaseReg).addImm(Amt)
272 .addImm(Pred).addReg(0).addReg(0);
273 else
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000274 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
275 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276 .addReg(BaseReg).addReg(OffReg)
277 .addImm(Pred).addReg(0).addReg(0);
278 break;
279 }
280 }
281
282 std::vector<MachineInstr*> NewMIs;
283 if (isPre) {
284 if (isLoad)
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000285 MemMI = BuildMI(MF, MI->getDebugLoc(),
286 get(MemOpc), MI->getOperand(0).getReg())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
288 else
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000289 MemMI = BuildMI(MF, MI->getDebugLoc(),
290 get(MemOpc)).addReg(MI->getOperand(1).getReg())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
292 NewMIs.push_back(MemMI);
293 NewMIs.push_back(UpdateMI);
294 } else {
295 if (isLoad)
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000296 MemMI = BuildMI(MF, MI->getDebugLoc(),
297 get(MemOpc), MI->getOperand(0).getReg())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
299 else
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000300 MemMI = BuildMI(MF, MI->getDebugLoc(),
301 get(MemOpc)).addReg(MI->getOperand(1).getReg())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
303 if (WB.isDead())
304 UpdateMI->getOperand(0).setIsDead();
305 NewMIs.push_back(UpdateMI);
306 NewMIs.push_back(MemMI);
307 }
308
309 // Transfer LiveVariables states, kill / dead info.
Evan Cheng4a83c422008-11-03 21:02:39 +0000310 if (LV) {
311 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
312 MachineOperand &MO = MI->getOperand(i);
313 if (MO.isReg() && MO.getReg() &&
314 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
315 unsigned Reg = MO.getReg();
Owen Andersonc6959722008-07-02 23:41:07 +0000316
Owen Andersonc6959722008-07-02 23:41:07 +0000317 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
318 if (MO.isDef()) {
319 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
320 if (MO.isDead())
321 LV->addVirtualRegisterDead(Reg, NewMI);
322 }
323 if (MO.isUse() && MO.isKill()) {
324 for (unsigned j = 0; j < 2; ++j) {
325 // Look at the two new MI's in reverse order.
326 MachineInstr *NewMI = NewMIs[j];
327 if (!NewMI->readsRegister(Reg))
328 continue;
329 LV->addVirtualRegisterKilled(Reg, NewMI);
330 if (VI.removeKill(MI))
331 VI.Kills.push_back(NewMI);
332 break;
333 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 }
335 }
336 }
337 }
338
339 MFI->insert(MBBI, NewMIs[1]);
340 MFI->insert(MBBI, NewMIs[0]);
341 return NewMIs[0];
342}
343
344// Branch analysis.
345bool ARMInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
346 MachineBasicBlock *&FBB,
Evan Chengeac31642009-02-09 07:14:22 +0000347 SmallVectorImpl<MachineOperand> &Cond,
348 bool AllowModify) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 // If the block has no terminators, it just falls into the block after it.
350 MachineBasicBlock::iterator I = MBB.end();
351 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
352 return false;
353
354 // Get the last instruction in the block.
355 MachineInstr *LastInst = I;
356
357 // If there is only one terminator instruction, process it.
358 unsigned LastOpc = LastInst->getOpcode();
359 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
360 if (LastOpc == ARM::B || LastOpc == ARM::tB) {
Chris Lattner6017d482007-12-30 23:10:15 +0000361 TBB = LastInst->getOperand(0).getMBB();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000362 return false;
363 }
364 if (LastOpc == ARM::Bcc || LastOpc == ARM::tBcc) {
365 // Block ends with fall-through condbranch.
Chris Lattner6017d482007-12-30 23:10:15 +0000366 TBB = LastInst->getOperand(0).getMBB();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367 Cond.push_back(LastInst->getOperand(1));
368 Cond.push_back(LastInst->getOperand(2));
369 return false;
370 }
371 return true; // Can't handle indirect branch.
372 }
373
374 // Get the instruction before it if it is a terminator.
375 MachineInstr *SecondLastInst = I;
376
377 // If there are three terminators, we don't know what sort of block this is.
378 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
379 return true;
380
381 // If the block ends with ARM::B/ARM::tB and a ARM::Bcc/ARM::tBcc, handle it.
382 unsigned SecondLastOpc = SecondLastInst->getOpcode();
383 if ((SecondLastOpc == ARM::Bcc && LastOpc == ARM::B) ||
384 (SecondLastOpc == ARM::tBcc && LastOpc == ARM::tB)) {
Chris Lattner6017d482007-12-30 23:10:15 +0000385 TBB = SecondLastInst->getOperand(0).getMBB();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000386 Cond.push_back(SecondLastInst->getOperand(1));
387 Cond.push_back(SecondLastInst->getOperand(2));
Chris Lattner6017d482007-12-30 23:10:15 +0000388 FBB = LastInst->getOperand(0).getMBB();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000389 return false;
390 }
391
392 // If the block ends with two unconditional branches, handle it. The second
393 // one is not executed, so remove it.
394 if ((SecondLastOpc == ARM::B || SecondLastOpc==ARM::tB) &&
395 (LastOpc == ARM::B || LastOpc == ARM::tB)) {
Chris Lattner6017d482007-12-30 23:10:15 +0000396 TBB = SecondLastInst->getOperand(0).getMBB();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000397 I = LastInst;
Evan Chengeac31642009-02-09 07:14:22 +0000398 if (AllowModify)
399 I->eraseFromParent();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000400 return false;
401 }
402
403 // Likewise if it ends with a branch table followed by an unconditional branch.
404 // The branch folder can create these, and we must get rid of them for
405 // correctness of Thumb constant islands.
406 if ((SecondLastOpc == ARM::BR_JTr || SecondLastOpc==ARM::BR_JTm ||
407 SecondLastOpc == ARM::BR_JTadd || SecondLastOpc==ARM::tBR_JTr) &&
408 (LastOpc == ARM::B || LastOpc == ARM::tB)) {
409 I = LastInst;
Evan Chengeac31642009-02-09 07:14:22 +0000410 if (AllowModify)
411 I->eraseFromParent();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000412 return true;
413 }
414
415 // Otherwise, can't handle this.
416 return true;
417}
418
419
420unsigned ARMInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
421 MachineFunction &MF = *MBB.getParent();
422 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
423 int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B;
424 int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc;
425
426 MachineBasicBlock::iterator I = MBB.end();
427 if (I == MBB.begin()) return 0;
428 --I;
429 if (I->getOpcode() != BOpc && I->getOpcode() != BccOpc)
430 return 0;
431
432 // Remove the branch.
433 I->eraseFromParent();
434
435 I = MBB.end();
436
437 if (I == MBB.begin()) return 1;
438 --I;
439 if (I->getOpcode() != BccOpc)
440 return 1;
441
442 // Remove the branch.
443 I->eraseFromParent();
444 return 2;
445}
446
447unsigned ARMInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
448 MachineBasicBlock *FBB,
Owen Andersond131b5b2008-08-14 22:49:33 +0000449 const SmallVectorImpl<MachineOperand> &Cond) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000450 MachineFunction &MF = *MBB.getParent();
451 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
452 int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B;
453 int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc;
454
455 // Shouldn't be a fall through.
456 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
457 assert((Cond.size() == 2 || Cond.size() == 0) &&
458 "ARM branch conditions have two components!");
459
460 if (FBB == 0) {
461 if (Cond.empty()) // Unconditional branch?
462 BuildMI(&MBB, get(BOpc)).addMBB(TBB);
463 else
464 BuildMI(&MBB, get(BccOpc)).addMBB(TBB)
465 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
466 return 1;
467 }
468
469 // Two-way conditional branch.
470 BuildMI(&MBB, get(BccOpc)).addMBB(TBB)
471 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
472 BuildMI(&MBB, get(BOpc)).addMBB(FBB);
473 return 2;
474}
475
Owen Anderson9fa72d92008-08-26 18:03:31 +0000476bool ARMInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Owen Anderson8f2c8932007-12-31 06:32:00 +0000477 MachineBasicBlock::iterator I,
478 unsigned DestReg, unsigned SrcReg,
479 const TargetRegisterClass *DestRC,
480 const TargetRegisterClass *SrcRC) const {
481 if (DestRC != SrcRC) {
Owen Anderson9fa72d92008-08-26 18:03:31 +0000482 // Not yet supported!
483 return false;
Owen Anderson8f2c8932007-12-31 06:32:00 +0000484 }
485
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000486 DebugLoc DL = DebugLoc::getUnknownLoc();
487 if (I != MBB.end()) DL = I->getDebugLoc();
488
Owen Anderson8f2c8932007-12-31 06:32:00 +0000489 if (DestRC == ARM::GPRRegisterClass) {
490 MachineFunction &MF = *MBB.getParent();
491 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
492 if (AFI->isThumbFunction())
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000493 BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg).addReg(SrcReg);
Owen Anderson8f2c8932007-12-31 06:32:00 +0000494 else
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000495 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr), DestReg)
Owen Anderson8f2c8932007-12-31 06:32:00 +0000496 .addReg(SrcReg)));
497 } else if (DestRC == ARM::SPRRegisterClass)
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000498 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYS), DestReg)
Owen Anderson8f2c8932007-12-31 06:32:00 +0000499 .addReg(SrcReg));
500 else if (DestRC == ARM::DPRRegisterClass)
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000501 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYD), DestReg)
Owen Anderson8f2c8932007-12-31 06:32:00 +0000502 .addReg(SrcReg));
503 else
Owen Anderson9fa72d92008-08-26 18:03:31 +0000504 return false;
505
506 return true;
Owen Anderson8f2c8932007-12-31 06:32:00 +0000507}
508
Owen Anderson81875432008-01-01 21:11:32 +0000509static const MachineInstrBuilder &ARMInstrAddOperand(MachineInstrBuilder &MIB,
510 MachineOperand &MO) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000511 if (MO.isReg())
Owen Anderson81875432008-01-01 21:11:32 +0000512 MIB = MIB.addReg(MO.getReg(), MO.isDef(), MO.isImplicit());
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000513 else if (MO.isImm())
Owen Anderson81875432008-01-01 21:11:32 +0000514 MIB = MIB.addImm(MO.getImm());
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000515 else if (MO.isFI())
Owen Anderson81875432008-01-01 21:11:32 +0000516 MIB = MIB.addFrameIndex(MO.getIndex());
517 else
518 assert(0 && "Unknown operand for ARMInstrAddOperand!");
519
520 return MIB;
521}
522
523void ARMInstrInfo::
524storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
525 unsigned SrcReg, bool isKill, int FI,
526 const TargetRegisterClass *RC) const {
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000527 DebugLoc DL = DebugLoc::getUnknownLoc();
528 if (I != MBB.end()) DL = I->getDebugLoc();
529
Owen Anderson81875432008-01-01 21:11:32 +0000530 if (RC == ARM::GPRRegisterClass) {
531 MachineFunction &MF = *MBB.getParent();
532 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
533 if (AFI->isThumbFunction())
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000534 BuildMI(MBB, I, DL, get(ARM::tSpill))
535 .addReg(SrcReg, false, false, isKill)
Owen Anderson81875432008-01-01 21:11:32 +0000536 .addFrameIndex(FI).addImm(0);
537 else
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000538 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STR))
Owen Anderson81875432008-01-01 21:11:32 +0000539 .addReg(SrcReg, false, false, isKill)
540 .addFrameIndex(FI).addReg(0).addImm(0));
541 } else if (RC == ARM::DPRRegisterClass) {
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000542 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTD))
Owen Anderson81875432008-01-01 21:11:32 +0000543 .addReg(SrcReg, false, false, isKill)
544 .addFrameIndex(FI).addImm(0));
545 } else {
546 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000547 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTS))
Owen Anderson81875432008-01-01 21:11:32 +0000548 .addReg(SrcReg, false, false, isKill)
549 .addFrameIndex(FI).addImm(0));
550 }
551}
552
553void ARMInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000554 bool isKill,
555 SmallVectorImpl<MachineOperand> &Addr,
556 const TargetRegisterClass *RC,
557 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Owen Anderson81875432008-01-01 21:11:32 +0000558 unsigned Opc = 0;
559 if (RC == ARM::GPRRegisterClass) {
560 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
561 if (AFI->isThumbFunction()) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000562 Opc = Addr[0].isFI() ? ARM::tSpill : ARM::tSTR;
Owen Anderson81875432008-01-01 21:11:32 +0000563 MachineInstrBuilder MIB =
Dan Gohman221a4372008-07-07 23:14:23 +0000564 BuildMI(MF, get(Opc)).addReg(SrcReg, false, false, isKill);
Owen Anderson81875432008-01-01 21:11:32 +0000565 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
566 MIB = ARMInstrAddOperand(MIB, Addr[i]);
567 NewMIs.push_back(MIB);
568 return;
569 }
570 Opc = ARM::STR;
571 } else if (RC == ARM::DPRRegisterClass) {
572 Opc = ARM::FSTD;
573 } else {
574 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
575 Opc = ARM::FSTS;
576 }
577
578 MachineInstrBuilder MIB =
Dan Gohman221a4372008-07-07 23:14:23 +0000579 BuildMI(MF, get(Opc)).addReg(SrcReg, false, false, isKill);
Owen Anderson81875432008-01-01 21:11:32 +0000580 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
581 MIB = ARMInstrAddOperand(MIB, Addr[i]);
582 AddDefaultPred(MIB);
583 NewMIs.push_back(MIB);
584 return;
585}
586
587void ARMInstrInfo::
588loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
589 unsigned DestReg, int FI,
590 const TargetRegisterClass *RC) const {
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000591 DebugLoc DL = DebugLoc::getUnknownLoc();
592 if (I != MBB.end()) DL = I->getDebugLoc();
593
Owen Anderson81875432008-01-01 21:11:32 +0000594 if (RC == ARM::GPRRegisterClass) {
595 MachineFunction &MF = *MBB.getParent();
596 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
597 if (AFI->isThumbFunction())
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000598 BuildMI(MBB, I, DL, get(ARM::tRestore), DestReg)
Owen Anderson81875432008-01-01 21:11:32 +0000599 .addFrameIndex(FI).addImm(0);
600 else
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000601 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDR), DestReg)
Owen Anderson81875432008-01-01 21:11:32 +0000602 .addFrameIndex(FI).addReg(0).addImm(0));
603 } else if (RC == ARM::DPRRegisterClass) {
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000604 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDD), DestReg)
Owen Anderson81875432008-01-01 21:11:32 +0000605 .addFrameIndex(FI).addImm(0));
606 } else {
607 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000608 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDS), DestReg)
Owen Anderson81875432008-01-01 21:11:32 +0000609 .addFrameIndex(FI).addImm(0));
610 }
611}
612
613void ARMInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000614 SmallVectorImpl<MachineOperand> &Addr,
615 const TargetRegisterClass *RC,
Owen Anderson81875432008-01-01 21:11:32 +0000616 SmallVectorImpl<MachineInstr*> &NewMIs) const {
617 unsigned Opc = 0;
618 if (RC == ARM::GPRRegisterClass) {
619 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
620 if (AFI->isThumbFunction()) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000621 Opc = Addr[0].isFI() ? ARM::tRestore : ARM::tLDR;
Dan Gohman221a4372008-07-07 23:14:23 +0000622 MachineInstrBuilder MIB = BuildMI(MF, get(Opc), DestReg);
Owen Anderson81875432008-01-01 21:11:32 +0000623 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
624 MIB = ARMInstrAddOperand(MIB, Addr[i]);
625 NewMIs.push_back(MIB);
626 return;
627 }
628 Opc = ARM::LDR;
629 } else if (RC == ARM::DPRRegisterClass) {
630 Opc = ARM::FLDD;
631 } else {
632 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
633 Opc = ARM::FLDS;
634 }
635
Dan Gohman221a4372008-07-07 23:14:23 +0000636 MachineInstrBuilder MIB = BuildMI(MF, get(Opc), DestReg);
Owen Anderson81875432008-01-01 21:11:32 +0000637 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
638 MIB = ARMInstrAddOperand(MIB, Addr[i]);
639 AddDefaultPred(MIB);
640 NewMIs.push_back(MIB);
641 return;
642}
643
Owen Anderson6690c7f2008-01-04 23:57:37 +0000644bool ARMInstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
645 MachineBasicBlock::iterator MI,
646 const std::vector<CalleeSavedInfo> &CSI) const {
647 MachineFunction &MF = *MBB.getParent();
648 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
649 if (!AFI->isThumbFunction() || CSI.empty())
650 return false;
651
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000652 DebugLoc DL = DebugLoc::getUnknownLoc();
653 if (MI != MBB.end()) DL = MI->getDebugLoc();
654
655 MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, get(ARM::tPUSH));
Owen Anderson6690c7f2008-01-04 23:57:37 +0000656 for (unsigned i = CSI.size(); i != 0; --i) {
657 unsigned Reg = CSI[i-1].getReg();
658 // Add the callee-saved register as live-in. It's killed at the spill.
659 MBB.addLiveIn(Reg);
660 MIB.addReg(Reg, false/*isDef*/,false/*isImp*/,true/*isKill*/);
661 }
662 return true;
663}
664
665bool ARMInstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
666 MachineBasicBlock::iterator MI,
667 const std::vector<CalleeSavedInfo> &CSI) const {
668 MachineFunction &MF = *MBB.getParent();
669 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
670 if (!AFI->isThumbFunction() || CSI.empty())
671 return false;
672
673 bool isVarArg = AFI->getVarArgsRegSaveSize() > 0;
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000674 MachineInstr *PopMI = MF.CreateMachineInstr(get(ARM::tPOP),MI->getDebugLoc());
Owen Anderson6690c7f2008-01-04 23:57:37 +0000675 MBB.insert(MI, PopMI);
676 for (unsigned i = CSI.size(); i != 0; --i) {
677 unsigned Reg = CSI[i-1].getReg();
678 if (Reg == ARM::LR) {
679 // Special epilogue for vararg functions. See emitEpilogue
680 if (isVarArg)
681 continue;
682 Reg = ARM::PC;
Chris Lattner86bb02f2008-01-11 18:10:50 +0000683 PopMI->setDesc(get(ARM::tPOP_RET));
Owen Anderson6690c7f2008-01-04 23:57:37 +0000684 MBB.erase(MI);
685 }
686 PopMI->addOperand(MachineOperand::CreateReg(Reg, true));
687 }
688 return true;
689}
690
Dan Gohmanedc83d62008-12-03 18:43:12 +0000691MachineInstr *ARMInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
692 MachineInstr *MI,
Dan Gohman46b948e2008-10-16 01:49:15 +0000693 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanedc83d62008-12-03 18:43:12 +0000694 int FI) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +0000695 if (Ops.size() != 1) return NULL;
696
697 unsigned OpNum = Ops[0];
698 unsigned Opc = MI->getOpcode();
699 MachineInstr *NewMI = NULL;
700 switch (Opc) {
701 default: break;
702 case ARM::MOVr: {
703 if (MI->getOperand(4).getReg() == ARM::CPSR)
704 // If it is updating CPSR, then it cannot be foled.
705 break;
706 unsigned Pred = MI->getOperand(2).getImm();
707 unsigned PredReg = MI->getOperand(3).getReg();
708 if (OpNum == 0) { // move -> store
709 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenge52c1912008-07-03 09:09:37 +0000710 bool isKill = MI->getOperand(1).isKill();
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000711 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::STR))
712 .addReg(SrcReg, false, false, isKill)
Evan Chenge52c1912008-07-03 09:09:37 +0000713 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000714 } else { // move -> load
715 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenge52c1912008-07-03 09:09:37 +0000716 bool isDead = MI->getOperand(0).isDead();
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000717 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::LDR))
718 .addReg(DstReg, true, false, false, isDead)
Evan Chenge52c1912008-07-03 09:09:37 +0000719 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000720 }
721 break;
722 }
723 case ARM::tMOVr: {
724 if (OpNum == 0) { // move -> store
725 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenge52c1912008-07-03 09:09:37 +0000726 bool isKill = MI->getOperand(1).isKill();
Owen Anderson9a184ef2008-01-07 01:35:02 +0000727 if (RI.isPhysicalRegister(SrcReg) && !RI.isLowRegister(SrcReg))
728 // tSpill cannot take a high register operand.
729 break;
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000730 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::tSpill))
731 .addReg(SrcReg, false, false, isKill)
Evan Chenge52c1912008-07-03 09:09:37 +0000732 .addFrameIndex(FI).addImm(0);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000733 } else { // move -> load
734 unsigned DstReg = MI->getOperand(0).getReg();
735 if (RI.isPhysicalRegister(DstReg) && !RI.isLowRegister(DstReg))
736 // tRestore cannot target a high register operand.
737 break;
Evan Chenge52c1912008-07-03 09:09:37 +0000738 bool isDead = MI->getOperand(0).isDead();
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000739 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::tRestore))
Evan Chenge52c1912008-07-03 09:09:37 +0000740 .addReg(DstReg, true, false, false, isDead)
741 .addFrameIndex(FI).addImm(0);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000742 }
743 break;
744 }
745 case ARM::FCPYS: {
746 unsigned Pred = MI->getOperand(2).getImm();
747 unsigned PredReg = MI->getOperand(3).getReg();
748 if (OpNum == 0) { // move -> store
749 unsigned SrcReg = MI->getOperand(1).getReg();
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000750 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTS))
751 .addReg(SrcReg).addFrameIndex(FI)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000752 .addImm(0).addImm(Pred).addReg(PredReg);
753 } else { // move -> load
754 unsigned DstReg = MI->getOperand(0).getReg();
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000755 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDS), DstReg)
756 .addFrameIndex(FI)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000757 .addImm(0).addImm(Pred).addReg(PredReg);
758 }
759 break;
760 }
761 case ARM::FCPYD: {
762 unsigned Pred = MI->getOperand(2).getImm();
763 unsigned PredReg = MI->getOperand(3).getReg();
764 if (OpNum == 0) { // move -> store
765 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenge52c1912008-07-03 09:09:37 +0000766 bool isKill = MI->getOperand(1).isKill();
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000767 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTD))
768 .addReg(SrcReg, false, false, isKill)
Evan Chenge52c1912008-07-03 09:09:37 +0000769 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000770 } else { // move -> load
771 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenge52c1912008-07-03 09:09:37 +0000772 bool isDead = MI->getOperand(0).isDead();
Bill Wendling5b8a97b2009-02-12 00:02:55 +0000773 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDD))
774 .addReg(DstReg, true, false, false, isDead)
Evan Chenge52c1912008-07-03 09:09:37 +0000775 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000776 }
777 break;
778 }
779 }
780
Owen Anderson9a184ef2008-01-07 01:35:02 +0000781 return NewMI;
782}
783
Dan Gohman46b948e2008-10-16 01:49:15 +0000784bool ARMInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
785 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +0000786 if (Ops.size() != 1) return false;
787
788 unsigned OpNum = Ops[0];
789 unsigned Opc = MI->getOpcode();
790 switch (Opc) {
791 default: break;
792 case ARM::MOVr:
793 // If it is updating CPSR, then it cannot be foled.
794 return MI->getOperand(4).getReg() != ARM::CPSR;
795 case ARM::tMOVr: {
796 if (OpNum == 0) { // move -> store
797 unsigned SrcReg = MI->getOperand(1).getReg();
798 if (RI.isPhysicalRegister(SrcReg) && !RI.isLowRegister(SrcReg))
799 // tSpill cannot take a high register operand.
800 return false;
801 } else { // move -> load
802 unsigned DstReg = MI->getOperand(0).getReg();
803 if (RI.isPhysicalRegister(DstReg) && !RI.isLowRegister(DstReg))
804 // tRestore cannot target a high register operand.
805 return false;
806 }
807 return true;
808 }
809 case ARM::FCPYS:
810 case ARM::FCPYD:
811 return true;
812 }
813
814 return false;
815}
816
Dan Gohman46b948e2008-10-16 01:49:15 +0000817bool ARMInstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000818 if (MBB.empty()) return false;
819
820 switch (MBB.back().getOpcode()) {
821 case ARM::BX_RET: // Return.
822 case ARM::LDM_RET:
823 case ARM::tBX_RET:
824 case ARM::tBX_RET_vararg:
825 case ARM::tPOP_RET:
826 case ARM::B:
827 case ARM::tB: // Uncond branch.
828 case ARM::tBR_JTr:
829 case ARM::BR_JTr: // Jumptable branch.
830 case ARM::BR_JTm: // Jumptable branch through mem.
831 case ARM::BR_JTadd: // Jumptable branch add to pc.
832 return true;
833 default: return false;
834 }
835}
836
837bool ARMInstrInfo::
Owen Andersond131b5b2008-08-14 22:49:33 +0000838ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000839 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
840 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
841 return false;
842}
843
844bool ARMInstrInfo::isPredicated(const MachineInstr *MI) const {
845 int PIdx = MI->findFirstPredOperandIdx();
Chris Lattnera96056a2007-12-30 20:49:49 +0000846 return PIdx != -1 && MI->getOperand(PIdx).getImm() != ARMCC::AL;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000847}
848
849bool ARMInstrInfo::PredicateInstruction(MachineInstr *MI,
Owen Andersond131b5b2008-08-14 22:49:33 +0000850 const SmallVectorImpl<MachineOperand> &Pred) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000851 unsigned Opc = MI->getOpcode();
852 if (Opc == ARM::B || Opc == ARM::tB) {
Chris Lattner86bb02f2008-01-11 18:10:50 +0000853 MI->setDesc(get(Opc == ARM::B ? ARM::Bcc : ARM::tBcc));
Chris Lattnera18f2d12007-12-30 01:01:54 +0000854 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
855 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000856 return true;
857 }
858
859 int PIdx = MI->findFirstPredOperandIdx();
860 if (PIdx != -1) {
861 MachineOperand &PMO = MI->getOperand(PIdx);
Chris Lattnera96056a2007-12-30 20:49:49 +0000862 PMO.setImm(Pred[0].getImm());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000863 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
864 return true;
865 }
866 return false;
867}
868
869bool
Owen Andersond131b5b2008-08-14 22:49:33 +0000870ARMInstrInfo::SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
871 const SmallVectorImpl<MachineOperand> &Pred2) const{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872 if (Pred1.size() > 2 || Pred2.size() > 2)
873 return false;
874
Chris Lattnera96056a2007-12-30 20:49:49 +0000875 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
876 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877 if (CC1 == CC2)
878 return true;
879
880 switch (CC1) {
881 default:
882 return false;
883 case ARMCC::AL:
884 return true;
885 case ARMCC::HS:
886 return CC2 == ARMCC::HI;
887 case ARMCC::LS:
888 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
889 case ARMCC::GE:
890 return CC2 == ARMCC::GT;
891 case ARMCC::LE:
892 return CC2 == ARMCC::LT;
893 }
894}
895
896bool ARMInstrInfo::DefinesPredicate(MachineInstr *MI,
897 std::vector<MachineOperand> &Pred) const {
Chris Lattner5b930372008-01-07 07:27:27 +0000898 const TargetInstrDesc &TID = MI->getDesc();
899 if (!TID.getImplicitDefs() && !TID.hasOptionalDef())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000900 return false;
901
902 bool Found = false;
903 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
904 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000905 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906 Pred.push_back(MO);
907 Found = true;
908 }
909 }
910
911 return Found;
912}
913
914
915/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing
916static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
917 unsigned JTI) DISABLE_INLINE;
918static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
919 unsigned JTI) {
920 return JT[JTI].MBBs.size();
921}
922
923/// GetInstSize - Return the size of the specified MachineInstr.
924///
Nicolas Geoffraycb162a02008-04-16 20:10:13 +0000925unsigned ARMInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
926 const MachineBasicBlock &MBB = *MI->getParent();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000927 const MachineFunction *MF = MBB.getParent();
928 const TargetAsmInfo *TAI = MF->getTarget().getTargetAsmInfo();
929
930 // Basic size info comes from the TSFlags field.
Chris Lattner5b930372008-01-07 07:27:27 +0000931 const TargetInstrDesc &TID = MI->getDesc();
932 unsigned TSFlags = TID.TSFlags;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000933
934 switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) {
Evan Chenge4428082008-12-10 21:54:21 +0000935 default: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000936 // If this machine instr is an inline asm, measure it.
937 if (MI->getOpcode() == ARM::INLINEASM)
938 return TAI->getInlineAsmLength(MI->getOperand(0).getSymbolName());
Dan Gohmanfa607c92008-07-01 00:05:16 +0000939 if (MI->isLabel())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000940 return 0;
Evan Chenge4428082008-12-10 21:54:21 +0000941 switch (MI->getOpcode()) {
942 default:
943 assert(0 && "Unknown or unset size field for instr!");
944 break;
945 case TargetInstrInfo::IMPLICIT_DEF:
946 case TargetInstrInfo::DECLARE:
947 case TargetInstrInfo::DBG_LABEL:
948 case TargetInstrInfo::EH_LABEL:
Evan Cheng3c0eda52008-03-15 00:03:38 +0000949 return 0;
Evan Chenge4428082008-12-10 21:54:21 +0000950 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000951 break;
Evan Chenge4428082008-12-10 21:54:21 +0000952 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000953 case ARMII::Size8Bytes: return 8; // Arm instruction x 2.
954 case ARMII::Size4Bytes: return 4; // Arm instruction.
955 case ARMII::Size2Bytes: return 2; // Thumb instruction.
956 case ARMII::SizeSpecial: {
957 switch (MI->getOpcode()) {
958 case ARM::CONSTPOOL_ENTRY:
959 // If this machine instr is a constant pool entry, its size is recorded as
960 // operand #2.
961 return MI->getOperand(2).getImm();
962 case ARM::BR_JTr:
963 case ARM::BR_JTm:
964 case ARM::BR_JTadd:
965 case ARM::tBR_JTr: {
966 // These are jumptable branches, i.e. a branch followed by an inlined
967 // jumptable. The size is 4 + 4 * number of entries.
Chris Lattner5b930372008-01-07 07:27:27 +0000968 unsigned NumOps = TID.getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000969 MachineOperand JTOP =
Chris Lattner5b930372008-01-07 07:27:27 +0000970 MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2));
Chris Lattner6017d482007-12-30 23:10:15 +0000971 unsigned JTI = JTOP.getIndex();
Dan Gohman221a4372008-07-07 23:14:23 +0000972 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000973 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
974 assert(JTI < JT.size());
975 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
976 // 4 aligned. The assembler / linker may add 2 byte padding just before
977 // the JT entries. The size does not include this padding; the
978 // constant islands pass does separate bookkeeping for it.
979 // FIXME: If we know the size of the function is less than (1 << 16) *2
980 // bytes, we can use 16-bit entries instead. Then there won't be an
981 // alignment issue.
982 return getNumJTEntries(JT, JTI) * 4 +
983 (MI->getOpcode()==ARM::tBR_JTr ? 2 : 4);
984 }
985 default:
986 // Otherwise, pseudo-instruction sizes are zero.
987 return 0;
988 }
989 }
990 }
Chris Lattner2b06cd32008-03-30 18:22:13 +0000991 return 0; // Not reached
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000992}