blob: 0b47581f849cb157683cd1bbd4fbde113daf1a86 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===- ARMInstrInfo.td - Target Description for ARM Target ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Rafael Espindolaa4e64352006-07-11 11:36:48 +000015// Address operands
16def memri : Operand<iPTR> {
17 let PrintMethod = "printMemRegImm";
18 let NumMIOperands = 2;
19 let MIOperandInfo = (ops i32imm, ptr_rc);
20}
21
Rafael Espindolaaefe1422006-07-10 01:41:35 +000022// Define ARM specific addressing mode.
Rafael Espindolaa4e64352006-07-11 11:36:48 +000023//register plus/minus 12 bit offset
Rafael Espindolaf3a335c2006-08-17 17:09:40 +000024def iaddr : ComplexPattern<iPTR, 2, "SelectAddrRegImm", [frameindex]>;
Rafael Espindolaa4e64352006-07-11 11:36:48 +000025//register plus scaled register
26//def raddr : ComplexPattern<iPTR, 2, "SelectAddrRegReg", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000027
28//===----------------------------------------------------------------------===//
29// Instructions
30//===----------------------------------------------------------------------===//
31
32class InstARM<dag ops, string asmstr, list<dag> pattern> : Instruction {
33 let Namespace = "ARM";
34
35 dag OperandList = ops;
36 let AsmString = asmstr;
37 let Pattern = pattern;
38}
39
Rafael Espindola687bc492006-08-24 13:45:55 +000040def brtarget : Operand<OtherVT>;
41
Rafael Espindola6f602de2006-08-24 16:13:15 +000042// Operand for printing out a condition code.
43let PrintMethod = "printCCOperand" in
44 def CCOp : Operand<i32>;
45
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Evan Chengbb7b8442006-08-11 09:03:33 +000047def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
48 [SDNPHasChain, SDNPOutFlag]>;
49def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
50 [SDNPHasChain, SDNPOutFlag]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000051
Rafael Espindola84b19be2006-07-16 01:02:57 +000052def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
53def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
54 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolaf4fda802006-08-03 17:02:20 +000055def retflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
56 [SDNPHasChain, SDNPOptInFlag]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +000057
58def SDTarmselect : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>, SDTCisVT<2, i32>]>;
59
60def armselect : SDNode<"ARMISD::SELECT", SDTarmselect, [SDNPInFlag, SDNPOutFlag]>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +000061
Rafael Espindola6f602de2006-08-24 16:13:15 +000062def SDTarmbr : SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
Rafael Espindola687bc492006-08-24 13:45:55 +000063def armbr : SDNode<"ARMISD::BR", SDTarmbr, [SDNPHasChain, SDNPInFlag]>;
64
Rafael Espindola3c000bf2006-08-21 22:00:32 +000065def SDTVoidBinOp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
66def armcmp : SDNode<"ARMISD::CMP", SDTVoidBinOp, [SDNPOutFlag]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +000067
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000068def ADJCALLSTACKUP : InstARM<(ops i32imm:$amt),
69 "!ADJCALLSTACKUP $amt",
70 [(callseq_end imm:$amt)]>;
71
72def ADJCALLSTACKDOWN : InstARM<(ops i32imm:$amt),
73 "!ADJCALLSTACKDOWN $amt",
74 [(callseq_start imm:$amt)]>;
75
Rafael Espindola35574632006-07-18 17:00:30 +000076let isReturn = 1 in {
Rafael Espindolaf4fda802006-08-03 17:02:20 +000077 def bx: InstARM<(ops), "bx r14", [(retflag)]>;
Rafael Espindola35574632006-07-18 17:00:30 +000078}
Rafael Espindoladc124a22006-05-18 21:45:49 +000079
Rafael Espindolaec46ea32006-08-16 14:43:33 +000080let Defs = [R0, R1, R2, R3, R14] in {
Rafael Espindola1ed3af12006-08-01 18:53:10 +000081 def bl: InstARM<(ops i32imm:$func, variable_ops), "bl $func", [(ARMcall tglobaladdr:$func)]>;
82}
Rafael Espindola84b19be2006-07-16 01:02:57 +000083
Rafael Espindolaa4e64352006-07-11 11:36:48 +000084def ldr : InstARM<(ops IntRegs:$dst, memri:$addr),
Rafael Espindola1ed3af12006-08-01 18:53:10 +000085 "ldr $dst, $addr",
Rafael Espindolaa4e64352006-07-11 11:36:48 +000086 [(set IntRegs:$dst, (load iaddr:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000087
Rafael Espindola46adf812006-08-08 20:35:03 +000088def str : InstARM<(ops IntRegs:$src, memri:$addr),
89 "str $src, $addr",
90 [(store IntRegs:$src, iaddr:$addr)]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000091
Rafael Espindoladc124a22006-05-18 21:45:49 +000092def movrr : InstARM<(ops IntRegs:$dst, IntRegs:$src),
93 "mov $dst, $src", []>;
94
95def movri : InstARM<(ops IntRegs:$dst, i32imm:$src),
96 "mov $dst, $src", [(set IntRegs:$dst, imm:$src)]>;
Rafael Espindola58421d72006-06-18 00:08:07 +000097
98def addri : InstARM<(ops IntRegs:$dst, IntRegs:$a, i32imm:$b),
99 "add $dst, $a, $b",
100 [(set IntRegs:$dst, (add IntRegs:$a, imm:$b))]>;
Rafael Espindola44819cb2006-07-21 12:26:16 +0000101
Rafael Espindolaf3a335c2006-08-17 17:09:40 +0000102// "LEA" forms of add
103def lea_addri : InstARM<(ops IntRegs:$dst, memri:$addr),
104 "add $dst, ${addr:arith}",
105 [(set IntRegs:$dst, iaddr:$addr)]>;
106
107
Rafael Espindola44819cb2006-07-21 12:26:16 +0000108def subri : InstARM<(ops IntRegs:$dst, IntRegs:$a, i32imm:$b),
109 "sub $dst, $a, $b",
110 [(set IntRegs:$dst, (sub IntRegs:$a, imm:$b))]>;
Rafael Espindolaa5dfc832006-08-21 13:58:59 +0000111
112def andrr : InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b),
113 "and $dst, $a, $b",
114 [(set IntRegs:$dst, (and IntRegs:$a, IntRegs:$b))]>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000115
116let isTwoAddress = 1 in {
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000117 def movcond : InstARM<(ops IntRegs:$dst, IntRegs:$false, IntRegs:$true, CCOp:$cc),
118 "mov$cc $dst, $true",
119 [(set IntRegs:$dst, (armselect IntRegs:$true, IntRegs:$false, imm:$cc))]>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000120}
121
Rafael Espindola6f602de2006-08-24 16:13:15 +0000122def bcond : InstARM<(ops brtarget:$dst, CCOp:$cc),
123 "b$cc $dst",
124 [(armbr bb:$dst, imm:$cc)]>;
Rafael Espindola687bc492006-08-24 13:45:55 +0000125
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000126def cmp : InstARM<(ops IntRegs:$a, IntRegs:$b),
127 "cmp $a, $b",
128 [(armcmp IntRegs:$a, IntRegs:$b)]>;