blob: 30c602da3b1247e572ac9fa4814217011688854d [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000013
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000014#define DEBUG_TYPE "regalloc"
Chris Lattnerb9805782005-08-23 22:27:31 +000015#include "VirtRegMap.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000016#include "VirtRegRewriter.h"
Lang Hamese2b201b2009-05-18 19:03:16 +000017#include "Spiller.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000018#include "llvm/Function.h"
Evan Cheng3f32d652008-06-04 09:18:41 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
20#include "llvm/CodeGen/LiveStackAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000021#include "llvm/CodeGen/MachineFunctionPass.h"
22#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000023#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000026#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene2c17c4d2007-09-06 16:18:45 +000027#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000028#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000030#include "llvm/Target/TargetOptions.h"
Evan Chengc92da382007-11-03 07:20:12 +000031#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000032#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000033#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000036#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000037#include "llvm/Support/ErrorHandling.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000038#include "llvm/Support/Compiler.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000039#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000040#include "llvm/Support/raw_ostream.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000041#include <algorithm>
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +000042#include <set>
Alkis Evlogimenos53eb3732004-07-22 08:14:44 +000043#include <queue>
Duraid Madina30059612005-12-28 04:55:42 +000044#include <memory>
Jeff Cohen97af7512006-12-02 02:22:01 +000045#include <cmath>
Lang Hamesf41538d2009-06-02 16:53:25 +000046
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Chris Lattnercd3245a2006-12-19 22:41:21 +000049STATISTIC(NumIters , "Number of iterations performed");
50STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc92da382007-11-03 07:20:12 +000051STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng206d1852009-04-20 08:01:12 +000052STATISTIC(NumDowngrade, "Number of registers downgraded");
Chris Lattnercd3245a2006-12-19 22:41:21 +000053
Evan Cheng3e172252008-06-20 21:45:16 +000054static cl::opt<bool>
55NewHeuristic("new-spilling-heuristic",
56 cl::desc("Use new spilling heuristic"),
57 cl::init(false), cl::Hidden);
58
Evan Chengf5cd4f02008-10-23 20:43:13 +000059static cl::opt<bool>
60PreSplitIntervals("pre-alloc-split",
61 cl::desc("Pre-register allocation live interval splitting"),
62 cl::init(false), cl::Hidden);
63
Lang Hamese2b201b2009-05-18 19:03:16 +000064static cl::opt<bool>
65NewSpillFramework("new-spill-framework",
66 cl::desc("New spilling framework"),
67 cl::init(false), cl::Hidden);
68
Chris Lattnercd3245a2006-12-19 22:41:21 +000069static RegisterRegAlloc
Dan Gohmanb8cab922008-10-14 20:25:08 +000070linearscanRegAlloc("linearscan", "linear scan register allocator",
Chris Lattnercd3245a2006-12-19 22:41:21 +000071 createLinearScanRegisterAllocator);
72
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000073namespace {
Bill Wendlinge23e00d2007-05-08 19:02:46 +000074 struct VISIBILITY_HIDDEN RALinScan : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000075 static char ID;
Dan Gohmanae73dc12008-09-04 17:05:41 +000076 RALinScan() : MachineFunctionPass(&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000077
Chris Lattnercbb56252004-11-18 02:42:27 +000078 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersoncd1dcbd2008-08-15 18:49:41 +000079 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Chris Lattnercbb56252004-11-18 02:42:27 +000080 private:
Chris Lattnerb9805782005-08-23 22:27:31 +000081 /// RelatedRegClasses - This structure is built the first time a function is
82 /// compiled, and keeps track of which register classes have registers that
83 /// belong to multiple classes or have aliases that are in other classes.
84 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson97382162008-08-13 23:36:23 +000085 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Chris Lattnerb9805782005-08-23 22:27:31 +000086
Evan Cheng206d1852009-04-20 08:01:12 +000087 // NextReloadMap - For each register in the map, it maps to the another
88 // register which is defined by a reload from the same stack slot and
89 // both reloads are in the same basic block.
90 DenseMap<unsigned, unsigned> NextReloadMap;
91
92 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
93 // un-favored for allocation.
94 SmallSet<unsigned, 8> DowngradedRegs;
95
96 // DowngradeMap - A map from virtual registers to physical registers being
97 // downgraded for the virtual registers.
98 DenseMap<unsigned, unsigned> DowngradeMap;
99
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000100 MachineFunction* mf_;
Evan Cheng3e172252008-06-20 21:45:16 +0000101 MachineRegisterInfo* mri_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000102 const TargetMachine* tm_;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000103 const TargetRegisterInfo* tri_;
Evan Chengc92da382007-11-03 07:20:12 +0000104 const TargetInstrInfo* tii_;
Evan Chengc92da382007-11-03 07:20:12 +0000105 BitVector allocatableRegs_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000106 LiveIntervals* li_;
Evan Cheng3f32d652008-06-04 09:18:41 +0000107 LiveStacks* ls_;
Evan Cheng22f07ff2007-12-11 02:09:15 +0000108 const MachineLoopInfo *loopInfo;
Chris Lattnercbb56252004-11-18 02:42:27 +0000109
110 /// handled_ - Intervals are added to the handled_ set in the order of their
111 /// start value. This is uses for backtracking.
112 std::vector<LiveInterval*> handled_;
113
114 /// fixed_ - Intervals that correspond to machine registers.
115 ///
116 IntervalPtrs fixed_;
117
118 /// active_ - Intervals that are currently being processed, and which have a
119 /// live range active for the current point.
120 IntervalPtrs active_;
121
122 /// inactive_ - Intervals that are currently being processed, but which have
123 /// a hold at the current point.
124 IntervalPtrs inactive_;
125
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000126 typedef std::priority_queue<LiveInterval*,
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000127 SmallVector<LiveInterval*, 64>,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000128 greater_ptr<LiveInterval> > IntervalHeap;
129 IntervalHeap unhandled_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000130
131 /// regUse_ - Tracks register usage.
132 SmallVector<unsigned, 32> regUse_;
133 SmallVector<unsigned, 32> regUseBackUp_;
134
135 /// vrm_ - Tracks register assignments.
Owen Anderson49c8aa02009-03-13 05:55:11 +0000136 VirtRegMap* vrm_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000137
Lang Hames87e3bca2009-05-06 02:36:21 +0000138 std::auto_ptr<VirtRegRewriter> rewriter_;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000139
Lang Hamese2b201b2009-05-18 19:03:16 +0000140 std::auto_ptr<Spiller> spiller_;
141
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000142 public:
143 virtual const char* getPassName() const {
144 return "Linear Scan Register Allocator";
145 }
146
147 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000148 AU.addRequired<LiveIntervals>();
Owen Anderson95dad832008-10-07 20:22:28 +0000149 if (StrongPHIElim)
150 AU.addRequiredID(StrongPHIEliminationID);
David Greene2c17c4d2007-09-06 16:18:45 +0000151 // Make sure PassManager knows which analyses to make available
152 // to coalescing and which analyses coalescing invalidates.
153 AU.addRequiredTransitive<RegisterCoalescer>();
Evan Chengf5cd4f02008-10-23 20:43:13 +0000154 if (PreSplitIntervals)
155 AU.addRequiredID(PreAllocSplittingID);
Evan Cheng3f32d652008-06-04 09:18:41 +0000156 AU.addRequired<LiveStacks>();
157 AU.addPreserved<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000158 AU.addRequired<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000159 AU.addPreserved<MachineLoopInfo>();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000160 AU.addRequired<VirtRegMap>();
161 AU.addPreserved<VirtRegMap>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000162 AU.addPreservedID(MachineDominatorsID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000163 MachineFunctionPass::getAnalysisUsage(AU);
164 }
165
166 /// runOnMachineFunction - register allocate the whole function
167 bool runOnMachineFunction(MachineFunction&);
168
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000169 private:
170 /// linearScan - the linear scan algorithm
171 void linearScan();
172
Chris Lattnercbb56252004-11-18 02:42:27 +0000173 /// initIntervalSets - initialize the interval sets.
174 ///
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000175 void initIntervalSets();
176
Chris Lattnercbb56252004-11-18 02:42:27 +0000177 /// processActiveIntervals - expire old intervals and move non-overlapping
178 /// ones to the inactive list.
179 void processActiveIntervals(unsigned CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000180
Chris Lattnercbb56252004-11-18 02:42:27 +0000181 /// processInactiveIntervals - expire old intervals and move overlapping
182 /// ones to the active list.
183 void processInactiveIntervals(unsigned CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000184
Evan Cheng206d1852009-04-20 08:01:12 +0000185 /// hasNextReloadInterval - Return the next liveinterval that's being
186 /// defined by a reload from the same SS as the specified one.
187 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
188
189 /// DowngradeRegister - Downgrade a register for allocation.
190 void DowngradeRegister(LiveInterval *li, unsigned Reg);
191
192 /// UpgradeRegister - Upgrade a register for allocation.
193 void UpgradeRegister(unsigned Reg);
194
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000195 /// assignRegOrStackSlotAtInterval - assign a register if one
196 /// is available, or spill.
197 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
198
Evan Cheng5d088fe2009-03-23 22:57:19 +0000199 void updateSpillWeights(std::vector<float> &Weights,
200 unsigned reg, float weight,
201 const TargetRegisterClass *RC);
202
Evan Cheng3e172252008-06-20 21:45:16 +0000203 /// findIntervalsToSpill - Determine the intervals to spill for the
204 /// specified interval. It's passed the physical registers whose spill
205 /// weight is the lowest among all the registers whose live intervals
206 /// conflict with the interval.
207 void findIntervalsToSpill(LiveInterval *cur,
208 std::vector<std::pair<unsigned,float> > &Candidates,
209 unsigned NumCands,
210 SmallVector<LiveInterval*, 8> &SpillIntervals);
211
Evan Chengc92da382007-11-03 07:20:12 +0000212 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
213 /// try allocate the definition the same register as the source register
214 /// if the register is not defined during live time of the interval. This
215 /// eliminate a copy. This is used to coalesce copies which were not
216 /// coalesced away before allocation either due to dest and src being in
217 /// different register classes or because the coalescer was overly
218 /// conservative.
219 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
220
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000221 ///
Evan Cheng5b16cd22009-05-01 01:03:49 +0000222 /// Register usage / availability tracking helpers.
223 ///
224
225 void initRegUses() {
226 regUse_.resize(tri_->getNumRegs(), 0);
227 regUseBackUp_.resize(tri_->getNumRegs(), 0);
228 }
229
230 void finalizeRegUses() {
Evan Chengc781a242009-05-03 18:32:42 +0000231#ifndef NDEBUG
232 // Verify all the registers are "freed".
233 bool Error = false;
234 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
235 if (regUse_[i] != 0) {
236 cerr << tri_->getName(i) << " is still in use!\n";
237 Error = true;
238 }
239 }
240 if (Error)
Torok Edwinc23197a2009-07-14 16:55:14 +0000241 llvm_unreachable(0);
Evan Chengc781a242009-05-03 18:32:42 +0000242#endif
Evan Cheng5b16cd22009-05-01 01:03:49 +0000243 regUse_.clear();
244 regUseBackUp_.clear();
245 }
246
247 void addRegUse(unsigned physReg) {
248 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
249 "should be physical register!");
250 ++regUse_[physReg];
251 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
252 ++regUse_[*as];
253 }
254
255 void delRegUse(unsigned physReg) {
256 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
257 "should be physical register!");
258 assert(regUse_[physReg] != 0);
259 --regUse_[physReg];
260 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
261 assert(regUse_[*as] != 0);
262 --regUse_[*as];
263 }
264 }
265
266 bool isRegAvail(unsigned physReg) const {
267 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
268 "should be physical register!");
269 return regUse_[physReg] == 0;
270 }
271
272 void backUpRegUses() {
273 regUseBackUp_ = regUse_;
274 }
275
276 void restoreRegUses() {
277 regUse_ = regUseBackUp_;
278 }
279
280 ///
281 /// Register handling helpers.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000282 ///
283
Chris Lattnercbb56252004-11-18 02:42:27 +0000284 /// getFreePhysReg - return a free physical register for this virtual
285 /// register interval if we have one, otherwise return 0.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000286 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng358dec52009-06-15 08:28:29 +0000287 unsigned getFreePhysReg(LiveInterval* cur,
288 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +0000289 unsigned MaxInactiveCount,
290 SmallVector<unsigned, 256> &inactiveCounts,
291 bool SkipDGRegs);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000292
293 /// assignVirt2StackSlot - assigns this virtual register to a
294 /// stack slot. returns the stack slot
295 int assignVirt2StackSlot(unsigned virtReg);
296
Chris Lattnerb9805782005-08-23 22:27:31 +0000297 void ComputeRelatedRegClasses();
298
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000299 template <typename ItTy>
300 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000301 if (str) DOUT << str << " intervals:\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000302 for (; i != e; ++i) {
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000303 DOUT << "\t" << *i->first << " -> ";
Chris Lattnercbb56252004-11-18 02:42:27 +0000304 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000305 if (TargetRegisterInfo::isVirtualRegister(reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000306 reg = vrm_->getPhys(reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000307 }
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000308 DOUT << tri_->getName(reg) << '\n';
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000309 }
310 }
311 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000312 char RALinScan::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000313}
314
Evan Cheng3f32d652008-06-04 09:18:41 +0000315static RegisterPass<RALinScan>
316X("linearscan-regalloc", "Linear Scan Register Allocator");
317
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000318void RALinScan::ComputeRelatedRegClasses() {
Chris Lattnerb9805782005-08-23 22:27:31 +0000319 // First pass, add all reg classes to the union, and determine at least one
320 // reg class that each register is in.
321 bool HasAliases = false;
Evan Cheng206d1852009-04-20 08:01:12 +0000322 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
323 E = tri_->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000324 RelatedRegClasses.insert(*RCI);
325 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
326 I != E; ++I) {
Evan Cheng206d1852009-04-20 08:01:12 +0000327 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Chris Lattnerb9805782005-08-23 22:27:31 +0000328
329 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
330 if (PRC) {
331 // Already processed this register. Just make sure we know that
332 // multiple register classes share a register.
333 RelatedRegClasses.unionSets(PRC, *RCI);
334 } else {
335 PRC = *RCI;
336 }
337 }
338 }
339
340 // Second pass, now that we know conservatively what register classes each reg
341 // belongs to, add info about aliases. We don't need to do this for targets
342 // without register aliases.
343 if (HasAliases)
Owen Anderson97382162008-08-13 23:36:23 +0000344 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Chris Lattnerb9805782005-08-23 22:27:31 +0000345 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
346 I != E; ++I)
Evan Cheng206d1852009-04-20 08:01:12 +0000347 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS)
Chris Lattnerb9805782005-08-23 22:27:31 +0000348 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
349}
350
Evan Chengc92da382007-11-03 07:20:12 +0000351/// attemptTrivialCoalescing - If a simple interval is defined by a copy,
352/// try allocate the definition the same register as the source register
353/// if the register is not defined during live time of the interval. This
354/// eliminate a copy. This is used to coalesce copies which were not
355/// coalesced away before allocation either due to dest and src being in
356/// different register classes or because the coalescer was overly
357/// conservative.
358unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000359 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
360 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc92da382007-11-03 07:20:12 +0000361 return Reg;
362
Evan Chengd0deec22009-01-20 00:16:18 +0000363 VNInfo *vni = cur.begin()->valno;
Lang Hames857c4e02009-06-17 21:01:20 +0000364 if (!vni->def || vni->isUnused() || !vni->isDefAccurate())
Evan Chengc92da382007-11-03 07:20:12 +0000365 return Reg;
366 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Chengeca24fb2009-05-12 23:07:00 +0000367 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg, PhysReg;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000368 if (!CopyMI ||
369 !tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc92da382007-11-03 07:20:12 +0000370 return Reg;
Evan Chengeca24fb2009-05-12 23:07:00 +0000371 PhysReg = SrcReg;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000372 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
Evan Chengc92da382007-11-03 07:20:12 +0000373 if (!vrm_->isAssignedReg(SrcReg))
374 return Reg;
Evan Chengeca24fb2009-05-12 23:07:00 +0000375 PhysReg = vrm_->getPhys(SrcReg);
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000376 }
Evan Chengeca24fb2009-05-12 23:07:00 +0000377 if (Reg == PhysReg)
Evan Chengc92da382007-11-03 07:20:12 +0000378 return Reg;
379
Evan Cheng841ee1a2008-09-18 22:38:47 +0000380 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Evan Chengeca24fb2009-05-12 23:07:00 +0000381 if (!RC->contains(PhysReg))
Evan Chengc92da382007-11-03 07:20:12 +0000382 return Reg;
383
384 // Try to coalesce.
Evan Chengeca24fb2009-05-12 23:07:00 +0000385 if (!li_->conflictsWithPhysRegDef(cur, *vrm_, PhysReg)) {
386 DOUT << "Coalescing: " << cur << " -> " << tri_->getName(PhysReg)
Bill Wendling74ab84c2008-02-26 21:11:01 +0000387 << '\n';
Evan Chengc92da382007-11-03 07:20:12 +0000388 vrm_->clearVirt(cur.reg);
Evan Chengeca24fb2009-05-12 23:07:00 +0000389 vrm_->assignVirt2Phys(cur.reg, PhysReg);
390
391 // Remove unnecessary kills since a copy does not clobber the register.
392 if (li_->hasInterval(SrcReg)) {
393 LiveInterval &SrcLI = li_->getInterval(SrcReg);
394 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(cur.reg),
395 E = mri_->reg_end(); I != E; ++I) {
396 MachineOperand &O = I.getOperand();
397 if (!O.isUse() || !O.isKill())
398 continue;
399 MachineInstr *MI = &*I;
400 if (SrcLI.liveAt(li_->getDefIndex(li_->getInstructionIndex(MI))))
401 O.setIsKill(false);
402 }
403 }
404
Evan Chengc92da382007-11-03 07:20:12 +0000405 ++NumCoalesce;
Evan Cheng073e7e52009-06-04 20:53:36 +0000406 return PhysReg;
Evan Chengc92da382007-11-03 07:20:12 +0000407 }
408
409 return Reg;
410}
411
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000412bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000413 mf_ = &fn;
Evan Cheng3e172252008-06-20 21:45:16 +0000414 mri_ = &fn.getRegInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000415 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000416 tri_ = tm_->getRegisterInfo();
Evan Chengc92da382007-11-03 07:20:12 +0000417 tii_ = tm_->getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000418 allocatableRegs_ = tri_->getAllocatableSet(fn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000419 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng3f32d652008-06-04 09:18:41 +0000420 ls_ = &getAnalysis<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000421 loopInfo = &getAnalysis<MachineLoopInfo>();
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000422
David Greene2c17c4d2007-09-06 16:18:45 +0000423 // We don't run the coalescer here because we have no reason to
424 // interact with it. If the coalescer requires interaction, it
425 // won't do anything. If it doesn't require interaction, we assume
426 // it was run as a separate pass.
427
Chris Lattnerb9805782005-08-23 22:27:31 +0000428 // If this is the first function compiled, compute the related reg classes.
429 if (RelatedRegClasses.empty())
430 ComputeRelatedRegClasses();
Evan Cheng5b16cd22009-05-01 01:03:49 +0000431
432 // Also resize register usage trackers.
433 initRegUses();
434
Owen Anderson49c8aa02009-03-13 05:55:11 +0000435 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames87e3bca2009-05-06 02:36:21 +0000436 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Lang Hamese2b201b2009-05-18 19:03:16 +0000437
438 if (NewSpillFramework) {
Lang Hamesf41538d2009-06-02 16:53:25 +0000439 spiller_.reset(createSpiller(mf_, li_, ls_, vrm_));
Lang Hamese2b201b2009-05-18 19:03:16 +0000440 }
Lang Hamesf41538d2009-06-02 16:53:25 +0000441
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000442 initIntervalSets();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000443
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000444 linearScan();
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000445
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000446 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames87e3bca2009-05-06 02:36:21 +0000447 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Chris Lattnercbb56252004-11-18 02:42:27 +0000448
Dan Gohman51cd9d62008-06-23 23:51:16 +0000449 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng5b16cd22009-05-01 01:03:49 +0000450
451 finalizeRegUses();
452
Chris Lattnercbb56252004-11-18 02:42:27 +0000453 fixed_.clear();
454 active_.clear();
455 inactive_.clear();
456 handled_.clear();
Evan Cheng206d1852009-04-20 08:01:12 +0000457 NextReloadMap.clear();
458 DowngradedRegs.clear();
459 DowngradeMap.clear();
Lang Hamesf41538d2009-06-02 16:53:25 +0000460 spiller_.reset(0);
Chris Lattnercbb56252004-11-18 02:42:27 +0000461
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000462 return true;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000463}
464
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000465/// initIntervalSets - initialize the interval sets.
466///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000467void RALinScan::initIntervalSets()
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000468{
469 assert(unhandled_.empty() && fixed_.empty() &&
470 active_.empty() && inactive_.empty() &&
471 "interval sets should be empty on initialization");
472
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000473 handled_.reserve(li_->getNumIntervals());
474
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000475 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000476 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Evan Cheng841ee1a2008-09-18 22:38:47 +0000477 mri_->setPhysRegUsed(i->second->reg);
Owen Anderson03857b22008-08-13 21:49:13 +0000478 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000479 } else
Owen Anderson03857b22008-08-13 21:49:13 +0000480 unhandled_.push(i->second);
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000481 }
482}
483
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000484void RALinScan::linearScan()
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000485{
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000486 // linear scan algorithm
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000487 DOUT << "********** LINEAR SCAN **********\n";
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000488 DEBUG(errs() << "********** Function: "
489 << mf_->getFunction()->getName() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000490
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000491 DEBUG(printIntervals("fixed", fixed_.begin(), fixed_.end()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000492
493 while (!unhandled_.empty()) {
494 // pick the interval with the earliest start point
495 LiveInterval* cur = unhandled_.top();
496 unhandled_.pop();
Evan Cheng11923cc2007-10-16 21:09:14 +0000497 ++NumIters;
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000498 DOUT << "\n*** CURRENT ***: " << *cur << '\n';
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000499
Evan Chengf30a49d2008-04-03 16:40:27 +0000500 if (!cur->empty()) {
501 processActiveIntervals(cur->beginNumber());
502 processInactiveIntervals(cur->beginNumber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000503
Evan Chengf30a49d2008-04-03 16:40:27 +0000504 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
505 "Can only allocate virtual registers!");
506 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000507
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000508 // Allocating a virtual register. try to find a free
509 // physical register or spill an interval (possibly this one) in order to
510 // assign it one.
511 assignRegOrStackSlotAtInterval(cur);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000512
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000513 DEBUG(printIntervals("active", active_.begin(), active_.end()));
514 DEBUG(printIntervals("inactive", inactive_.begin(), inactive_.end()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000515 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000516
Evan Cheng5b16cd22009-05-01 01:03:49 +0000517 // Expire any remaining active intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000518 while (!active_.empty()) {
519 IntervalPtr &IP = active_.back();
520 unsigned reg = IP.first->reg;
521 DOUT << "\tinterval " << *IP.first << " expired\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000522 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000523 "Can only allocate virtual registers!");
524 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000525 delRegUse(reg);
Evan Cheng11923cc2007-10-16 21:09:14 +0000526 active_.pop_back();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000527 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000528
Evan Cheng5b16cd22009-05-01 01:03:49 +0000529 // Expire any remaining inactive intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000530 DEBUG(for (IntervalPtrs::reverse_iterator
Bill Wendling87075ca2007-11-15 00:40:48 +0000531 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
Evan Cheng11923cc2007-10-16 21:09:14 +0000532 DOUT << "\tinterval " << *i->first << " expired\n");
533 inactive_.clear();
Alkis Evlogimenosb7be1152004-01-13 20:42:08 +0000534
Evan Cheng81a03822007-11-17 00:40:40 +0000535 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000536 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Chenga5bfc972007-10-17 06:53:44 +0000537 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000538 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000539 LiveInterval &cur = *i->second;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000540 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000541 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Cheng81a03822007-11-17 00:40:40 +0000542 if (isPhys)
Owen Anderson03857b22008-08-13 21:49:13 +0000543 Reg = cur.reg;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000544 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc92da382007-11-03 07:20:12 +0000545 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000546 if (!Reg)
547 continue;
Evan Cheng81a03822007-11-17 00:40:40 +0000548 // Ignore splited live intervals.
549 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
550 continue;
Evan Cheng550aacb2009-06-04 20:28:22 +0000551
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000552 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
553 I != E; ++I) {
554 const LiveRange &LR = *I;
Evan Chengd0e32c52008-10-29 05:06:14 +0000555 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000556 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng073e7e52009-06-04 20:53:36 +0000557 if (LiveInMBBs[i] != EntryMBB) {
558 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
559 "Adding a virtual register to livein set?");
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000560 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng073e7e52009-06-04 20:53:36 +0000561 }
Evan Chenga5bfc972007-10-17 06:53:44 +0000562 LiveInMBBs.clear();
Evan Cheng9fc508f2007-02-16 09:05:02 +0000563 }
564 }
565 }
566
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000567 DOUT << *vrm_;
Evan Chengc781a242009-05-03 18:32:42 +0000568
569 // Look for physical registers that end up not being allocated even though
570 // register allocator had to spill other registers in its register class.
571 if (ls_->getNumIntervals() == 0)
572 return;
Evan Cheng90f95f82009-06-14 20:22:55 +0000573 if (!vrm_->FindUnusedRegisters(li_))
Evan Chengc781a242009-05-03 18:32:42 +0000574 return;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000575}
576
Chris Lattnercbb56252004-11-18 02:42:27 +0000577/// processActiveIntervals - expire old intervals and move non-overlapping ones
578/// to the inactive list.
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000579void RALinScan::processActiveIntervals(unsigned CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000580{
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000581 DOUT << "\tprocessing active intervals:\n";
Chris Lattner23b71c12004-11-18 01:29:39 +0000582
Chris Lattnercbb56252004-11-18 02:42:27 +0000583 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
584 LiveInterval *Interval = active_[i].first;
585 LiveInterval::iterator IntervalPos = active_[i].second;
586 unsigned reg = Interval->reg;
Alkis Evlogimenosed543732004-09-01 22:52:29 +0000587
Chris Lattnercbb56252004-11-18 02:42:27 +0000588 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
589
590 if (IntervalPos == Interval->end()) { // Remove expired intervals.
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000591 DOUT << "\t\tinterval " << *Interval << " expired\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000592 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000593 "Can only allocate virtual registers!");
594 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000595 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000596
597 // Pop off the end of the list.
598 active_[i] = active_.back();
599 active_.pop_back();
600 --i; --e;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000601
Chris Lattnercbb56252004-11-18 02:42:27 +0000602 } else if (IntervalPos->start > CurPoint) {
603 // Move inactive intervals to inactive list.
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000604 DOUT << "\t\tinterval " << *Interval << " inactive\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000605 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000606 "Can only allocate virtual registers!");
607 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000608 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000609 // add to inactive.
610 inactive_.push_back(std::make_pair(Interval, IntervalPos));
611
612 // Pop off the end of the list.
613 active_[i] = active_.back();
614 active_.pop_back();
615 --i; --e;
616 } else {
617 // Otherwise, just update the iterator position.
618 active_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000619 }
620 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000621}
622
Chris Lattnercbb56252004-11-18 02:42:27 +0000623/// processInactiveIntervals - expire old intervals and move overlapping
624/// ones to the active list.
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000625void RALinScan::processInactiveIntervals(unsigned CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000626{
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000627 DOUT << "\tprocessing inactive intervals:\n";
Chris Lattner365b95f2004-11-18 04:13:02 +0000628
Chris Lattnercbb56252004-11-18 02:42:27 +0000629 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
630 LiveInterval *Interval = inactive_[i].first;
631 LiveInterval::iterator IntervalPos = inactive_[i].second;
632 unsigned reg = Interval->reg;
Chris Lattner23b71c12004-11-18 01:29:39 +0000633
Chris Lattnercbb56252004-11-18 02:42:27 +0000634 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000635
Chris Lattnercbb56252004-11-18 02:42:27 +0000636 if (IntervalPos == Interval->end()) { // remove expired intervals.
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000637 DOUT << "\t\tinterval " << *Interval << " expired\n";
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000638
Chris Lattnercbb56252004-11-18 02:42:27 +0000639 // Pop off the end of the list.
640 inactive_[i] = inactive_.back();
641 inactive_.pop_back();
642 --i; --e;
643 } else if (IntervalPos->start <= CurPoint) {
644 // move re-activated intervals in active list
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000645 DOUT << "\t\tinterval " << *Interval << " active\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000646 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000647 "Can only allocate virtual registers!");
648 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000649 addRegUse(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000650 // add to active
Chris Lattnercbb56252004-11-18 02:42:27 +0000651 active_.push_back(std::make_pair(Interval, IntervalPos));
652
653 // Pop off the end of the list.
654 inactive_[i] = inactive_.back();
655 inactive_.pop_back();
656 --i; --e;
657 } else {
658 // Otherwise, just update the iterator position.
659 inactive_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000660 }
661 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000662}
663
Chris Lattnercbb56252004-11-18 02:42:27 +0000664/// updateSpillWeights - updates the spill weights of the specifed physical
665/// register and its weight.
Evan Cheng5d088fe2009-03-23 22:57:19 +0000666void RALinScan::updateSpillWeights(std::vector<float> &Weights,
667 unsigned reg, float weight,
668 const TargetRegisterClass *RC) {
669 SmallSet<unsigned, 4> Processed;
670 SmallSet<unsigned, 4> SuperAdded;
671 SmallVector<unsigned, 4> Supers;
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000672 Weights[reg] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000673 Processed.insert(reg);
674 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000675 Weights[*as] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000676 Processed.insert(*as);
677 if (tri_->isSubRegister(*as, reg) &&
678 SuperAdded.insert(*as) &&
679 RC->contains(*as)) {
680 Supers.push_back(*as);
681 }
682 }
683
684 // If the alias is a super-register, and the super-register is in the
685 // register class we are trying to allocate. Then add the weight to all
686 // sub-registers of the super-register even if they are not aliases.
687 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
688 // bl should get the same spill weight otherwise it will be choosen
689 // as a spill candidate since spilling bh doesn't make ebx available.
690 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Chengc781a242009-05-03 18:32:42 +0000691 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
692 if (!Processed.count(*sr))
693 Weights[*sr] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000694 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000695}
696
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000697static
698RALinScan::IntervalPtrs::iterator
699FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
700 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
701 I != E; ++I)
Chris Lattnercbb56252004-11-18 02:42:27 +0000702 if (I->first == LI) return I;
703 return IP.end();
704}
705
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000706static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, unsigned Point){
Chris Lattner19828d42004-11-18 03:49:30 +0000707 for (unsigned i = 0, e = V.size(); i != e; ++i) {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000708 RALinScan::IntervalPtr &IP = V[i];
Chris Lattner19828d42004-11-18 03:49:30 +0000709 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
710 IP.second, Point);
711 if (I != IP.first->begin()) --I;
712 IP.second = I;
713 }
714}
Chris Lattnercbb56252004-11-18 02:42:27 +0000715
Evan Cheng3f32d652008-06-04 09:18:41 +0000716/// addStackInterval - Create a LiveInterval for stack if the specified live
717/// interval has been spilled.
718static void addStackInterval(LiveInterval *cur, LiveStacks *ls_,
Evan Chengc781a242009-05-03 18:32:42 +0000719 LiveIntervals *li_,
720 MachineRegisterInfo* mri_, VirtRegMap &vrm_) {
Evan Cheng3f32d652008-06-04 09:18:41 +0000721 int SS = vrm_.getStackSlot(cur->reg);
722 if (SS == VirtRegMap::NO_STACK_SLOT)
723 return;
Evan Chengc781a242009-05-03 18:32:42 +0000724
725 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
726 LiveInterval &SI = ls_->getOrCreateInterval(SS, RC);
Evan Cheng9c3c2212008-06-06 07:54:39 +0000727
Evan Cheng3f32d652008-06-04 09:18:41 +0000728 VNInfo *VNI;
Evan Cheng54898932008-10-29 08:39:34 +0000729 if (SI.hasAtLeastOneValue())
Evan Cheng3f32d652008-06-04 09:18:41 +0000730 VNI = SI.getValNumInfo(0);
731 else
Lang Hames857c4e02009-06-17 21:01:20 +0000732 VNI = SI.getNextValue(0, 0, false, ls_->getVNInfoAllocator());
Evan Cheng3f32d652008-06-04 09:18:41 +0000733
734 LiveInterval &RI = li_->getInterval(cur->reg);
735 // FIXME: This may be overly conservative.
736 SI.MergeRangesInAsValue(RI, VNI);
Evan Cheng3f32d652008-06-04 09:18:41 +0000737}
738
Evan Cheng3e172252008-06-20 21:45:16 +0000739/// getConflictWeight - Return the number of conflicts between cur
740/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Chengc781a242009-05-03 18:32:42 +0000741static
742float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
743 MachineRegisterInfo *mri_,
744 const MachineLoopInfo *loopInfo) {
Evan Cheng3e172252008-06-20 21:45:16 +0000745 float Conflicts = 0;
746 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
747 E = mri_->reg_end(); I != E; ++I) {
748 MachineInstr *MI = &*I;
749 if (cur->liveAt(li_->getInstructionIndex(MI))) {
750 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
751 Conflicts += powf(10.0f, (float)loopDepth);
752 }
753 }
754 return Conflicts;
755}
756
757/// findIntervalsToSpill - Determine the intervals to spill for the
758/// specified interval. It's passed the physical registers whose spill
759/// weight is the lowest among all the registers whose live intervals
760/// conflict with the interval.
761void RALinScan::findIntervalsToSpill(LiveInterval *cur,
762 std::vector<std::pair<unsigned,float> > &Candidates,
763 unsigned NumCands,
764 SmallVector<LiveInterval*, 8> &SpillIntervals) {
765 // We have figured out the *best* register to spill. But there are other
766 // registers that are pretty good as well (spill weight within 3%). Spill
767 // the one that has fewest defs and uses that conflict with cur.
768 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
769 SmallVector<LiveInterval*, 8> SLIs[3];
770
771 DOUT << "\tConsidering " << NumCands << " candidates: ";
772 DEBUG(for (unsigned i = 0; i != NumCands; ++i)
773 DOUT << tri_->getName(Candidates[i].first) << " ";
774 DOUT << "\n";);
775
776 // Calculate the number of conflicts of each candidate.
777 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
778 unsigned Reg = i->first->reg;
779 unsigned PhysReg = vrm_->getPhys(Reg);
780 if (!cur->overlapsFrom(*i->first, i->second))
781 continue;
782 for (unsigned j = 0; j < NumCands; ++j) {
783 unsigned Candidate = Candidates[j].first;
784 if (tri_->regsOverlap(PhysReg, Candidate)) {
785 if (NumCands > 1)
786 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
787 SLIs[j].push_back(i->first);
788 }
789 }
790 }
791
792 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
793 unsigned Reg = i->first->reg;
794 unsigned PhysReg = vrm_->getPhys(Reg);
795 if (!cur->overlapsFrom(*i->first, i->second-1))
796 continue;
797 for (unsigned j = 0; j < NumCands; ++j) {
798 unsigned Candidate = Candidates[j].first;
799 if (tri_->regsOverlap(PhysReg, Candidate)) {
800 if (NumCands > 1)
801 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
802 SLIs[j].push_back(i->first);
803 }
804 }
805 }
806
807 // Which is the best candidate?
808 unsigned BestCandidate = 0;
809 float MinConflicts = Conflicts[0];
810 for (unsigned i = 1; i != NumCands; ++i) {
811 if (Conflicts[i] < MinConflicts) {
812 BestCandidate = i;
813 MinConflicts = Conflicts[i];
814 }
815 }
816
817 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
818 std::back_inserter(SpillIntervals));
819}
820
821namespace {
822 struct WeightCompare {
823 typedef std::pair<unsigned, float> RegWeightPair;
824 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
825 return LHS.second < RHS.second;
826 }
827 };
828}
829
830static bool weightsAreClose(float w1, float w2) {
831 if (!NewHeuristic)
832 return false;
833
834 float diff = w1 - w2;
835 if (diff <= 0.02f) // Within 0.02f
836 return true;
837 return (diff / w2) <= 0.05f; // Within 5%.
838}
839
Evan Cheng206d1852009-04-20 08:01:12 +0000840LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
841 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
842 if (I == NextReloadMap.end())
843 return 0;
844 return &li_->getInterval(I->second);
845}
846
847void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
848 bool isNew = DowngradedRegs.insert(Reg);
849 isNew = isNew; // Silence compiler warning.
850 assert(isNew && "Multiple reloads holding the same register?");
851 DowngradeMap.insert(std::make_pair(li->reg, Reg));
852 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS) {
853 isNew = DowngradedRegs.insert(*AS);
854 isNew = isNew; // Silence compiler warning.
855 assert(isNew && "Multiple reloads holding the same register?");
856 DowngradeMap.insert(std::make_pair(li->reg, *AS));
857 }
858 ++NumDowngrade;
859}
860
861void RALinScan::UpgradeRegister(unsigned Reg) {
862 if (Reg) {
863 DowngradedRegs.erase(Reg);
864 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
865 DowngradedRegs.erase(*AS);
866 }
867}
868
869namespace {
870 struct LISorter {
871 bool operator()(LiveInterval* A, LiveInterval* B) {
872 return A->beginNumber() < B->beginNumber();
873 }
874 };
875}
876
Chris Lattnercbb56252004-11-18 02:42:27 +0000877/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
878/// spill.
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000879void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000880{
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000881 DOUT << "\tallocating current interval: ";
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000882
Evan Chengf30a49d2008-04-03 16:40:27 +0000883 // This is an implicitly defined live interval, just assign any register.
Evan Cheng841ee1a2008-09-18 22:38:47 +0000884 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000885 if (cur->empty()) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000886 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000887 if (!physReg)
888 physReg = *RC->allocation_order_begin(*mf_);
889 DOUT << tri_->getName(physReg) << '\n';
890 // Note the register is not really in use.
891 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000892 return;
893 }
894
Evan Cheng5b16cd22009-05-01 01:03:49 +0000895 backUpRegUses();
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000896
Chris Lattnera6c17502005-08-22 20:20:42 +0000897 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Chris Lattner365b95f2004-11-18 04:13:02 +0000898 unsigned StartPosition = cur->beginNumber();
Chris Lattnerb9805782005-08-23 22:27:31 +0000899 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc92da382007-11-03 07:20:12 +0000900
Evan Chengd0deec22009-01-20 00:16:18 +0000901 // If start of this live interval is defined by a move instruction and its
902 // source is assigned a physical register that is compatible with the target
903 // register class, then we should try to assign it the same register.
Evan Chengc92da382007-11-03 07:20:12 +0000904 // This can happen when the move is from a larger register class to a smaller
905 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Cheng90f95f82009-06-14 20:22:55 +0000906 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengd0deec22009-01-20 00:16:18 +0000907 VNInfo *vni = cur->begin()->valno;
Lang Hames857c4e02009-06-17 21:01:20 +0000908 if (vni->def && !vni->isUnused() && vni->isDefAccurate()) {
Evan Chengc92da382007-11-03 07:20:12 +0000909 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Cheng04ee5a12009-01-20 19:12:24 +0000910 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
911 if (CopyMI &&
912 tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg)) {
Evan Chengc92da382007-11-03 07:20:12 +0000913 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000914 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
Evan Chengc92da382007-11-03 07:20:12 +0000915 Reg = SrcReg;
916 else if (vrm_->isAssignedReg(SrcReg))
917 Reg = vrm_->getPhys(SrcReg);
Evan Cheng1c2f6da2009-04-29 00:42:27 +0000918 if (Reg) {
919 if (SrcSubReg)
920 Reg = tri_->getSubReg(Reg, SrcSubReg);
921 if (DstSubReg)
922 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
923 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
Evan Cheng358dec52009-06-15 08:28:29 +0000924 mri_->setRegAllocationHint(cur->reg, 0, Reg);
Evan Cheng1c2f6da2009-04-29 00:42:27 +0000925 }
Evan Chengc92da382007-11-03 07:20:12 +0000926 }
927 }
928 }
929
Evan Cheng5b16cd22009-05-01 01:03:49 +0000930 // For every interval in inactive we overlap with, mark the
Chris Lattnera6c17502005-08-22 20:20:42 +0000931 // register as not free and update spill weights.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000932 for (IntervalPtrs::const_iterator i = inactive_.begin(),
933 e = inactive_.end(); i != e; ++i) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000934 unsigned Reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000935 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattnerb9805782005-08-23 22:27:31 +0000936 "Can only allocate virtual registers!");
Evan Cheng841ee1a2008-09-18 22:38:47 +0000937 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +0000938 // If this is not in a related reg class to the register we're allocating,
939 // don't check it.
940 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
941 cur->overlapsFrom(*i->first, i->second-1)) {
942 Reg = vrm_->getPhys(Reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000943 addRegUse(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +0000944 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000945 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000946 }
Chris Lattnera411cbc2005-08-22 20:59:30 +0000947
948 // Speculatively check to see if we can get a register right now. If not,
949 // we know we won't be able to by adding more constraints. If so, we can
950 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
951 // is very bad (it contains all callee clobbered registers for any functions
952 // with a call), so we want to avoid doing that if possible.
953 unsigned physReg = getFreePhysReg(cur);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000954 unsigned BestPhysReg = physReg;
Chris Lattnera411cbc2005-08-22 20:59:30 +0000955 if (physReg) {
956 // We got a register. However, if it's in the fixed_ list, we might
Chris Lattnere836ad62005-08-30 21:03:36 +0000957 // conflict with it. Check to see if we conflict with it or any of its
958 // aliases.
Evan Chengc92da382007-11-03 07:20:12 +0000959 SmallSet<unsigned, 8> RegAliases;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000960 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Chris Lattnere836ad62005-08-30 21:03:36 +0000961 RegAliases.insert(*AS);
962
Chris Lattnera411cbc2005-08-22 20:59:30 +0000963 bool ConflictsWithFixed = false;
964 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
Jim Laskeye719d9f2006-10-24 14:35:25 +0000965 IntervalPtr &IP = fixed_[i];
966 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +0000967 // Okay, this reg is on the fixed list. Check to see if we actually
968 // conflict.
Chris Lattnera411cbc2005-08-22 20:59:30 +0000969 LiveInterval *I = IP.first;
970 if (I->endNumber() > StartPosition) {
971 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
972 IP.second = II;
973 if (II != I->begin() && II->start > StartPosition)
974 --II;
Chris Lattnere836ad62005-08-30 21:03:36 +0000975 if (cur->overlapsFrom(*I, II)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +0000976 ConflictsWithFixed = true;
Chris Lattnere836ad62005-08-30 21:03:36 +0000977 break;
978 }
Chris Lattnera411cbc2005-08-22 20:59:30 +0000979 }
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000980 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000981 }
Chris Lattnera411cbc2005-08-22 20:59:30 +0000982
983 // Okay, the register picked by our speculative getFreePhysReg call turned
984 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng5b16cd22009-05-01 01:03:49 +0000985 // regUse_ so we can do an accurate query.
Chris Lattnera411cbc2005-08-22 20:59:30 +0000986 if (ConflictsWithFixed) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000987 // For every interval in fixed we overlap with, mark the register as not
988 // free and update spill weights.
Chris Lattnera411cbc2005-08-22 20:59:30 +0000989 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
990 IntervalPtr &IP = fixed_[i];
991 LiveInterval *I = IP.first;
Chris Lattnerb9805782005-08-23 22:27:31 +0000992
993 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
994 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
995 I->endNumber() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +0000996 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
997 IP.second = II;
998 if (II != I->begin() && II->start > StartPosition)
999 --II;
1000 if (cur->overlapsFrom(*I, II)) {
1001 unsigned reg = I->reg;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001002 addRegUse(reg);
Chris Lattnera411cbc2005-08-22 20:59:30 +00001003 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1004 }
1005 }
1006 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001007
Evan Cheng5b16cd22009-05-01 01:03:49 +00001008 // Using the newly updated regUse_ object, which includes conflicts in the
Chris Lattnera411cbc2005-08-22 20:59:30 +00001009 // future, see if there are any registers available.
1010 physReg = getFreePhysReg(cur);
1011 }
1012 }
1013
Chris Lattnera6c17502005-08-22 20:20:42 +00001014 // Restore the physical register tracker, removing information about the
1015 // future.
Evan Cheng5b16cd22009-05-01 01:03:49 +00001016 restoreRegUses();
Chris Lattnera6c17502005-08-22 20:20:42 +00001017
Evan Cheng5b16cd22009-05-01 01:03:49 +00001018 // If we find a free register, we are done: assign this virtual to
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001019 // the free physical register and add this interval to the active
1020 // list.
1021 if (physReg) {
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001022 DOUT << tri_->getName(physReg) << '\n';
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001023 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001024 addRegUse(physReg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001025 active_.push_back(std::make_pair(cur, cur->begin()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001026 handled_.push_back(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001027
1028 // "Upgrade" the physical register since it has been allocated.
1029 UpgradeRegister(physReg);
1030 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1031 // "Downgrade" physReg to try to keep physReg from being allocated until
1032 // the next reload from the same SS is allocated.
Evan Cheng358dec52009-06-15 08:28:29 +00001033 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001034 DowngradeRegister(cur, physReg);
1035 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001036 return;
1037 }
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001038 DOUT << "no free registers\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001039
Chris Lattnera6c17502005-08-22 20:20:42 +00001040 // Compile the spill weights into an array that is better for scanning.
Evan Cheng3e172252008-06-20 21:45:16 +00001041 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Chris Lattnera6c17502005-08-22 20:20:42 +00001042 for (std::vector<std::pair<unsigned, float> >::iterator
1043 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Cheng5d088fe2009-03-23 22:57:19 +00001044 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001045
1046 // for each interval in active, update spill weights.
1047 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1048 i != e; ++i) {
1049 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001050 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnera6c17502005-08-22 20:20:42 +00001051 "Can only allocate virtual registers!");
1052 reg = vrm_->getPhys(reg);
Evan Cheng5d088fe2009-03-23 22:57:19 +00001053 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001054 }
1055
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001056 DOUT << "\tassigning stack slot at interval "<< *cur << ":\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001057
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001058 // Find a register to spill.
Jim Laskey7902c752006-11-07 12:25:45 +00001059 float minWeight = HUGE_VALF;
Evan Cheng90f95f82009-06-14 20:22:55 +00001060 unsigned minReg = 0;
Evan Cheng3e172252008-06-20 21:45:16 +00001061
1062 bool Found = false;
1063 std::vector<std::pair<unsigned,float> > RegsWeights;
Evan Cheng20b0abc2007-04-17 20:32:26 +00001064 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1065 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1066 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1067 unsigned reg = *i;
Evan Cheng3e172252008-06-20 21:45:16 +00001068 float regWeight = SpillWeights[reg];
1069 if (minWeight > regWeight)
1070 Found = true;
1071 RegsWeights.push_back(std::make_pair(reg, regWeight));
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001072 }
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001073
1074 // If we didn't find a register that is spillable, try aliases?
Evan Cheng3e172252008-06-20 21:45:16 +00001075 if (!Found) {
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001076 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1077 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1078 unsigned reg = *i;
1079 // No need to worry about if the alias register size < regsize of RC.
1080 // We are going to spill all registers that alias it anyway.
Evan Cheng3e172252008-06-20 21:45:16 +00001081 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1082 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng676dd7c2008-03-11 07:19:34 +00001083 }
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001084 }
Evan Cheng3e172252008-06-20 21:45:16 +00001085
1086 // Sort all potential spill candidates by weight.
1087 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare());
1088 minReg = RegsWeights[0].first;
1089 minWeight = RegsWeights[0].second;
1090 if (minWeight == HUGE_VALF) {
1091 // All registers must have inf weight. Just grab one!
1092 minReg = BestPhysReg ? BestPhysReg : *RC->allocation_order_begin(*mf_);
Owen Andersona1566f22008-07-22 22:46:49 +00001093 if (cur->weight == HUGE_VALF ||
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001094 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Cheng3e172252008-06-20 21:45:16 +00001095 // Spill a physical register around defs and uses.
Evan Cheng206d1852009-04-20 08:01:12 +00001096 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng96f3fd92009-04-29 07:16:34 +00001097 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1098 // in fixed_. Reset them.
1099 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1100 IntervalPtr &IP = fixed_[i];
1101 LiveInterval *I = IP.first;
1102 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1103 IP.second = I->advanceTo(I->begin(), StartPosition);
1104 }
1105
Evan Cheng206d1852009-04-20 08:01:12 +00001106 DowngradedRegs.clear();
Evan Cheng2824a652009-03-23 18:24:37 +00001107 assignRegOrStackSlotAtInterval(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001108 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00001109 llvm_report_error("Ran out of registers during register allocation!");
Evan Cheng2824a652009-03-23 18:24:37 +00001110 }
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001111 return;
1112 }
Evan Cheng3e172252008-06-20 21:45:16 +00001113 }
1114
1115 // Find up to 3 registers to consider as spill candidates.
1116 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1117 while (LastCandidate > 1) {
1118 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1119 break;
1120 --LastCandidate;
1121 }
1122
1123 DOUT << "\t\tregister(s) with min weight(s): ";
1124 DEBUG(for (unsigned i = 0; i != LastCandidate; ++i)
1125 DOUT << tri_->getName(RegsWeights[i].first)
1126 << " (" << RegsWeights[i].second << ")\n");
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001127
Evan Cheng206d1852009-04-20 08:01:12 +00001128 // If the current has the minimum weight, we need to spill it and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001129 // add any added intervals back to unhandled, and restart
1130 // linearscan.
Jim Laskey7902c752006-11-07 12:25:45 +00001131 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001132 DOUT << "\t\t\tspilling(c): " << *cur << '\n';
Evan Chengdc377862008-09-30 15:44:16 +00001133 SmallVector<LiveInterval*, 8> spillIs;
Lang Hamese2b201b2009-05-18 19:03:16 +00001134 std::vector<LiveInterval*> added;
1135
1136 if (!NewSpillFramework) {
1137 added = li_->addIntervalsForSpills(*cur, spillIs, loopInfo, *vrm_);
Lang Hamesf41538d2009-06-02 16:53:25 +00001138 } else {
Lang Hamese2b201b2009-05-18 19:03:16 +00001139 added = spiller_->spill(cur);
1140 }
1141
Evan Cheng206d1852009-04-20 08:01:12 +00001142 std::sort(added.begin(), added.end(), LISorter());
Evan Chengc781a242009-05-03 18:32:42 +00001143 addStackInterval(cur, ls_, li_, mri_, *vrm_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001144 if (added.empty())
1145 return; // Early exit if all spills were folded.
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001146
Evan Cheng206d1852009-04-20 08:01:12 +00001147 // Merge added with unhandled. Note that we have already sorted
1148 // intervals returned by addIntervalsForSpills by their starting
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001149 // point.
Evan Chengc4f718a2009-04-20 17:23:48 +00001150 // This also update the NextReloadMap. That is, it adds mapping from a
1151 // register defined by a reload from SS to the next reload from SS in the
1152 // same basic block.
1153 MachineBasicBlock *LastReloadMBB = 0;
1154 LiveInterval *LastReload = 0;
1155 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1156 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1157 LiveInterval *ReloadLi = added[i];
1158 if (ReloadLi->weight == HUGE_VALF &&
1159 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
1160 unsigned ReloadIdx = ReloadLi->beginNumber();
1161 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1162 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1163 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1164 // Last reload of same SS is in the same MBB. We want to try to
1165 // allocate both reloads the same register and make sure the reg
1166 // isn't clobbered in between if at all possible.
1167 assert(LastReload->beginNumber() < ReloadIdx);
1168 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1169 }
1170 LastReloadMBB = ReloadMBB;
1171 LastReload = ReloadLi;
1172 LastReloadSS = ReloadSS;
1173 }
1174 unhandled_.push(ReloadLi);
1175 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001176 return;
1177 }
1178
Chris Lattner19828d42004-11-18 03:49:30 +00001179 ++NumBacktracks;
1180
Evan Cheng206d1852009-04-20 08:01:12 +00001181 // Push the current interval back to unhandled since we are going
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001182 // to re-run at least this iteration. Since we didn't modify it it
1183 // should go back right in the front of the list
1184 unhandled_.push(cur);
1185
Dan Gohman6f0d0242008-02-10 18:45:23 +00001186 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001187 "did not choose a register to spill?");
Chris Lattner19828d42004-11-18 03:49:30 +00001188
Evan Cheng3e172252008-06-20 21:45:16 +00001189 // We spill all intervals aliasing the register with
1190 // minimum weight, rollback to the interval with the earliest
1191 // start point and let the linear scan algorithm run again
1192 SmallVector<LiveInterval*, 8> spillIs;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001193
Evan Cheng3e172252008-06-20 21:45:16 +00001194 // Determine which intervals have to be spilled.
1195 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1196
1197 // Set of spilled vregs (used later to rollback properly)
1198 SmallSet<unsigned, 8> spilled;
1199
1200 // The earliest start of a Spilled interval indicates up to where
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001201 // in handled we need to roll back
Lang Hamesf41538d2009-06-02 16:53:25 +00001202
Lang Hamesf41538d2009-06-02 16:53:25 +00001203 LiveInterval *earliestStartInterval = cur;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001204
Evan Cheng3e172252008-06-20 21:45:16 +00001205 // Spill live intervals of virtual regs mapped to the physical register we
Chris Lattner19828d42004-11-18 03:49:30 +00001206 // want to clear (and its aliases). We only spill those that overlap with the
1207 // current interval as the rest do not affect its allocation. we also keep
1208 // track of the earliest start of all spilled live intervals since this will
1209 // mark our rollback point.
Evan Cheng3e172252008-06-20 21:45:16 +00001210 std::vector<LiveInterval*> added;
1211 while (!spillIs.empty()) {
1212 LiveInterval *sli = spillIs.back();
1213 spillIs.pop_back();
1214 DOUT << "\t\t\tspilling(a): " << *sli << '\n';
Lang Hamesf41538d2009-06-02 16:53:25 +00001215 earliestStartInterval =
1216 (earliestStartInterval->beginNumber() < sli->beginNumber()) ?
1217 earliestStartInterval : sli;
Lang Hamesfcad1722009-06-04 01:04:22 +00001218
Lang Hamesf41538d2009-06-02 16:53:25 +00001219 std::vector<LiveInterval*> newIs;
1220 if (!NewSpillFramework) {
1221 newIs = li_->addIntervalsForSpills(*sli, spillIs, loopInfo, *vrm_);
1222 } else {
1223 newIs = spiller_->spill(sli);
1224 }
Evan Chengc781a242009-05-03 18:32:42 +00001225 addStackInterval(sli, ls_, li_, mri_, *vrm_);
Evan Cheng3e172252008-06-20 21:45:16 +00001226 std::copy(newIs.begin(), newIs.end(), std::back_inserter(added));
1227 spilled.insert(sli->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001228 }
1229
Lang Hamesfcad1722009-06-04 01:04:22 +00001230 unsigned earliestStart = earliestStartInterval->beginNumber();
Lang Hamesf41538d2009-06-02 16:53:25 +00001231
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001232 DOUT << "\t\trolling back to: " << earliestStart << '\n';
Chris Lattnercbb56252004-11-18 02:42:27 +00001233
1234 // Scan handled in reverse order up to the earliest start of a
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001235 // spilled live interval and undo each one, restoring the state of
Chris Lattnercbb56252004-11-18 02:42:27 +00001236 // unhandled.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001237 while (!handled_.empty()) {
1238 LiveInterval* i = handled_.back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001239 // If this interval starts before t we are done.
Chris Lattner23b71c12004-11-18 01:29:39 +00001240 if (i->beginNumber() < earliestStart)
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001241 break;
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001242 DOUT << "\t\t\tundo changes for: " << *i << '\n';
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001243 handled_.pop_back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001244
1245 // When undoing a live interval allocation we must know if it is active or
Evan Cheng5b16cd22009-05-01 01:03:49 +00001246 // inactive to properly update regUse_ and the VirtRegMap.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001247 IntervalPtrs::iterator it;
Chris Lattnercbb56252004-11-18 02:42:27 +00001248 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001249 active_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001250 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001251 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001252 unhandled_.push(i);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001253 delRegUse(vrm_->getPhys(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001254 vrm_->clearVirt(i->reg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001255 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001256 inactive_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001257 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001258 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001259 unhandled_.push(i);
Chris Lattnerffab4222006-02-23 06:44:17 +00001260 vrm_->clearVirt(i->reg);
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001261 } else {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001262 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001263 "Can only allocate virtual registers!");
1264 vrm_->clearVirt(i->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001265 unhandled_.push(i);
1266 }
Evan Cheng9aeaf752007-11-04 08:32:21 +00001267
Evan Cheng206d1852009-04-20 08:01:12 +00001268 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1269 if (ii == DowngradeMap.end())
1270 // It interval has a preference, it must be defined by a copy. Clear the
1271 // preference now since the source interval allocation may have been
1272 // undone as well.
Evan Cheng358dec52009-06-15 08:28:29 +00001273 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng206d1852009-04-20 08:01:12 +00001274 else {
1275 UpgradeRegister(ii->second);
1276 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001277 }
1278
Chris Lattner19828d42004-11-18 03:49:30 +00001279 // Rewind the iterators in the active, inactive, and fixed lists back to the
1280 // point we reverted to.
1281 RevertVectorIteratorsTo(active_, earliestStart);
1282 RevertVectorIteratorsTo(inactive_, earliestStart);
1283 RevertVectorIteratorsTo(fixed_, earliestStart);
1284
Evan Cheng206d1852009-04-20 08:01:12 +00001285 // Scan the rest and undo each interval that expired after t and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001286 // insert it in active (the next iteration of the algorithm will
1287 // put it in inactive if required)
Chris Lattnercbb56252004-11-18 02:42:27 +00001288 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1289 LiveInterval *HI = handled_[i];
1290 if (!HI->expiredAt(earliestStart) &&
1291 HI->expiredAt(cur->beginNumber())) {
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001292 DOUT << "\t\t\tundo changes for: " << *HI << '\n';
Chris Lattnercbb56252004-11-18 02:42:27 +00001293 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman6f0d0242008-02-10 18:45:23 +00001294 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng5b16cd22009-05-01 01:03:49 +00001295 addRegUse(vrm_->getPhys(HI->reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001296 }
1297 }
1298
Evan Cheng206d1852009-04-20 08:01:12 +00001299 // Merge added with unhandled.
1300 // This also update the NextReloadMap. That is, it adds mapping from a
1301 // register defined by a reload from SS to the next reload from SS in the
1302 // same basic block.
1303 MachineBasicBlock *LastReloadMBB = 0;
1304 LiveInterval *LastReload = 0;
1305 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1306 std::sort(added.begin(), added.end(), LISorter());
1307 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1308 LiveInterval *ReloadLi = added[i];
1309 if (ReloadLi->weight == HUGE_VALF &&
1310 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
1311 unsigned ReloadIdx = ReloadLi->beginNumber();
1312 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1313 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1314 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1315 // Last reload of same SS is in the same MBB. We want to try to
1316 // allocate both reloads the same register and make sure the reg
1317 // isn't clobbered in between if at all possible.
1318 assert(LastReload->beginNumber() < ReloadIdx);
1319 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1320 }
1321 LastReloadMBB = ReloadMBB;
1322 LastReload = ReloadLi;
1323 LastReloadSS = ReloadSS;
1324 }
1325 unhandled_.push(ReloadLi);
1326 }
1327}
1328
Evan Cheng358dec52009-06-15 08:28:29 +00001329unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1330 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +00001331 unsigned MaxInactiveCount,
1332 SmallVector<unsigned, 256> &inactiveCounts,
1333 bool SkipDGRegs) {
1334 unsigned FreeReg = 0;
1335 unsigned FreeRegInactiveCount = 0;
1336
Evan Chengf9f1da12009-06-18 02:04:01 +00001337 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1338 // Resolve second part of the hint (if possible) given the current allocation.
1339 unsigned physReg = Hint.second;
1340 if (physReg &&
1341 TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
1342 physReg = vrm_->getPhys(physReg);
1343
Evan Cheng358dec52009-06-15 08:28:29 +00001344 TargetRegisterClass::iterator I, E;
Evan Chengf9f1da12009-06-18 02:04:01 +00001345 tie(I, E) = tri_->getAllocationOrder(RC, Hint.first, physReg, *mf_);
Evan Cheng206d1852009-04-20 08:01:12 +00001346 assert(I != E && "No allocatable register in this register class!");
1347
1348 // Scan for the first available register.
1349 for (; I != E; ++I) {
1350 unsigned Reg = *I;
1351 // Ignore "downgraded" registers.
1352 if (SkipDGRegs && DowngradedRegs.count(Reg))
1353 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001354 if (isRegAvail(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001355 FreeReg = Reg;
1356 if (FreeReg < inactiveCounts.size())
1357 FreeRegInactiveCount = inactiveCounts[FreeReg];
1358 else
1359 FreeRegInactiveCount = 0;
1360 break;
1361 }
1362 }
1363
1364 // If there are no free regs, or if this reg has the max inactive count,
1365 // return this register.
1366 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount)
1367 return FreeReg;
Evan Cheng358dec52009-06-15 08:28:29 +00001368
Evan Cheng206d1852009-04-20 08:01:12 +00001369 // Continue scanning the registers, looking for the one with the highest
1370 // inactive count. Alkis found that this reduced register pressure very
1371 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1372 // reevaluated now.
1373 for (; I != E; ++I) {
1374 unsigned Reg = *I;
1375 // Ignore "downgraded" registers.
1376 if (SkipDGRegs && DowngradedRegs.count(Reg))
1377 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001378 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
Evan Cheng206d1852009-04-20 08:01:12 +00001379 FreeRegInactiveCount < inactiveCounts[Reg]) {
1380 FreeReg = Reg;
1381 FreeRegInactiveCount = inactiveCounts[Reg];
1382 if (FreeRegInactiveCount == MaxInactiveCount)
1383 break; // We found the one with the max inactive count.
1384 }
1385 }
1386
1387 return FreeReg;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +00001388}
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001389
Chris Lattnercbb56252004-11-18 02:42:27 +00001390/// getFreePhysReg - return a free physical register for this virtual register
1391/// interval if we have one, otherwise return 0.
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001392unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattnerfe424622008-02-26 22:08:41 +00001393 SmallVector<unsigned, 256> inactiveCounts;
Chris Lattnerf8355d92005-08-22 16:55:22 +00001394 unsigned MaxInactiveCount = 0;
1395
Evan Cheng841ee1a2008-09-18 22:38:47 +00001396 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001397 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
1398
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001399 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1400 i != e; ++i) {
Chris Lattnercbb56252004-11-18 02:42:27 +00001401 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001402 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001403 "Can only allocate virtual registers!");
Chris Lattnerb9805782005-08-23 22:27:31 +00001404
1405 // If this is not in a related reg class to the register we're allocating,
1406 // don't check it.
Evan Cheng841ee1a2008-09-18 22:38:47 +00001407 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001408 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1409 reg = vrm_->getPhys(reg);
Chris Lattnerfe424622008-02-26 22:08:41 +00001410 if (inactiveCounts.size() <= reg)
1411 inactiveCounts.resize(reg+1);
Chris Lattnerb9805782005-08-23 22:27:31 +00001412 ++inactiveCounts[reg];
1413 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1414 }
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001415 }
1416
Evan Cheng20b0abc2007-04-17 20:32:26 +00001417 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen86b49f82008-09-24 01:07:17 +00001418 // available first.
Evan Cheng90f95f82009-06-14 20:22:55 +00001419 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1420 if (Preference) {
1421 DOUT << "(preferred: " << tri_->getName(Preference) << ") ";
1422 if (isRegAvail(Preference) &&
1423 RC->contains(Preference))
1424 return Preference;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +00001425 }
Evan Cheng20b0abc2007-04-17 20:32:26 +00001426
Evan Cheng206d1852009-04-20 08:01:12 +00001427 if (!DowngradedRegs.empty()) {
Evan Cheng358dec52009-06-15 08:28:29 +00001428 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
Evan Cheng206d1852009-04-20 08:01:12 +00001429 true);
1430 if (FreeReg)
1431 return FreeReg;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001432 }
Evan Cheng358dec52009-06-15 08:28:29 +00001433 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001434}
1435
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001436FunctionPass* llvm::createLinearScanRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001437 return new RALinScan();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001438}