blob: 2110f75edc2e0b8bc2c55152a645d7581a55493e [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//==- X86InstrFPStack.td - Describe the X86 Instruction Set --*- tablegen -*-=//
Evan Chengffcb95b2006-02-21 19:13:53 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chengffcb95b2006-02-21 19:13:53 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 x87 FPU instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng06a8aa12006-03-17 19:55:52 +000016//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000017// FPStack specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
Dale Johannesen411d9c52007-07-03 17:07:33 +000020def SDTX86FpGet : SDTypeProfile<1, 0, [SDTCisFP<0>]>;
Evan Cheng0d9e9762008-01-29 19:34:22 +000021def SDTX86FpGet2 : SDTypeProfile<2, 0, [SDTCisFP<0>, SDTCisSameAs<0, 1>]>;
Dale Johannesen411d9c52007-07-03 17:07:33 +000022def SDTX86FpSet : SDTypeProfile<0, 1, [SDTCisFP<0>]>;
23def SDTX86Fld : SDTypeProfile<1, 2, [SDTCisFP<0>,
Dale Johannesenbf6b8272007-07-10 20:53:41 +000024 SDTCisPtrTy<1>,
25 SDTCisVT<2, OtherVT>]>;
Dale Johannesen411d9c52007-07-03 17:07:33 +000026def SDTX86Fst : SDTypeProfile<0, 3, [SDTCisFP<0>,
Dale Johannesenbf6b8272007-07-10 20:53:41 +000027 SDTCisPtrTy<1>,
28 SDTCisVT<2, OtherVT>]>;
Dale Johannesen411d9c52007-07-03 17:07:33 +000029def SDTX86Fild : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisPtrTy<1>,
30 SDTCisVT<2, OtherVT>]>;
31def SDTX86FpToIMem : SDTypeProfile<0, 2, [SDTCisFP<0>, SDTCisPtrTy<1>]>;
Evan Cheng2246f842006-03-18 01:23:20 +000032
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000033def SDTX86CwdStore : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
34
Dale Johannesen411d9c52007-07-03 17:07:33 +000035def X86fpget : SDNode<"X86ISD::FP_GET_RESULT", SDTX86FpGet,
Chris Lattnerba7e7562008-01-10 07:59:24 +000036 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
Evan Cheng0d9e9762008-01-29 19:34:22 +000037def X86fpget2 : SDNode<"X86ISD::FP_GET_RESULT2", SDTX86FpGet2,
38 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
Dale Johannesen411d9c52007-07-03 17:07:33 +000039def X86fpset : SDNode<"X86ISD::FP_SET_RESULT", SDTX86FpSet,
Chris Lattnerba7e7562008-01-10 07:59:24 +000040 [SDNPHasChain, SDNPOutFlag]>;
41def X86fld : SDNode<"X86ISD::FLD", SDTX86Fld,
42 [SDNPHasChain, SDNPMayLoad]>;
43def X86fst : SDNode<"X86ISD::FST", SDTX86Fst,
44 [SDNPHasChain, SDNPInFlag, SDNPMayStore]>;
45def X86fild : SDNode<"X86ISD::FILD", SDTX86Fild,
46 [SDNPHasChain, SDNPMayLoad]>;
47def X86fildflag : SDNode<"X86ISD::FILD_FLAG", SDTX86Fild,
48 [SDNPHasChain, SDNPOutFlag, SDNPMayLoad]>;
Evan Cheng2246f842006-03-18 01:23:20 +000049def X86fp_to_i16mem : SDNode<"X86ISD::FP_TO_INT16_IN_MEM", SDTX86FpToIMem,
Chris Lattnerba7e7562008-01-10 07:59:24 +000050 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng2246f842006-03-18 01:23:20 +000051def X86fp_to_i32mem : SDNode<"X86ISD::FP_TO_INT32_IN_MEM", SDTX86FpToIMem,
Chris Lattnerba7e7562008-01-10 07:59:24 +000052 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng2246f842006-03-18 01:23:20 +000053def X86fp_to_i64mem : SDNode<"X86ISD::FP_TO_INT64_IN_MEM", SDTX86FpToIMem,
Chris Lattnerba7e7562008-01-10 07:59:24 +000054 [SDNPHasChain, SDNPMayStore]>;
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000055def X86fp_cwd_get16 : SDNode<"X86ISD::FNSTCW16m", SDTX86CwdStore,
Chris Lattnerba7e7562008-01-10 07:59:24 +000056 [SDNPHasChain, SDNPMayStore, SDNPSideEffect]>;
Evan Cheng2246f842006-03-18 01:23:20 +000057
58//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +000059// FPStack pattern fragments
60//===----------------------------------------------------------------------===//
61
Dale Johannesen849f2142007-07-03 00:53:03 +000062def fpimm0 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000063 return N->isExactlyValue(+0.0);
64}]>;
65
Dale Johannesen849f2142007-07-03 00:53:03 +000066def fpimmneg0 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000067 return N->isExactlyValue(-0.0);
68}]>;
69
Dale Johannesen849f2142007-07-03 00:53:03 +000070def fpimm1 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000071 return N->isExactlyValue(+1.0);
72}]>;
73
Dale Johannesen849f2142007-07-03 00:53:03 +000074def fpimmneg1 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000075 return N->isExactlyValue(-1.0);
76}]>;
77
Evan Cheng4e4c71e2006-02-21 20:00:20 +000078// Some 'special' instructions
79let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
Dale Johannesen849f2142007-07-03 00:53:03 +000080 def FP32_TO_INT16_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000081 (outs), (ins i16mem:$dst, RFP32:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000082 "#FP32_TO_INT16_IN_MEM PSEUDO!",
83 [(X86fp_to_i16mem RFP32:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000084 def FP32_TO_INT32_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000085 (outs), (ins i32mem:$dst, RFP32:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000086 "#FP32_TO_INT32_IN_MEM PSEUDO!",
87 [(X86fp_to_i32mem RFP32:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000088 def FP32_TO_INT64_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000089 (outs), (ins i64mem:$dst, RFP32:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000090 "#FP32_TO_INT64_IN_MEM PSEUDO!",
91 [(X86fp_to_i64mem RFP32:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000092 def FP64_TO_INT16_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000093 (outs), (ins i16mem:$dst, RFP64:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000094 "#FP64_TO_INT16_IN_MEM PSEUDO!",
95 [(X86fp_to_i16mem RFP64:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000096 def FP64_TO_INT32_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000097 (outs), (ins i32mem:$dst, RFP64:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000098 "#FP64_TO_INT32_IN_MEM PSEUDO!",
99 [(X86fp_to_i32mem RFP64:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +0000100 def FP64_TO_INT64_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000101 (outs), (ins i64mem:$dst, RFP64:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +0000102 "#FP64_TO_INT64_IN_MEM PSEUDO!",
103 [(X86fp_to_i64mem RFP64:$src, addr:$dst)]>;
Dale Johannesena996d522007-08-07 01:17:37 +0000104 def FP80_TO_INT16_IN_MEM : I<0, Pseudo,
105 (outs), (ins i16mem:$dst, RFP80:$src),
106 "#FP80_TO_INT16_IN_MEM PSEUDO!",
107 [(X86fp_to_i16mem RFP80:$src, addr:$dst)]>;
108 def FP80_TO_INT32_IN_MEM : I<0, Pseudo,
109 (outs), (ins i32mem:$dst, RFP80:$src),
110 "#FP80_TO_INT32_IN_MEM PSEUDO!",
111 [(X86fp_to_i32mem RFP80:$src, addr:$dst)]>;
112 def FP80_TO_INT64_IN_MEM : I<0, Pseudo,
113 (outs), (ins i64mem:$dst, RFP80:$src),
114 "#FP80_TO_INT64_IN_MEM PSEUDO!",
115 [(X86fp_to_i64mem RFP80:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000116}
117
118let isTerminator = 1 in
119 let Defs = [FP0, FP1, FP2, FP3, FP4, FP5, FP6] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000120 def FP_REG_KILL : I<0, Pseudo, (outs), (ins), "#FP_REG_KILL", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000121
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000122// All FP Stack operations are represented with four instructions here. The
123// first three instructions, generated by the instruction selector, use "RFP32"
124// "RFP64" or "RFP80" registers: traditional register files to reference 32-bit,
125// 64-bit or 80-bit floating point values. These sizes apply to the values,
126// not the registers, which are always 80 bits; RFP32, RFP64 and RFP80 can be
127// copied to each other without losing information. These instructions are all
128// pseudo instructions and use the "_Fp" suffix.
129// In some cases there are additional variants with a mixture of different
130// register sizes.
Evan Chengffcb95b2006-02-21 19:13:53 +0000131// The second instruction is defined with FPI, which is the actual instruction
Dale Johannesene377d4d2007-07-04 21:07:47 +0000132// emitted by the assembler. These use "RST" registers, although frequently
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000133// the actual register(s) used are implicit. These are always 80 bits.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000134// The FP stackifier pass converts one to the other after register allocation
135// occurs.
Evan Chengffcb95b2006-02-21 19:13:53 +0000136//
137// Note that the FpI instruction should have instruction selection info (e.g.
138// a pattern) and the FPI instruction should have emission info (e.g. opcode
139// encoding and asm printing info).
140
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000141// Pseudo Instructions for FP stack return values.
Evan Cheng64d80e32007-07-19 01:14:50 +0000142def FpGETRESULT32 : FpI_<(outs RFP32:$dst), (ins), SpecialFP,
Dale Johannesenbf6b8272007-07-10 20:53:41 +0000143 [(set RFP32:$dst, X86fpget)]>; // FPR = ST(0)
Evan Chengffcb95b2006-02-21 19:13:53 +0000144
Evan Cheng64d80e32007-07-19 01:14:50 +0000145def FpGETRESULT64 : FpI_<(outs RFP64:$dst), (ins), SpecialFP,
Dale Johannesenbf6b8272007-07-10 20:53:41 +0000146 [(set RFP64:$dst, X86fpget)]>; // FPR = ST(0)
Evan Chengffcb95b2006-02-21 19:13:53 +0000147
Dale Johannesen6a308112007-08-06 21:31:06 +0000148def FpGETRESULT80 : FpI_<(outs RFP80:$dst), (ins), SpecialFP,
149 [(set RFP80:$dst, X86fpget)]>; // FPR = ST(0)
150
Evan Cheng0d9e9762008-01-29 19:34:22 +0000151def FpGETRESULT80x2 : FpI_<(outs RFP80:$dst1, RFP80:$dst2), (ins), SpecialFP,
152 []>; // FPR = ST(0), FPR = ST(1)
153
154
Evan Cheng071a2792007-09-11 19:55:27 +0000155let Defs = [ST0] in {
Evan Chengffbacca2007-07-21 00:34:19 +0000156def FpSETRESULT32 : FpI_<(outs), (ins RFP32:$src), SpecialFP,
Evan Cheng071a2792007-09-11 19:55:27 +0000157 [(X86fpset RFP32:$src)]>;// ST(0) = FPR
Dale Johannesen849f2142007-07-03 00:53:03 +0000158
Evan Chengffbacca2007-07-21 00:34:19 +0000159def FpSETRESULT64 : FpI_<(outs), (ins RFP64:$src), SpecialFP,
Evan Cheng071a2792007-09-11 19:55:27 +0000160 [(X86fpset RFP64:$src)]>;// ST(0) = FPR
Evan Chengffbacca2007-07-21 00:34:19 +0000161
Dale Johannesen6a308112007-08-06 21:31:06 +0000162def FpSETRESULT80 : FpI_<(outs), (ins RFP80:$src), SpecialFP,
Evan Cheng071a2792007-09-11 19:55:27 +0000163 [(X86fpset RFP80:$src)]>;// ST(0) = FPR
164}
Dale Johannesen6a308112007-08-06 21:31:06 +0000165
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000166// FpIf32, FpIf64 - Floating Point Psuedo Instruction template.
167// f32 instructions can use SSE1 and are predicated on FPStackf32 == !SSE1.
168// f64 instructions can use SSE2 and are predicated on FPStackf64 == !SSE2.
169// f80 instructions cannot use SSE and use neither of these.
170class FpIf32<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
171 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf32]>;
172class FpIf64<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
173 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf64]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000174
Dale Johannesen59a58732007-08-05 18:49:15 +0000175// Register copies. Just copies, the shortening ones do not truncate.
Chris Lattnera731c9f2008-01-11 07:18:17 +0000176let neverHasSideEffects = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000177def MOV_Fp3232 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src), SpecialFP, []>;
178def MOV_Fp3264 : FpIf32<(outs RFP64:$dst), (ins RFP32:$src), SpecialFP, []>;
179def MOV_Fp6432 : FpIf32<(outs RFP32:$dst), (ins RFP64:$src), SpecialFP, []>;
180def MOV_Fp6464 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src), SpecialFP, []>;
181def MOV_Fp8032 : FpIf32<(outs RFP32:$dst), (ins RFP80:$src), SpecialFP, []>;
182def MOV_Fp3280 : FpIf32<(outs RFP80:$dst), (ins RFP32:$src), SpecialFP, []>;
183def MOV_Fp8064 : FpIf64<(outs RFP64:$dst), (ins RFP80:$src), SpecialFP, []>;
184def MOV_Fp6480 : FpIf64<(outs RFP80:$dst), (ins RFP64:$src), SpecialFP, []>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000185def MOV_Fp8080 : FpI_<(outs RFP80:$dst), (ins RFP80:$src), SpecialFP, []>;
Chris Lattnera731c9f2008-01-11 07:18:17 +0000186}
Evan Chengffcb95b2006-02-21 19:13:53 +0000187
Dale Johannesene377d4d2007-07-04 21:07:47 +0000188// Factoring for arithmetic.
189multiclass FPBinary_rr<SDNode OpNode> {
190// Register op register -> register
191// These are separated out because they have no reversed form.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000192def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2), TwoArgFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000193 [(set RFP32:$dst, (OpNode RFP32:$src1, RFP32:$src2))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000194def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2), TwoArgFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000195 [(set RFP64:$dst, (OpNode RFP64:$src1, RFP64:$src2))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000196def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2), TwoArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000197 [(set RFP80:$dst, (OpNode RFP80:$src1, RFP80:$src2))]>;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000198}
199// The FopST0 series are not included here because of the irregularities
200// in where the 'r' goes in assembly output.
Dale Johannesen59a58732007-08-05 18:49:15 +0000201// These instructions cannot address 80-bit memory.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000202multiclass FPBinary<SDNode OpNode, Format fp, string asmstring> {
203// ST(0) = ST(0) + [mem]
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000204def _Fp32m : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, f32mem:$src2), OneArgFPRW,
Dale Johannesenbf6b8272007-07-10 20:53:41 +0000205 [(set RFP32:$dst,
206 (OpNode RFP32:$src1, (loadf32 addr:$src2)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000207def _Fp64m : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, f64mem:$src2), OneArgFPRW,
Dale Johannesenbf6b8272007-07-10 20:53:41 +0000208 [(set RFP64:$dst,
209 (OpNode RFP64:$src1, (loadf64 addr:$src2)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000210def _Fp64m32: FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, f32mem:$src2), OneArgFPRW,
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000211 [(set RFP64:$dst,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000212 (OpNode RFP64:$src1, (f64 (extloadf32 addr:$src2))))]>;
213def _Fp80m32: FpI_<(outs RFP80:$dst), (ins RFP80:$src1, f32mem:$src2), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000214 [(set RFP80:$dst,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000215 (OpNode RFP80:$src1, (f80 (extloadf32 addr:$src2))))]>;
216def _Fp80m64: FpI_<(outs RFP80:$dst), (ins RFP80:$src1, f64mem:$src2), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000217 [(set RFP80:$dst,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000218 (OpNode RFP80:$src1, (f80 (extloadf64 addr:$src2))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000219def _F32m : FPI<0xD8, fp, (outs), (ins f32mem:$src),
Chris Lattnerba7e7562008-01-10 07:59:24 +0000220 !strconcat("f", !strconcat(asmstring, "{s}\t$src"))> { let mayLoad = 1; }
Evan Cheng64d80e32007-07-19 01:14:50 +0000221def _F64m : FPI<0xDC, fp, (outs), (ins f64mem:$src),
Chris Lattnerba7e7562008-01-10 07:59:24 +0000222 !strconcat("f", !strconcat(asmstring, "{l}\t$src"))> { let mayLoad = 1; }
Dale Johannesene377d4d2007-07-04 21:07:47 +0000223// ST(0) = ST(0) + [memint]
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000224def _FpI16m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i16mem:$src2), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000225 [(set RFP32:$dst, (OpNode RFP32:$src1,
226 (X86fild addr:$src2, i16)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000227def _FpI32m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i32mem:$src2), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000228 [(set RFP32:$dst, (OpNode RFP32:$src1,
229 (X86fild addr:$src2, i32)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000230def _FpI16m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i16mem:$src2), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000231 [(set RFP64:$dst, (OpNode RFP64:$src1,
232 (X86fild addr:$src2, i16)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000233def _FpI32m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i32mem:$src2), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000234 [(set RFP64:$dst, (OpNode RFP64:$src1,
235 (X86fild addr:$src2, i32)))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000236def _FpI16m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i16mem:$src2), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000237 [(set RFP80:$dst, (OpNode RFP80:$src1,
238 (X86fild addr:$src2, i16)))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000239def _FpI32m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i32mem:$src2), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000240 [(set RFP80:$dst, (OpNode RFP80:$src1,
241 (X86fild addr:$src2, i32)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000242def _FI16m : FPI<0xDE, fp, (outs), (ins i16mem:$src),
Chris Lattnerba7e7562008-01-10 07:59:24 +0000243 !strconcat("fi", !strconcat(asmstring, "{s}\t$src"))> { let mayLoad = 1; }
Evan Cheng64d80e32007-07-19 01:14:50 +0000244def _FI32m : FPI<0xDA, fp, (outs), (ins i32mem:$src),
Chris Lattnerba7e7562008-01-10 07:59:24 +0000245 !strconcat("fi", !strconcat(asmstring, "{l}\t$src"))> { let mayLoad = 1; }
Dale Johannesene377d4d2007-07-04 21:07:47 +0000246}
247
248defm ADD : FPBinary_rr<fadd>;
249defm SUB : FPBinary_rr<fsub>;
250defm MUL : FPBinary_rr<fmul>;
251defm DIV : FPBinary_rr<fdiv>;
252defm ADD : FPBinary<fadd, MRM0m, "add">;
253defm SUB : FPBinary<fsub, MRM4m, "sub">;
254defm SUBR: FPBinary<fsub ,MRM5m, "subr">;
255defm MUL : FPBinary<fmul, MRM1m, "mul">;
256defm DIV : FPBinary<fdiv, MRM6m, "div">;
257defm DIVR: FPBinary<fdiv, MRM7m, "divr">;
Evan Chengffcb95b2006-02-21 19:13:53 +0000258
259class FPST0rInst<bits<8> o, string asm>
Evan Cheng64d80e32007-07-19 01:14:50 +0000260 : FPI<o, AddRegFrm, (outs), (ins RST:$op), asm>, D8;
Evan Chengffcb95b2006-02-21 19:13:53 +0000261class FPrST0Inst<bits<8> o, string asm>
Evan Cheng64d80e32007-07-19 01:14:50 +0000262 : FPI<o, AddRegFrm, (outs), (ins RST:$op), asm>, DC;
Evan Chengffcb95b2006-02-21 19:13:53 +0000263class FPrST0PInst<bits<8> o, string asm>
Evan Cheng64d80e32007-07-19 01:14:50 +0000264 : FPI<o, AddRegFrm, (outs), (ins RST:$op), asm>, DE;
Evan Chengffcb95b2006-02-21 19:13:53 +0000265
Evan Chengffcb95b2006-02-21 19:13:53 +0000266// NOTE: GAS and apparently all other AT&T style assemblers have a broken notion
267// of some of the 'reverse' forms of the fsub and fdiv instructions. As such,
268// we have to put some 'r's in and take them out of weird places.
Dan Gohmanb1576f52007-07-31 20:11:57 +0000269def ADD_FST0r : FPST0rInst <0xC0, "fadd\t$op">;
270def ADD_FrST0 : FPrST0Inst <0xC0, "fadd\t{%st(0), $op|$op, %ST(0)}">;
271def ADD_FPrST0 : FPrST0PInst<0xC0, "faddp\t$op">;
272def SUBR_FST0r : FPST0rInst <0xE8, "fsubr\t$op">;
273def SUB_FrST0 : FPrST0Inst <0xE8, "fsub{r}\t{%st(0), $op|$op, %ST(0)}">;
274def SUB_FPrST0 : FPrST0PInst<0xE8, "fsub{r}p\t$op">;
275def SUB_FST0r : FPST0rInst <0xE0, "fsub\t$op">;
276def SUBR_FrST0 : FPrST0Inst <0xE0, "fsub{|r}\t{%st(0), $op|$op, %ST(0)}">;
277def SUBR_FPrST0 : FPrST0PInst<0xE0, "fsub{|r}p\t$op">;
278def MUL_FST0r : FPST0rInst <0xC8, "fmul\t$op">;
279def MUL_FrST0 : FPrST0Inst <0xC8, "fmul\t{%st(0), $op|$op, %ST(0)}">;
280def MUL_FPrST0 : FPrST0PInst<0xC8, "fmulp\t$op">;
281def DIVR_FST0r : FPST0rInst <0xF8, "fdivr\t$op">;
282def DIV_FrST0 : FPrST0Inst <0xF8, "fdiv{r}\t{%st(0), $op|$op, %ST(0)}">;
283def DIV_FPrST0 : FPrST0PInst<0xF8, "fdiv{r}p\t$op">;
284def DIV_FST0r : FPST0rInst <0xF0, "fdiv\t$op">;
285def DIVR_FrST0 : FPrST0Inst <0xF0, "fdiv{|r}\t{%st(0), $op|$op, %ST(0)}">;
286def DIVR_FPrST0 : FPrST0PInst<0xF0, "fdiv{|r}p\t$op">;
Evan Chengffcb95b2006-02-21 19:13:53 +0000287
Evan Chengffcb95b2006-02-21 19:13:53 +0000288// Unary operations.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000289multiclass FPUnary<SDNode OpNode, bits<8> opcode, string asmstring> {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000290def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000291 [(set RFP32:$dst, (OpNode RFP32:$src))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000292def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000293 [(set RFP64:$dst, (OpNode RFP64:$src))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000294def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000295 [(set RFP80:$dst, (OpNode RFP80:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000296def _F : FPI<opcode, RawFrm, (outs), (ins), asmstring>, D9;
Evan Chengffcb95b2006-02-21 19:13:53 +0000297}
298
Dale Johannesene377d4d2007-07-04 21:07:47 +0000299defm CHS : FPUnary<fneg, 0xE0, "fchs">;
300defm ABS : FPUnary<fabs, 0xE1, "fabs">;
301defm SQRT: FPUnary<fsqrt,0xFA, "fsqrt">;
302defm SIN : FPUnary<fsin, 0xFE, "fsin">;
303defm COS : FPUnary<fcos, 0xFF, "fcos">;
304
Chris Lattnera731c9f2008-01-11 07:18:17 +0000305let neverHasSideEffects = 1 in {
306def TST_Fp32 : FpIf32<(outs), (ins RFP32:$src), OneArgFP, []>;
307def TST_Fp64 : FpIf64<(outs), (ins RFP64:$src), OneArgFP, []>;
308def TST_Fp80 : FpI_<(outs), (ins RFP80:$src), OneArgFP, []>;
309}
Evan Cheng64d80e32007-07-19 01:14:50 +0000310def TST_F : FPI<0xE4, RawFrm, (outs), (ins), "ftst">, D9;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000311
312// Floating point cmovs.
313multiclass FPCMov<PatLeaf cc> {
Evan Chenge5f62042007-09-29 00:00:36 +0000314 def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2),
315 CondMovFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000316 [(set RFP32:$dst, (X86cmov RFP32:$src1, RFP32:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +0000317 cc, EFLAGS))]>;
318 def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2),
319 CondMovFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000320 [(set RFP64:$dst, (X86cmov RFP64:$src1, RFP64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +0000321 cc, EFLAGS))]>;
322 def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2),
323 CondMovFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000324 [(set RFP80:$dst, (X86cmov RFP80:$src1, RFP80:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +0000325 cc, EFLAGS))]>;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000326}
Evan Chenge5f62042007-09-29 00:00:36 +0000327let Uses = [EFLAGS], isTwoAddress = 1 in {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000328defm CMOVB : FPCMov<X86_COND_B>;
329defm CMOVBE : FPCMov<X86_COND_BE>;
330defm CMOVE : FPCMov<X86_COND_E>;
331defm CMOVP : FPCMov<X86_COND_P>;
332defm CMOVNB : FPCMov<X86_COND_AE>;
333defm CMOVNBE: FPCMov<X86_COND_A>;
334defm CMOVNE : FPCMov<X86_COND_NE>;
335defm CMOVNP : FPCMov<X86_COND_NP>;
336}
337
338// These are not factored because there's no clean way to pass DA/DB.
Evan Cheng64d80e32007-07-19 01:14:50 +0000339def CMOVB_F : FPI<0xC0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000340 "fcmovb\t{$op, %st(0)|%ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000341def CMOVBE_F : FPI<0xD0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000342 "fcmovbe\t{$op, %st(0)|%ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000343def CMOVE_F : FPI<0xC8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000344 "fcmove\t{$op, %st(0)|%ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000345def CMOVP_F : FPI<0xD8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000346 "fcmovu\t {$op, %st(0)|%ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000347def CMOVNB_F : FPI<0xC0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000348 "fcmovnb\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000349def CMOVNBE_F: FPI<0xD0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000350 "fcmovnbe\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000351def CMOVNE_F : FPI<0xC8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000352 "fcmovne\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000353def CMOVNP_F : FPI<0xD8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000354 "fcmovnu\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Chengffcb95b2006-02-21 19:13:53 +0000355
356// Floating point loads & stores.
Chris Lattner834f1ce2008-01-06 23:38:27 +0000357let isSimpleLoad = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000358def LD_Fp32m : FpIf32<(outs RFP32:$dst), (ins f32mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000359 [(set RFP32:$dst, (loadf32 addr:$src))]>;
Bill Wendling627c00b2007-12-17 23:07:56 +0000360let isReMaterializable = 1, mayHaveSideEffects = 1 in
Bill Wendling691de382007-12-17 22:17:14 +0000361 def LD_Fp64m : FpIf64<(outs RFP64:$dst), (ins f64mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000362 [(set RFP64:$dst, (loadf64 addr:$src))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000363def LD_Fp80m : FpI_<(outs RFP80:$dst), (ins f80mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000364 [(set RFP80:$dst, (loadf80 addr:$src))]>;
Evan Cheng2f394262007-08-30 05:49:43 +0000365}
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000366def LD_Fp32m64 : FpIf64<(outs RFP64:$dst), (ins f32mem:$src), ZeroArgFP,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000367 [(set RFP64:$dst, (f64 (extloadf32 addr:$src)))]>;
368def LD_Fp64m80 : FpI_<(outs RFP80:$dst), (ins f64mem:$src), ZeroArgFP,
369 [(set RFP80:$dst, (f80 (extloadf64 addr:$src)))]>;
370def LD_Fp32m80 : FpI_<(outs RFP80:$dst), (ins f32mem:$src), ZeroArgFP,
371 [(set RFP80:$dst, (f80 (extloadf32 addr:$src)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000372def ILD_Fp16m32: FpIf32<(outs RFP32:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000373 [(set RFP32:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000374def ILD_Fp32m32: FpIf32<(outs RFP32:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000375 [(set RFP32:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000376def ILD_Fp64m32: FpIf32<(outs RFP32:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000377 [(set RFP32:$dst, (X86fild addr:$src, i64))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000378def ILD_Fp16m64: FpIf64<(outs RFP64:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000379 [(set RFP64:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000380def ILD_Fp32m64: FpIf64<(outs RFP64:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000381 [(set RFP64:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000382def ILD_Fp64m64: FpIf64<(outs RFP64:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000383 [(set RFP64:$dst, (X86fild addr:$src, i64))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000384def ILD_Fp16m80: FpI_<(outs RFP80:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000385 [(set RFP80:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000386def ILD_Fp32m80: FpI_<(outs RFP80:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000387 [(set RFP80:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000388def ILD_Fp64m80: FpI_<(outs RFP80:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000389 [(set RFP80:$dst, (X86fild addr:$src, i64))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000390
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000391def ST_Fp32m : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000392 [(store RFP32:$src, addr:$op)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000393def ST_Fp64m32 : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000394 [(truncstoref32 RFP64:$src, addr:$op)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000395def ST_Fp64m : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000396 [(store RFP64:$src, addr:$op)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000397def ST_Fp80m32 : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000398 [(truncstoref32 RFP80:$src, addr:$op)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000399def ST_Fp80m64 : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000400 [(truncstoref64 RFP80:$src, addr:$op)]>;
401// FST does not support 80-bit memory target; FSTP must be used.
Evan Chengffcb95b2006-02-21 19:13:53 +0000402
Chris Lattnera731c9f2008-01-11 07:18:17 +0000403let mayStore = 1, neverHasSideEffects = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000404def ST_FpP32m : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP, []>;
405def ST_FpP64m32 : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP, []>;
406def ST_FpP64m : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP, []>;
407def ST_FpP80m32 : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP, []>;
408def ST_FpP80m64 : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP, []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000409}
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000410def ST_FpP80m : FpI_<(outs), (ins f80mem:$op, RFP80:$src), OneArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000411 [(store RFP80:$src, addr:$op)]>;
Chris Lattnera731c9f2008-01-11 07:18:17 +0000412let mayStore = 1, neverHasSideEffects = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000413def IST_Fp16m32 : FpIf32<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP, []>;
414def IST_Fp32m32 : FpIf32<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP, []>;
415def IST_Fp64m32 : FpIf32<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP, []>;
416def IST_Fp16m64 : FpIf64<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP, []>;
417def IST_Fp32m64 : FpIf64<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP, []>;
418def IST_Fp64m64 : FpIf64<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP, []>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000419def IST_Fp16m80 : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP, []>;
420def IST_Fp32m80 : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP, []>;
421def IST_Fp64m80 : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP, []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000422}
Evan Chengffcb95b2006-02-21 19:13:53 +0000423
Chris Lattnerba7e7562008-01-10 07:59:24 +0000424let mayLoad = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000425def LD_F32m : FPI<0xD9, MRM0m, (outs), (ins f32mem:$src), "fld{s}\t$src">;
426def LD_F64m : FPI<0xDD, MRM0m, (outs), (ins f64mem:$src), "fld{l}\t$src">;
Dale Johannesen59a58732007-08-05 18:49:15 +0000427def LD_F80m : FPI<0xDB, MRM5m, (outs), (ins f80mem:$src), "fld{t}\t$src">;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000428def ILD_F16m : FPI<0xDF, MRM0m, (outs), (ins i16mem:$src), "fild{s}\t$src">;
429def ILD_F32m : FPI<0xDB, MRM0m, (outs), (ins i32mem:$src), "fild{l}\t$src">;
430def ILD_F64m : FPI<0xDF, MRM5m, (outs), (ins i64mem:$src), "fild{ll}\t$src">;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000431}
432let mayStore = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000433def ST_F32m : FPI<0xD9, MRM2m, (outs), (ins f32mem:$dst), "fst{s}\t$dst">;
434def ST_F64m : FPI<0xDD, MRM2m, (outs), (ins f64mem:$dst), "fst{l}\t$dst">;
435def ST_FP32m : FPI<0xD9, MRM3m, (outs), (ins f32mem:$dst), "fstp{s}\t$dst">;
436def ST_FP64m : FPI<0xDD, MRM3m, (outs), (ins f64mem:$dst), "fstp{l}\t$dst">;
Dale Johannesen59a58732007-08-05 18:49:15 +0000437def ST_FP80m : FPI<0xDB, MRM7m, (outs), (ins f80mem:$dst), "fstp{t}\t$dst">;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000438def IST_F16m : FPI<0xDF, MRM2m, (outs), (ins i16mem:$dst), "fist{s}\t$dst">;
439def IST_F32m : FPI<0xDB, MRM2m, (outs), (ins i32mem:$dst), "fist{l}\t$dst">;
440def IST_FP16m : FPI<0xDF, MRM3m, (outs), (ins i16mem:$dst), "fistp{s}\t$dst">;
441def IST_FP32m : FPI<0xDB, MRM3m, (outs), (ins i32mem:$dst), "fistp{l}\t$dst">;
442def IST_FP64m : FPI<0xDF, MRM7m, (outs), (ins i64mem:$dst), "fistp{ll}\t$dst">;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000443}
Evan Chengffcb95b2006-02-21 19:13:53 +0000444
445// FISTTP requires SSE3 even though it's a FPStack op.
Evan Cheng64d80e32007-07-19 01:14:50 +0000446def ISTT_Fp16m32 : FpI_<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000447 [(X86fp_to_i16mem RFP32:$src, addr:$op)]>,
448 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000449def ISTT_Fp32m32 : FpI_<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000450 [(X86fp_to_i32mem RFP32:$src, addr:$op)]>,
451 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000452def ISTT_Fp64m32 : FpI_<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000453 [(X86fp_to_i64mem RFP32:$src, addr:$op)]>,
454 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000455def ISTT_Fp16m64 : FpI_<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000456 [(X86fp_to_i16mem RFP64:$src, addr:$op)]>,
457 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000458def ISTT_Fp32m64 : FpI_<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000459 [(X86fp_to_i32mem RFP64:$src, addr:$op)]>,
460 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000461def ISTT_Fp64m64 : FpI_<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000462 [(X86fp_to_i64mem RFP64:$src, addr:$op)]>,
463 Requires<[HasSSE3]>;
Dale Johannesena996d522007-08-07 01:17:37 +0000464def ISTT_Fp16m80 : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP,
465 [(X86fp_to_i16mem RFP80:$src, addr:$op)]>,
466 Requires<[HasSSE3]>;
467def ISTT_Fp32m80 : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP,
468 [(X86fp_to_i32mem RFP80:$src, addr:$op)]>,
469 Requires<[HasSSE3]>;
470def ISTT_Fp64m80 : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP,
471 [(X86fp_to_i64mem RFP80:$src, addr:$op)]>,
472 Requires<[HasSSE3]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000473
Chris Lattnerba7e7562008-01-10 07:59:24 +0000474let mayStore = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000475def ISTT_FP16m : FPI<0xDF, MRM1m, (outs), (ins i16mem:$dst), "fisttp{s}\t$dst">;
476def ISTT_FP32m : FPI<0xDB, MRM1m, (outs), (ins i32mem:$dst), "fisttp{l}\t$dst">;
477def ISTT_FP64m : FPI<0xDD, MRM1m, (outs), (ins i64mem:$dst), "fisttp{ll}\t$dst">;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000478}
Evan Chengffcb95b2006-02-21 19:13:53 +0000479
480// FP Stack manipulation instructions.
Dan Gohmanb1576f52007-07-31 20:11:57 +0000481def LD_Frr : FPI<0xC0, AddRegFrm, (outs), (ins RST:$op), "fld\t$op">, D9;
482def ST_Frr : FPI<0xD0, AddRegFrm, (outs), (ins RST:$op), "fst\t$op">, DD;
483def ST_FPrr : FPI<0xD8, AddRegFrm, (outs), (ins RST:$op), "fstp\t$op">, DD;
484def XCH_F : FPI<0xC8, AddRegFrm, (outs), (ins RST:$op), "fxch\t$op">, D9;
Evan Chengffcb95b2006-02-21 19:13:53 +0000485
486// Floating point constant loads.
Chris Lattnerdd415272008-01-10 05:45:39 +0000487let isReMaterializable = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000488def LD_Fp032 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000489 [(set RFP32:$dst, fpimm0)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000490def LD_Fp132 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000491 [(set RFP32:$dst, fpimm1)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492def LD_Fp064 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000493 [(set RFP64:$dst, fpimm0)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000494def LD_Fp164 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000495 [(set RFP64:$dst, fpimm1)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000496def LD_Fp080 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000497 [(set RFP80:$dst, fpimm0)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000498def LD_Fp180 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000499 [(set RFP80:$dst, fpimm1)]>;
Dan Gohmand45eddd2007-06-26 00:48:07 +0000500}
Evan Chengffcb95b2006-02-21 19:13:53 +0000501
Evan Cheng64d80e32007-07-19 01:14:50 +0000502def LD_F0 : FPI<0xEE, RawFrm, (outs), (ins), "fldz">, D9;
503def LD_F1 : FPI<0xE8, RawFrm, (outs), (ins), "fld1">, D9;
Evan Chengffcb95b2006-02-21 19:13:53 +0000504
505
506// Floating point compares.
Evan Cheng4e4d2d72007-09-25 19:08:02 +0000507let Defs = [EFLAGS] in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000508def UCOM_Fpr32 : FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
Chris Lattnera731c9f2008-01-11 07:18:17 +0000509 []>; // FPSW = cmp ST(0) with ST(i)
510def UCOM_Fpr64 : FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
511 []>; // FPSW = cmp ST(0) with ST(i)
512def UCOM_Fpr80 : FpI_ <(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
513 []>; // FPSW = cmp ST(0) with ST(i)
514
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000515def UCOM_FpIr32: FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
Evan Chenge5f62042007-09-29 00:00:36 +0000516 [(X86cmp RFP32:$lhs, RFP32:$rhs),
517 (implicit EFLAGS)]>; // CC = ST(0) cmp ST(i)
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000518def UCOM_FpIr64: FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
Evan Chenge5f62042007-09-29 00:00:36 +0000519 [(X86cmp RFP64:$lhs, RFP64:$rhs),
520 (implicit EFLAGS)]>; // CC = ST(0) cmp ST(i)
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000521def UCOM_FpIr80: FpI_<(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
Evan Chenge5f62042007-09-29 00:00:36 +0000522 [(X86cmp RFP80:$lhs, RFP80:$rhs),
Evan Cheng4e4d2d72007-09-25 19:08:02 +0000523 (implicit EFLAGS)]>; // CC = ST(0) cmp ST(i)
524}
525
Evan Cheng24f2ea32007-09-14 21:48:26 +0000526let Defs = [EFLAGS], Uses = [ST0] in {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000527def UCOM_Fr : FPI<0xE0, AddRegFrm, // FPSW = cmp ST(0) with ST(i)
Evan Cheng64d80e32007-07-19 01:14:50 +0000528 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000529 "fucom\t$reg">, DD;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000530def UCOM_FPr : FPI<0xE8, AddRegFrm, // FPSW = cmp ST(0) with ST(i), pop
Evan Cheng64d80e32007-07-19 01:14:50 +0000531 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000532 "fucomp\t$reg">, DD;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000533def UCOM_FPPr : FPI<0xE9, RawFrm, // cmp ST(0) with ST(1), pop, pop
Evan Cheng64d80e32007-07-19 01:14:50 +0000534 (outs), (ins),
Evan Cheng071a2792007-09-11 19:55:27 +0000535 "fucompp">, DA;
Evan Chengffcb95b2006-02-21 19:13:53 +0000536
Dale Johannesene377d4d2007-07-04 21:07:47 +0000537def UCOM_FIr : FPI<0xE8, AddRegFrm, // CC = cmp ST(0) with ST(i)
Evan Cheng64d80e32007-07-19 01:14:50 +0000538 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000539 "fucomi\t{$reg, %st(0)|%ST(0), $reg}">, DB;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000540def UCOM_FIPr : FPI<0xE8, AddRegFrm, // CC = cmp ST(0) with ST(i), pop
Evan Cheng64d80e32007-07-19 01:14:50 +0000541 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000542 "fucomip\t{$reg, %st(0)|%ST(0), $reg}">, DF;
543}
Evan Chengffcb95b2006-02-21 19:13:53 +0000544
Evan Chengffcb95b2006-02-21 19:13:53 +0000545// Floating point flag ops.
Evan Cheng071a2792007-09-11 19:55:27 +0000546let Defs = [AX] in
Evan Chengffcb95b2006-02-21 19:13:53 +0000547def FNSTSW8r : I<0xE0, RawFrm, // AX = fp flags
Evan Cheng071a2792007-09-11 19:55:27 +0000548 (outs), (ins), "fnstsw", []>, DF;
Evan Chengffcb95b2006-02-21 19:13:53 +0000549
550def FNSTCW16m : I<0xD9, MRM7m, // [mem16] = X87 control world
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +0000551 (outs), (ins i16mem:$dst), "fnstcw\t$dst",
552 [(X86fp_cwd_get16 addr:$dst)]>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000553
554let mayLoad = 1 in
Evan Chengffcb95b2006-02-21 19:13:53 +0000555def FLDCW16m : I<0xD9, MRM5m, // X87 control world = [mem16]
Dan Gohmanb1576f52007-07-31 20:11:57 +0000556 (outs), (ins i16mem:$dst), "fldcw\t$dst", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000557
558//===----------------------------------------------------------------------===//
559// Non-Instruction Patterns
560//===----------------------------------------------------------------------===//
561
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000562// Required for RET of f32 / f64 / f80 values.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000563def : Pat<(X86fld addr:$src, f32), (LD_Fp32m addr:$src)>;
564def : Pat<(X86fld addr:$src, f64), (LD_Fp64m addr:$src)>;
Dale Johannesen59a58732007-08-05 18:49:15 +0000565def : Pat<(X86fld addr:$src, f80), (LD_Fp80m addr:$src)>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000566
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000567// Required for CALL which return f32 / f64 / f80 values.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000568def : Pat<(X86fst RFP32:$src, addr:$op, f32), (ST_Fp32m addr:$op, RFP32:$src)>;
569def : Pat<(X86fst RFP64:$src, addr:$op, f32), (ST_Fp64m32 addr:$op, RFP64:$src)>;
570def : Pat<(X86fst RFP64:$src, addr:$op, f64), (ST_Fp64m addr:$op, RFP64:$src)>;
Dale Johannesena996d522007-08-07 01:17:37 +0000571def : Pat<(X86fst RFP80:$src, addr:$op, f32), (ST_Fp80m32 addr:$op, RFP80:$src)>;
572def : Pat<(X86fst RFP80:$src, addr:$op, f64), (ST_Fp80m64 addr:$op, RFP80:$src)>;
573def : Pat<(X86fst RFP80:$src, addr:$op, f80), (ST_FpP80m addr:$op, RFP80:$src)>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000574
575// Floating point constant -0.0 and -1.0
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000576def : Pat<(f32 fpimmneg0), (CHS_Fp32 (LD_Fp032))>, Requires<[FPStackf32]>;
577def : Pat<(f32 fpimmneg1), (CHS_Fp32 (LD_Fp132))>, Requires<[FPStackf32]>;
578def : Pat<(f64 fpimmneg0), (CHS_Fp64 (LD_Fp064))>, Requires<[FPStackf64]>;
579def : Pat<(f64 fpimmneg1), (CHS_Fp64 (LD_Fp164))>, Requires<[FPStackf64]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000580def : Pat<(f80 fpimmneg0), (CHS_Fp80 (LD_Fp080))>;
581def : Pat<(f80 fpimmneg1), (CHS_Fp80 (LD_Fp180))>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000582
583// Used to conv. i64 to f64 since there isn't a SSE version.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000584def : Pat<(X86fildflag addr:$src, i64), (ILD_Fp64m64 addr:$src)>;
Dale Johannesen849f2142007-07-03 00:53:03 +0000585
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000586def : Pat<(f64 (fextend RFP32:$src)), (MOV_Fp3264 RFP32:$src)>, Requires<[FPStackf32]>;
587def : Pat<(f80 (fextend RFP32:$src)), (MOV_Fp3280 RFP32:$src)>, Requires<[FPStackf32]>;
588def : Pat<(f80 (fextend RFP64:$src)), (MOV_Fp6480 RFP64:$src)>, Requires<[FPStackf64]>;