blob: 17e5425a9d3706ce88c7b2ef7167d08e6ebd9bf3 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMTargetMachine.h - Define TargetMachine for ARM -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file declares the ARM specific subclass of TargetMachine.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMTARGETMACHINE_H
15#define ARMTARGETMACHINE_H
16
17#include "llvm/Target/TargetMachine.h"
18#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000019#include "ARMInstrInfo.h"
Rafael Espindolaec46ea32006-08-16 14:43:33 +000020#include "ARMFrameInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMJITInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMSubtarget.h"
Evan Chenge8308df2007-03-13 01:20:42 +000023#include "ARMISelLowering.h"
Dan Gohmanff7a5622010-05-11 17:31:57 +000024#include "ARMSelectionDAGInfo.h"
David Goodwinb50ea5c2009-07-02 22:18:33 +000025#include "Thumb1InstrInfo.h"
26#include "Thumb2InstrInfo.h"
Jeffrey Yasskinc3e45f12010-03-19 05:25:28 +000027#include "llvm/ADT/OwningPtr.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028
29namespace llvm {
30
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000031class ARMBaseTargetMachine : public LLVMTargetMachine {
32protected:
Evan Cheng8557c2b2009-06-19 01:51:50 +000033 ARMSubtarget Subtarget;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000034
35private:
Evan Cheng8557c2b2009-06-19 01:51:50 +000036 ARMFrameInfo FrameInfo;
37 ARMJITInfo JITInfo;
Evan Cheng8557c2b2009-06-19 01:51:50 +000038 InstrItineraryData InstrItins;
39 Reloc::Model DefRelocModel; // Reloc model before it's overridden.
Evan Chenge8308df2007-03-13 01:20:42 +000040
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000041public:
Daniel Dunbare28039c2009-08-02 23:37:13 +000042 ARMBaseTargetMachine(const Target &T, const std::string &TT,
43 const std::string &FS, bool isThumb);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000044
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000045 virtual const ARMFrameInfo *getFrameInfo() const { return &FrameInfo; }
46 virtual ARMJITInfo *getJITInfo() { return &JITInfo; }
Evan Chenga8e29892007-01-19 07:51:42 +000047 virtual const ARMSubtarget *getSubtargetImpl() const { return &Subtarget; }
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000048 virtual const InstrItineraryData getInstrItineraryData() const {
Evan Cheng8557c2b2009-06-19 01:51:50 +000049 return InstrItins;
50 }
Anton Korobeynikov0bd89712008-08-17 13:55:10 +000051
Chris Lattner1911fd42006-09-04 04:14:57 +000052 // Pass Pipeline Configuration
Anton Korobeynikovcec36f42010-07-24 21:52:08 +000053 virtual bool addPreISel(PassManagerBase &PM, CodeGenOpt::Level OptLevel);
Bill Wendling98a366d2009-04-29 23:29:43 +000054 virtual bool addInstSelector(PassManagerBase &PM, CodeGenOpt::Level OptLevel);
Evan Chenge7d6df72009-06-13 09:12:55 +000055 virtual bool addPreRegAlloc(PassManagerBase &PM, CodeGenOpt::Level OptLevel);
Evan Cheng792e1f62009-09-30 08:53:01 +000056 virtual bool addPreSched2(PassManagerBase &PM, CodeGenOpt::Level OptLevel);
Bill Wendling98a366d2009-04-29 23:29:43 +000057 virtual bool addPreEmitPass(PassManagerBase &PM, CodeGenOpt::Level OptLevel);
Bill Wendling98a366d2009-04-29 23:29:43 +000058 virtual bool addCodeEmitter(PassManagerBase &PM, CodeGenOpt::Level OptLevel,
Daniel Dunbarcfe9a602009-07-15 22:33:19 +000059 JITCodeEmitter &MCE);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000060};
61
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000062/// ARMTargetMachine - ARM target machine.
63///
64class ARMTargetMachine : public ARMBaseTargetMachine {
65 ARMInstrInfo InstrInfo;
66 const TargetData DataLayout; // Calculates type size & alignment
67 ARMTargetLowering TLInfo;
Dan Gohmanff7a5622010-05-11 17:31:57 +000068 ARMSelectionDAGInfo TSInfo;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000069public:
Daniel Dunbare28039c2009-08-02 23:37:13 +000070 ARMTargetMachine(const Target &T, const std::string &TT,
71 const std::string &FS);
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000072
73 virtual const ARMRegisterInfo *getRegisterInfo() const {
74 return &InstrInfo.getRegisterInfo();
75 }
76
Dan Gohmand858e902010-04-17 15:26:15 +000077 virtual const ARMTargetLowering *getTargetLowering() const {
78 return &TLInfo;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000079 }
80
Dan Gohmanff7a5622010-05-11 17:31:57 +000081 virtual const ARMSelectionDAGInfo* getSelectionDAGInfo() const {
82 return &TSInfo;
83 }
84
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000085 virtual const ARMInstrInfo *getInstrInfo() const { return &InstrInfo; }
86 virtual const TargetData *getTargetData() const { return &DataLayout; }
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000087};
88
Evan Cheng04321f72007-02-23 03:14:31 +000089/// ThumbTargetMachine - Thumb target machine.
David Goodwinb50ea5c2009-07-02 22:18:33 +000090/// Due to the way architectures are handled, this represents both
91/// Thumb-1 and Thumb-2.
Evan Cheng04321f72007-02-23 03:14:31 +000092///
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000093class ThumbTargetMachine : public ARMBaseTargetMachine {
Jeffrey Yasskinc3e45f12010-03-19 05:25:28 +000094 // Either Thumb1InstrInfo or Thumb2InstrInfo.
95 OwningPtr<ARMBaseInstrInfo> InstrInfo;
David Goodwinb50ea5c2009-07-02 22:18:33 +000096 const TargetData DataLayout; // Calculates type size & alignment
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000097 ARMTargetLowering TLInfo;
Dan Gohmanff7a5622010-05-11 17:31:57 +000098 ARMSelectionDAGInfo TSInfo;
Evan Cheng04321f72007-02-23 03:14:31 +000099public:
Daniel Dunbare28039c2009-08-02 23:37:13 +0000100 ThumbTargetMachine(const Target &T, const std::string &TT,
101 const std::string &FS);
Evan Cheng04321f72007-02-23 03:14:31 +0000102
Jim Grosbachdd569422009-10-25 19:14:48 +0000103 /// returns either Thumb1RegisterInfo or Thumb2RegisterInfo
David Goodwinb50ea5c2009-07-02 22:18:33 +0000104 virtual const ARMBaseRegisterInfo *getRegisterInfo() const {
105 return &InstrInfo->getRegisterInfo();
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000106 }
107
Dan Gohmand858e902010-04-17 15:26:15 +0000108 virtual const ARMTargetLowering *getTargetLowering() const {
109 return &TLInfo;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000110 }
111
Dan Gohmanff7a5622010-05-11 17:31:57 +0000112 virtual const ARMSelectionDAGInfo *getSelectionDAGInfo() const {
113 return &TSInfo;
114 }
115
David Goodwinb50ea5c2009-07-02 22:18:33 +0000116 /// returns either Thumb1InstrInfo or Thumb2InstrInfo
Jeffrey Yasskinc3e45f12010-03-19 05:25:28 +0000117 virtual const ARMBaseInstrInfo *getInstrInfo() const {
118 return InstrInfo.get();
119 }
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000120 virtual const TargetData *getTargetData() const { return &DataLayout; }
Evan Cheng04321f72007-02-23 03:14:31 +0000121};
122
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000123} // end namespace llvm
124
125#endif