blob: 25bdaa2753b8865c102a6d5fc166562ba8ea5572 [file] [log] [blame]
Anton Korobeynikove1676012010-04-07 18:22:11 +00001//=- ARMScheduleA8.td - ARM Cortex-A8 Scheduling Definitions -*- tablegen -*-=//
Jim Grosbache9e3f202010-06-28 04:27:01 +00002//
Anton Korobeynikove1676012010-04-07 18:22:11 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jim Grosbache9e3f202010-06-28 04:27:01 +00007//
Anton Korobeynikove1676012010-04-07 18:22:11 +00008//===----------------------------------------------------------------------===//
9//
10// This file defines the itinerary class data for the ARM Cortex A8 processors.
11//
12//===----------------------------------------------------------------------===//
13
14//
15// Scheduling information derived from "Cortex-A8 Technical Reference Manual".
Anton Korobeynikov928eb492010-04-18 20:31:01 +000016// Functional Units.
Anton Korobeynikov928eb492010-04-18 20:31:01 +000017def A8_Pipe0 : FuncUnit; // pipeline 0
18def A8_Pipe1 : FuncUnit; // pipeline 1
Evan Chengd2ca8132010-10-09 01:03:04 +000019def A8_LSPipe : FuncUnit; // Load / store pipeline
Anton Korobeynikov928eb492010-04-18 20:31:01 +000020def A8_NPipe : FuncUnit; // NEON ALU/MUL pipe
21def A8_NLSPipe : FuncUnit; // NEON LS pipe
Anton Korobeynikove1676012010-04-07 18:22:11 +000022//
Anton Korobeynikov928eb492010-04-18 20:31:01 +000023// Dual issue pipeline represented by A8_Pipe0 | A8_Pipe1
Anton Korobeynikove1676012010-04-07 18:22:11 +000024//
Anton Korobeynikov928eb492010-04-18 20:31:01 +000025def CortexA8Itineraries : ProcessorItineraries<
Evan Chengd2ca8132010-10-09 01:03:04 +000026 [A8_Pipe0, A8_Pipe1, A8_LSPipe, A8_NPipe, A8_NLSPipe],
Evan Cheng63d66ee2010-09-28 23:50:49 +000027 [], [
Anton Korobeynikove1676012010-04-07 18:22:11 +000028 // Two fully-pipelined integer ALU pipelines
29 //
30 // No operand cycles
Anton Korobeynikov928eb492010-04-18 20:31:01 +000031 InstrItinData<IIC_iALUx , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +000032 //
33 // Binary Instructions that produce a result
Jim Grosbache9e3f202010-06-28 04:27:01 +000034 InstrItinData<IIC_iALUi ,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2]>,
35 InstrItinData<IIC_iALUr ,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2, 2]>,
36 InstrItinData<IIC_iALUsi,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2, 1]>,
Evan Cheng3881cb72010-09-29 22:42:35 +000037 InstrItinData<IIC_iALUsir,[InstrStage<1,[A8_Pipe0, A8_Pipe1]>], [2, 1, 2]>,
Jim Grosbache9e3f202010-06-28 04:27:01 +000038 InstrItinData<IIC_iALUsr,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +000039 //
Evan Cheng7e1bf302010-09-29 00:27:46 +000040 // Bitwise Instructions that produce a result
41 InstrItinData<IIC_iBITi ,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2]>,
42 InstrItinData<IIC_iBITr ,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2, 2]>,
43 InstrItinData<IIC_iBITsi,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2, 1]>,
44 InstrItinData<IIC_iBITsr,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2, 1, 1]>,
45 //
Anton Korobeynikove1676012010-04-07 18:22:11 +000046 // Unary Instructions that produce a result
Jim Grosbache9e3f202010-06-28 04:27:01 +000047 InstrItinData<IIC_iUNAr , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2]>,
48 InstrItinData<IIC_iUNAsi, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +000049 //
Evan Cheng576a3962010-09-25 00:49:35 +000050 // Zero and sign extension instructions
51 InstrItinData<IIC_iEXTr , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [1, 1]>,
52 InstrItinData<IIC_iEXTAr, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2, 1]>,
Evan Cheng7e1bf302010-09-29 00:27:46 +000053 InstrItinData<IIC_iEXTAsr,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>],[2, 2, 1, 1]>,
Evan Cheng576a3962010-09-25 00:49:35 +000054 //
Anton Korobeynikove1676012010-04-07 18:22:11 +000055 // Compare instructions
Jim Grosbache9e3f202010-06-28 04:27:01 +000056 InstrItinData<IIC_iCMPi , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2]>,
57 InstrItinData<IIC_iCMPr , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2]>,
58 InstrItinData<IIC_iCMPsi, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 1]>,
59 InstrItinData<IIC_iCMPsr, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +000060 //
Evan Cheng5d42c562010-09-29 00:49:25 +000061 // Test instructions
62 InstrItinData<IIC_iTSTi , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2]>,
63 InstrItinData<IIC_iTSTr , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2]>,
64 InstrItinData<IIC_iTSTsi, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 1]>,
65 InstrItinData<IIC_iTSTsr, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 1, 1]>,
66 //
Anton Korobeynikove1676012010-04-07 18:22:11 +000067 // Move instructions, unconditional
Jim Grosbache9e3f202010-06-28 04:27:01 +000068 InstrItinData<IIC_iMOVi , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [1]>,
69 InstrItinData<IIC_iMOVr , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [1, 1]>,
70 InstrItinData<IIC_iMOVsi, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [1, 1]>,
71 InstrItinData<IIC_iMOVsr, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [1, 1, 1]>,
Evan Cheng5d42c562010-09-29 00:49:25 +000072 InstrItinData<IIC_iMOVix2,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
73 InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +000074 //
75 // Move instructions, conditional
Jim Grosbache9e3f202010-06-28 04:27:01 +000076 InstrItinData<IIC_iCMOVi , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2]>,
77 InstrItinData<IIC_iCMOVr , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 1]>,
78 InstrItinData<IIC_iCMOVsi, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 1]>,
79 InstrItinData<IIC_iCMOVsr, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 1, 1]>,
Evan Cheng5d42c562010-09-29 00:49:25 +000080 //
81 // MVN instructions
82 InstrItinData<IIC_iMVNi , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [1]>,
83 InstrItinData<IIC_iMVNr , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [1, 1]>,
84 InstrItinData<IIC_iMVNsi, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [1, 1]>,
85 InstrItinData<IIC_iMVNsr, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [1, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +000086
87 // Integer multiply pipeline
88 // Result written in E5, but that is relative to the last cycle of multicycle,
89 // so we use 6 for those cases
90 //
Anton Korobeynikov928eb492010-04-18 20:31:01 +000091 InstrItinData<IIC_iMUL16 , [InstrStage<1, [A8_Pipe0]>], [5, 1, 1]>,
Evan Cheng8ae6ffa2010-10-09 01:15:04 +000092 InstrItinData<IIC_iMAC16 , [InstrStage<2, [A8_Pipe0]>], [6, 1, 1, 4]>,
93 InstrItinData<IIC_iMUL32 , [InstrStage<2, [A8_Pipe0]>], [6, 1, 1]>,
94 InstrItinData<IIC_iMAC32 , [InstrStage<2, [A8_Pipe0]>], [6, 1, 1, 4]>,
95 InstrItinData<IIC_iMUL64 , [InstrStage<3, [A8_Pipe0]>], [6, 6, 1, 1]>,
96 InstrItinData<IIC_iMAC64 , [InstrStage<3, [A8_Pipe0]>], [6, 6, 1, 1]>,
Jim Grosbache9e3f202010-06-28 04:27:01 +000097
Anton Korobeynikove1676012010-04-07 18:22:11 +000098 // Integer load pipeline
99 //
Anton Korobeynikove1676012010-04-07 18:22:11 +0000100 // Immediate offset
Evan Chengd2ca8132010-10-09 01:03:04 +0000101 InstrItinData<IIC_iLoad_i , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
102 InstrStage<1, [A8_LSPipe]>], [3, 1]>,
103 InstrItinData<IIC_iLoad_bh_i, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
104 InstrStage<1, [A8_LSPipe]>], [3, 1]>,
105 InstrItinData<IIC_iLoad_d_i, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
106 InstrStage<1, [A8_LSPipe]>], [3, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000107 //
108 // Register offset
Evan Chengd2ca8132010-10-09 01:03:04 +0000109 InstrItinData<IIC_iLoad_r , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
110 InstrStage<1, [A8_LSPipe]>], [3, 1, 1]>,
111 InstrItinData<IIC_iLoad_bh_r, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
112 InstrStage<1, [A8_LSPipe]>], [3, 1, 1]>,
113 InstrItinData<IIC_iLoad_d_r , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
114 InstrStage<1, [A8_LSPipe]>], [3, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000115 //
116 // Scaled register offset, issues over 2 cycles
Evan Chengd2ca8132010-10-09 01:03:04 +0000117 // FIXME: lsl by 2 takes 1 cycle.
118 InstrItinData<IIC_iLoad_si , [InstrStage<2, [A8_Pipe0, A8_Pipe1]>,
119 InstrStage<1, [A8_LSPipe]>], [4, 1, 1]>,
120 InstrItinData<IIC_iLoad_bh_si,[InstrStage<2, [A8_Pipe0, A8_Pipe1]>,
121 InstrStage<1, [A8_LSPipe]>], [4, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000122 //
123 // Immediate offset with update
Evan Chengd2ca8132010-10-09 01:03:04 +0000124 InstrItinData<IIC_iLoad_iu , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
125 InstrStage<1, [A8_LSPipe]>], [3, 2, 1]>,
126 InstrItinData<IIC_iLoad_bh_iu,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
127 InstrStage<1, [A8_LSPipe]>], [3, 2, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000128 //
129 // Register offset with update
Evan Chengd2ca8132010-10-09 01:03:04 +0000130 InstrItinData<IIC_iLoad_ru , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
131 InstrStage<1, [A8_LSPipe]>], [3, 2, 1, 1]>,
132 InstrItinData<IIC_iLoad_bh_ru,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
133 InstrStage<1, [A8_LSPipe]>], [3, 2, 1, 1]>,
134 InstrItinData<IIC_iLoad_d_ru, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
135 InstrStage<1, [A8_LSPipe]>], [3, 2, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000136 //
137 // Scaled register offset with update, issues over 2 cycles
Evan Chengd2ca8132010-10-09 01:03:04 +0000138 InstrItinData<IIC_iLoad_siu , [InstrStage<2, [A8_Pipe0, A8_Pipe1]>,
139 InstrStage<1, [A8_LSPipe]>], [4, 3, 1, 1]>,
140 InstrItinData<IIC_iLoad_bh_siu,[InstrStage<2, [A8_Pipe0, A8_Pipe1]>,
141 InstrStage<1, [A8_LSPipe]>], [4, 3, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000142 //
Evan Chengd2ca8132010-10-09 01:03:04 +0000143 // Load multiple, def is the 5th operand. Pipeline 0 only.
144 // FIXME: A8_LSPipe cycle time is dynamic, this assumes 3 to 4 registers.
145 InstrItinData<IIC_iLoad_m , [InstrStage<1, [A8_Pipe0]>,
146 InstrStage<2, [A8_LSPipe]>], [1, 1, 1, 1, 3]>,
Evan Chenga0792de2010-10-06 06:27:31 +0000147 //
148 // Load multiple + update, defs are the 1st and 5th operands.
Evan Chengd2ca8132010-10-09 01:03:04 +0000149 InstrItinData<IIC_iLoad_mu , [InstrStage<1, [A8_Pipe0]>,
150 InstrStage<3, [A8_LSPipe]>], [2, 1, 1, 1, 3]>,
Evan Cheng7602acb2010-09-08 22:57:08 +0000151 //
152 // Load multiple plus branch
Evan Chengd2ca8132010-10-09 01:03:04 +0000153 InstrItinData<IIC_iLoad_mBr, [InstrStage<1, [A8_Pipe0]>,
154 InstrStage<3, [A8_LSPipe]>,
Evan Chenga0792de2010-10-06 06:27:31 +0000155 InstrStage<1, [A8_Pipe0, A8_Pipe1]>],
156 [1, 2, 1, 1, 3]>,
157 //
158 // Pop, def is the 3rd operand.
Evan Chengd2ca8132010-10-09 01:03:04 +0000159 InstrItinData<IIC_iPop , [InstrStage<1, [A8_Pipe0]>,
160 InstrStage<3, [A8_LSPipe]>], [1, 1, 3]>,
Evan Chenga0792de2010-10-06 06:27:31 +0000161 //
162 // Push, def is the 3th operand.
Evan Chengd2ca8132010-10-09 01:03:04 +0000163 InstrItinData<IIC_iPop_Br, [InstrStage<1, [A8_Pipe0]>,
164 InstrStage<3, [A8_LSPipe]>,
Evan Chenga0792de2010-10-06 06:27:31 +0000165 InstrStage<1, [A8_Pipe0, A8_Pipe1]>],
166 [1, 1, 3]>,
Evan Cheng7602acb2010-09-08 22:57:08 +0000167
Evan Chengbd30ce42010-09-24 22:41:41 +0000168 //
169 // iLoadi + iALUr for t2LDRpci_pic.
Evan Chengd2ca8132010-10-09 01:03:04 +0000170 InstrItinData<IIC_iLoadiALU, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
171 InstrStage<1, [A8_LSPipe]>,
Evan Chengbd30ce42010-09-24 22:41:41 +0000172 InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [4, 1]>,
173
174
Anton Korobeynikove1676012010-04-07 18:22:11 +0000175 // Integer store pipeline
176 //
Anton Korobeynikove1676012010-04-07 18:22:11 +0000177 // Immediate offset
Evan Chengd2ca8132010-10-09 01:03:04 +0000178 InstrItinData<IIC_iStore_i , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
179 InstrStage<1, [A8_LSPipe]>], [3, 1]>,
180 InstrItinData<IIC_iStore_bh_i,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
181 InstrStage<1, [A8_LSPipe]>], [3, 1]>,
182 InstrItinData<IIC_iStore_d_i, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
183 InstrStage<1, [A8_LSPipe]>], [3, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000184 //
185 // Register offset
Evan Chengd2ca8132010-10-09 01:03:04 +0000186 InstrItinData<IIC_iStore_r , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
187 InstrStage<1, [A8_LSPipe]>], [3, 1, 1]>,
188 InstrItinData<IIC_iStore_bh_r,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
189 InstrStage<1, [A8_LSPipe]>], [3, 1, 1]>,
190 InstrItinData<IIC_iStore_d_r, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
191 InstrStage<1, [A8_LSPipe]>], [3, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000192 //
193 // Scaled register offset, issues over 2 cycles
Evan Chengd2ca8132010-10-09 01:03:04 +0000194 InstrItinData<IIC_iStore_si , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
195 InstrStage<2, [A8_LSPipe]>], [3, 1, 1]>,
196 InstrItinData<IIC_iStore_bh_si,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
197 InstrStage<2, [A8_LSPipe]>], [3, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000198 //
199 // Immediate offset with update
Evan Chengd2ca8132010-10-09 01:03:04 +0000200 InstrItinData<IIC_iStore_iu , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
201 InstrStage<1, [A8_LSPipe]>], [2, 3, 1]>,
202 InstrItinData<IIC_iStore_bh_iu,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
203 InstrStage<1, [A8_LSPipe]>], [2, 3, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000204 //
205 // Register offset with update
Evan Chengd2ca8132010-10-09 01:03:04 +0000206 InstrItinData<IIC_iStore_ru , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
207 InstrStage<1, [A8_LSPipe]>], [2, 3, 1, 1]>,
208 InstrItinData<IIC_iStore_bh_ru,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
209 InstrStage<1, [A8_LSPipe]>], [2, 3, 1, 1]>,
210 InstrItinData<IIC_iStore_d_ru, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
211 InstrStage<1, [A8_LSPipe]>], [2, 3, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000212 //
213 // Scaled register offset with update, issues over 2 cycles
Evan Chengd2ca8132010-10-09 01:03:04 +0000214 InstrItinData<IIC_iStore_siu, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
215 InstrStage<2, [A8_LSPipe]>], [3, 3, 1, 1]>,
216 InstrItinData<IIC_iStore_bh_siu,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
217 InstrStage<2, [A8_LSPipe]>], [3, 3, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000218 //
Evan Chengd2ca8132010-10-09 01:03:04 +0000219 // Store multiple. Pipeline 0 only.
220 // FIXME: A8_LSPipe cycle time is dynamic, this assumes 3 to 4 registers.
221 InstrItinData<IIC_iStore_m , [InstrStage<1, [A8_Pipe0]>,
222 InstrStage<2, [A8_LSPipe]>]>,
Evan Chenga0792de2010-10-06 06:27:31 +0000223 //
224 // Store multiple + update
Evan Chengd2ca8132010-10-09 01:03:04 +0000225 InstrItinData<IIC_iStore_mu, [InstrStage<1, [A8_Pipe0]>,
226 InstrStage<2, [A8_LSPipe]>], [2]>,
Jim Grosbache9e3f202010-06-28 04:27:01 +0000227
Anton Korobeynikove1676012010-04-07 18:22:11 +0000228 // Branch
229 //
230 // no delay slots, so the latency of a branch is unimportant
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000231 InstrItinData<IIC_Br , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000232
233 // VFP
234 // Issue through integer pipeline, and execute in NEON unit. We assume
235 // RunFast mode so that NFP pipeline is used for single-precision when
236 // possible.
237 //
238 // FP Special Register to Integer Register File Move
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000239 InstrItinData<IIC_fpSTAT , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
Evan Chenge09206d2010-10-29 23:16:55 +0000240 InstrStage<1, [A8_NLSPipe]>], [20]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000241 //
242 // Single-precision FP Unary
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000243 InstrItinData<IIC_fpUNA32 , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
244 InstrStage<1, [A8_NPipe]>], [7, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000245 //
246 // Double-precision FP Unary
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000247 InstrItinData<IIC_fpUNA64 , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
248 InstrStage<4, [A8_NPipe], 0>,
249 InstrStage<4, [A8_NLSPipe]>], [4, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000250 //
251 // Single-precision FP Compare
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000252 InstrItinData<IIC_fpCMP32 , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
253 InstrStage<1, [A8_NPipe]>], [1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000254 //
255 // Double-precision FP Compare
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000256 InstrItinData<IIC_fpCMP64 , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
257 InstrStage<4, [A8_NPipe], 0>,
258 InstrStage<4, [A8_NLSPipe]>], [4, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000259 //
260 // Single to Double FP Convert
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000261 InstrItinData<IIC_fpCVTSD , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
262 InstrStage<7, [A8_NPipe], 0>,
263 InstrStage<7, [A8_NLSPipe]>], [7, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000264 //
265 // Double to Single FP Convert
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000266 InstrItinData<IIC_fpCVTDS , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
267 InstrStage<5, [A8_NPipe], 0>,
268 InstrStage<5, [A8_NLSPipe]>], [5, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000269 //
270 // Single-Precision FP to Integer Convert
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000271 InstrItinData<IIC_fpCVTSI , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
272 InstrStage<1, [A8_NPipe]>], [7, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000273 //
274 // Double-Precision FP to Integer Convert
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000275 InstrItinData<IIC_fpCVTDI , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
276 InstrStage<8, [A8_NPipe], 0>,
277 InstrStage<8, [A8_NLSPipe]>], [8, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000278 //
279 // Integer to Single-Precision FP Convert
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000280 InstrItinData<IIC_fpCVTIS , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
281 InstrStage<1, [A8_NPipe]>], [7, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000282 //
283 // Integer to Double-Precision FP Convert
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000284 InstrItinData<IIC_fpCVTID , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
285 InstrStage<8, [A8_NPipe], 0>,
286 InstrStage<8, [A8_NLSPipe]>], [8, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000287 //
288 // Single-precision FP ALU
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000289 InstrItinData<IIC_fpALU32 , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
290 InstrStage<1, [A8_NPipe]>], [7, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000291 //
292 // Double-precision FP ALU
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000293 InstrItinData<IIC_fpALU64 , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
294 InstrStage<9, [A8_NPipe], 0>,
295 InstrStage<9, [A8_NLSPipe]>], [9, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000296 //
297 // Single-precision FP Multiply
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000298 InstrItinData<IIC_fpMUL32 , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
299 InstrStage<1, [A8_NPipe]>], [7, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000300 //
301 // Double-precision FP Multiply
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000302 InstrItinData<IIC_fpMUL64 , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
303 InstrStage<11, [A8_NPipe], 0>,
304 InstrStage<11, [A8_NLSPipe]>], [11, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000305 //
306 // Single-precision FP MAC
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000307 InstrItinData<IIC_fpMAC32 , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
308 InstrStage<1, [A8_NPipe]>], [7, 2, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000309 //
310 // Double-precision FP MAC
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000311 InstrItinData<IIC_fpMAC64 , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
312 InstrStage<19, [A8_NPipe], 0>,
313 InstrStage<19, [A8_NLSPipe]>], [19, 2, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000314 //
315 // Single-precision FP DIV
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000316 InstrItinData<IIC_fpDIV32 , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
317 InstrStage<20, [A8_NPipe], 0>,
318 InstrStage<20, [A8_NLSPipe]>], [20, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000319 //
320 // Double-precision FP DIV
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000321 InstrItinData<IIC_fpDIV64 , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
322 InstrStage<29, [A8_NPipe], 0>,
323 InstrStage<29, [A8_NLSPipe]>], [29, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000324 //
325 // Single-precision FP SQRT
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000326 InstrItinData<IIC_fpSQRT32, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
327 InstrStage<19, [A8_NPipe], 0>,
328 InstrStage<19, [A8_NLSPipe]>], [19, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000329 //
330 // Double-precision FP SQRT
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000331 InstrItinData<IIC_fpSQRT64, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
332 InstrStage<29, [A8_NPipe], 0>,
333 InstrStage<29, [A8_NLSPipe]>], [29, 1]>,
Andrew Trick5b7a8252010-10-21 03:40:16 +0000334
335 //
336 // Integer to Single-precision Move
337 InstrItinData<IIC_fpMOVIS, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
338 InstrStage<1, [A8_NPipe]>],
339 [2, 1]>,
340 //
341 // Integer to Double-precision Move
342 InstrItinData<IIC_fpMOVID, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
343 InstrStage<1, [A8_NPipe]>],
344 [2, 1, 1]>,
345 //
346 // Single-precision to Integer Move
347 InstrItinData<IIC_fpMOVSI, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
348 InstrStage<1, [A8_NPipe]>],
349 [20, 1]>,
350 //
351 // Double-precision to Integer Move
352 InstrItinData<IIC_fpMOVDI, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
353 InstrStage<1, [A8_NPipe]>],
354 [20, 20, 1]>,
355
Anton Korobeynikove1676012010-04-07 18:22:11 +0000356 //
357 // Single-precision FP Load
Evan Chengd2ca8132010-10-09 01:03:04 +0000358 InstrItinData<IIC_fpLoad32, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
359 InstrStage<1, [A8_NLSPipe]>,
360 InstrStage<1, [A8_LSPipe]>],
Evan Chengdf9da6a2010-10-01 21:40:30 +0000361 [2, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000362 //
363 // Double-precision FP Load
Evan Chengd2ca8132010-10-09 01:03:04 +0000364 InstrItinData<IIC_fpLoad64, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
365 InstrStage<1, [A8_NLSPipe]>,
366 InstrStage<1, [A8_LSPipe]>],
Evan Chengdf9da6a2010-10-01 21:40:30 +0000367 [2, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000368 //
369 // FP Load Multiple
Evan Chengd2ca8132010-10-09 01:03:04 +0000370 // FIXME: A8_LSPipe cycle time is dynamic, this assumes 3 to 4 registers.
371 InstrItinData<IIC_fpLoad_m, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
372 InstrStage<1, [A8_NLSPipe]>,
373 InstrStage<1, [A8_LSPipe]>,
374 InstrStage<1, [A8_NLSPipe]>,
375 InstrStage<1, [A8_LSPipe]>], [1, 1, 1, 2]>,
Evan Cheng5a50cee2010-10-07 01:50:48 +0000376 //
377 // FP Load Multiple + update
Evan Chengd2ca8132010-10-09 01:03:04 +0000378 InstrItinData<IIC_fpLoad_mu,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
379 InstrStage<1, [A8_NLSPipe]>,
380 InstrStage<1, [A8_LSPipe]>,
381 InstrStage<1, [A8_NLSPipe]>,
382 InstrStage<1, [A8_LSPipe]>], [2, 1, 1, 1, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000383 //
384 // Single-precision FP Store
Evan Chengd2ca8132010-10-09 01:03:04 +0000385 InstrItinData<IIC_fpStore32,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
386 InstrStage<1, [A8_NLSPipe]>,
387 InstrStage<1, [A8_LSPipe]>],
Evan Chengdf9da6a2010-10-01 21:40:30 +0000388 [1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000389 //
390 // Double-precision FP Store
Evan Chengd2ca8132010-10-09 01:03:04 +0000391 InstrItinData<IIC_fpStore64,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
392 InstrStage<1, [A8_NLSPipe]>,
393 InstrStage<1, [A8_LSPipe]>],
Evan Chengdf9da6a2010-10-01 21:40:30 +0000394 [1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000395 //
396 // FP Store Multiple
Evan Chengd2ca8132010-10-09 01:03:04 +0000397 InstrItinData<IIC_fpStore_m,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
398 InstrStage<1, [A8_NLSPipe]>,
399 InstrStage<1, [A8_LSPipe]>,
400 InstrStage<1, [A8_NLSPipe]>,
401 InstrStage<1, [A8_LSPipe]>], [1, 1, 1, 1]>,
Evan Cheng5a50cee2010-10-07 01:50:48 +0000402 //
403 // FP Store Multiple + update
Evan Chengd2ca8132010-10-09 01:03:04 +0000404 InstrItinData<IIC_fpStore_mu,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
405 InstrStage<1, [A8_NLSPipe]>,
406 InstrStage<1, [A8_LSPipe]>,
407 InstrStage<1, [A8_NLSPipe]>,
408 InstrStage<1, [A8_LSPipe]>], [2, 1, 1, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000409
410 // NEON
411 // Issue through integer pipeline, and execute in NEON unit.
412 //
413 // VLD1
Evan Chengd2ca8132010-10-09 01:03:04 +0000414 InstrItinData<IIC_VLD1, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
Evan Cheng60ff8792010-10-11 22:03:18 +0000415 InstrStage<2, [A8_NLSPipe], 1>,
416 InstrStage<2, [A8_LSPipe]>],
417 [2, 1]>,
Evan Chengd2ca8132010-10-09 01:03:04 +0000418 // VLD1x2
419 InstrItinData<IIC_VLD1x2, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
420 InstrStage<2, [A8_NLSPipe], 1>,
421 InstrStage<2, [A8_LSPipe]>],
422 [2, 2, 1]>,
423 //
424 // VLD1x3
425 InstrItinData<IIC_VLD1x3, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
426 InstrStage<3, [A8_NLSPipe], 1>,
427 InstrStage<3, [A8_LSPipe]>],
428 [2, 2, 3, 1]>,
429 //
430 // VLD1x4
431 InstrItinData<IIC_VLD1x4, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
432 InstrStage<3, [A8_NLSPipe], 1>,
433 InstrStage<3, [A8_LSPipe]>],
434 [2, 2, 3, 3, 1]>,
435 //
436 // VLD1u
437 InstrItinData<IIC_VLD1u, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
Evan Cheng60ff8792010-10-11 22:03:18 +0000438 InstrStage<2, [A8_NLSPipe], 1>,
439 InstrStage<2, [A8_LSPipe]>],
Evan Chengd2ca8132010-10-09 01:03:04 +0000440 [2, 2, 1]>,
441 //
442 // VLD1x2u
443 InstrItinData<IIC_VLD1x2u, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
444 InstrStage<2, [A8_NLSPipe], 1>,
445 InstrStage<2, [A8_LSPipe]>],
446 [2, 2, 2, 1]>,
447 //
448 // VLD1x3u
449 InstrItinData<IIC_VLD1x3u, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
450 InstrStage<3, [A8_NLSPipe], 1>,
451 InstrStage<3, [A8_LSPipe]>],
452 [2, 2, 3, 2, 1]>,
453 //
454 // VLD1x4u
455 InstrItinData<IIC_VLD1x4u, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
456 InstrStage<3, [A8_NLSPipe], 1>,
457 InstrStage<3, [A8_LSPipe]>],
458 [2, 2, 3, 3, 2, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000459 //
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000460 // VLD1ln
461 InstrItinData<IIC_VLD1ln, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
462 InstrStage<3, [A8_NLSPipe], 1>,
463 InstrStage<3, [A8_LSPipe]>],
464 [3, 1, 1, 1]>,
465 //
466 // VLD1lnu
467 InstrItinData<IIC_VLD1lnu, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
468 InstrStage<3, [A8_NLSPipe], 1>,
469 InstrStage<3, [A8_LSPipe]>],
470 [3, 2, 1, 1, 1, 1]>,
471 //
Anton Korobeynikove1676012010-04-07 18:22:11 +0000472 // VLD2
Evan Chengd2ca8132010-10-09 01:03:04 +0000473 InstrItinData<IIC_VLD2, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
Evan Cheng60ff8792010-10-11 22:03:18 +0000474 InstrStage<2, [A8_NLSPipe], 1>,
475 InstrStage<2, [A8_LSPipe]>],
Evan Cheng40bb6832010-10-09 01:26:12 +0000476 [2, 2, 1]>,
477 //
478 // VLD2x2
Evan Cheng84f69e82010-10-09 01:45:34 +0000479 InstrItinData<IIC_VLD2x2, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
Evan Cheng40bb6832010-10-09 01:26:12 +0000480 InstrStage<3, [A8_NLSPipe], 1>,
481 InstrStage<3, [A8_LSPipe]>],
482 [2, 2, 3, 3, 1]>,
483 //
484 // VLD2ln
Evan Cheng84f69e82010-10-09 01:45:34 +0000485 InstrItinData<IIC_VLD2ln, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
Evan Cheng40bb6832010-10-09 01:26:12 +0000486 InstrStage<3, [A8_NLSPipe], 1>,
487 InstrStage<3, [A8_LSPipe]>],
488 [3, 3, 1, 1, 1, 1]>,
489 //
490 // VLD2u
Evan Cheng84f69e82010-10-09 01:45:34 +0000491 InstrItinData<IIC_VLD2u, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
Evan Cheng60ff8792010-10-11 22:03:18 +0000492 InstrStage<2, [A8_NLSPipe], 1>,
493 InstrStage<2, [A8_LSPipe]>],
Evan Cheng40bb6832010-10-09 01:26:12 +0000494 [2, 2, 2, 1, 1, 1]>,
495 //
496 // VLD2x2u
Evan Cheng84f69e82010-10-09 01:45:34 +0000497 InstrItinData<IIC_VLD2x2u, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
Evan Cheng40bb6832010-10-09 01:26:12 +0000498 InstrStage<3, [A8_NLSPipe], 1>,
499 InstrStage<3, [A8_LSPipe]>],
500 [2, 2, 3, 3, 2, 1]>,
501 //
502 // VLD2lnu
Evan Cheng84f69e82010-10-09 01:45:34 +0000503 InstrItinData<IIC_VLD2lnu, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
Evan Cheng40bb6832010-10-09 01:26:12 +0000504 InstrStage<3, [A8_NLSPipe], 1>,
505 InstrStage<3, [A8_LSPipe]>],
506 [3, 3, 2, 1, 1, 1, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000507 //
508 // VLD3
Evan Chengd2ca8132010-10-09 01:03:04 +0000509 InstrItinData<IIC_VLD3, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
Evan Cheng84f69e82010-10-09 01:45:34 +0000510 InstrStage<4, [A8_NLSPipe], 1>,
511 InstrStage<4, [A8_LSPipe]>],
512 [3, 3, 4, 1]>,
513 //
514 // VLD3ln
515 InstrItinData<IIC_VLD3ln, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
516 InstrStage<5, [A8_NLSPipe], 1>,
517 InstrStage<5, [A8_LSPipe]>],
518 [4, 4, 5, 1, 1, 1, 1, 2]>,
519 //
520 // VLD3u
521 InstrItinData<IIC_VLD3u, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
522 InstrStage<4, [A8_NLSPipe], 1>,
523 InstrStage<4, [A8_LSPipe]>],
524 [3, 3, 4, 2, 1]>,
525 //
526 // VLD3lnu
527 InstrItinData<IIC_VLD3lnu, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
528 InstrStage<5, [A8_NLSPipe], 1>,
529 InstrStage<5, [A8_LSPipe]>],
530 [4, 4, 5, 2, 1, 1, 1, 1, 1, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000531 //
532 // VLD4
Evan Chengd2ca8132010-10-09 01:03:04 +0000533 InstrItinData<IIC_VLD4, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000534 InstrStage<4, [A8_NLSPipe], 1>,
535 InstrStage<4, [A8_LSPipe]>],
536 [3, 3, 4, 4, 1]>,
537 //
538 // VLD4ln
539 InstrItinData<IIC_VLD4ln, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
540 InstrStage<5, [A8_NLSPipe], 1>,
541 InstrStage<5, [A8_LSPipe]>],
542 [4, 4, 5, 5, 1, 1, 1, 1, 2, 2]>,
543 //
544 // VLD4u
545 InstrItinData<IIC_VLD4u, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
546 InstrStage<4, [A8_NLSPipe], 1>,
547 InstrStage<4, [A8_LSPipe]>],
548 [3, 3, 4, 4, 2, 1]>,
549 //
550 // VLD4lnu
551 InstrItinData<IIC_VLD4lnu, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
552 InstrStage<5, [A8_NLSPipe], 1>,
553 InstrStage<5, [A8_LSPipe]>],
554 [4, 4, 5, 5, 2, 1, 1, 1, 1, 1, 2, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000555 //
Evan Cheng60ff8792010-10-11 22:03:18 +0000556 // VST1
557 InstrItinData<IIC_VST1, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
558 InstrStage<2, [A8_NLSPipe], 1>,
559 InstrStage<2, [A8_LSPipe]>],
560 [1, 1, 1]>,
561 //
562 // VST1x2
563 InstrItinData<IIC_VST1x2, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
564 InstrStage<2, [A8_NLSPipe], 1>,
565 InstrStage<2, [A8_LSPipe]>],
566 [1, 1, 1, 1]>,
567 //
568 // VST1x3
569 InstrItinData<IIC_VST1x3, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
570 InstrStage<3, [A8_NLSPipe], 1>,
571 InstrStage<3, [A8_LSPipe]>],
572 [1, 1, 1, 1, 2]>,
573 //
574 // VST1x4
575 InstrItinData<IIC_VST1x4, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
576 InstrStage<3, [A8_NLSPipe], 1>,
577 InstrStage<3, [A8_LSPipe]>],
578 [1, 1, 1, 1, 2, 2]>,
579 //
580 // VST1u
581 InstrItinData<IIC_VST1u, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
582 InstrStage<2, [A8_NLSPipe], 1>,
583 InstrStage<2, [A8_LSPipe]>],
584 [2, 1, 1, 1, 1]>,
585 //
586 // VST1x2u
587 InstrItinData<IIC_VST1x2u, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
588 InstrStage<2, [A8_NLSPipe], 1>,
589 InstrStage<2, [A8_LSPipe]>],
590 [2, 1, 1, 1, 1, 1]>,
591 //
592 // VST1x3u
593 InstrItinData<IIC_VST1x3u, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
594 InstrStage<3, [A8_NLSPipe], 1>,
595 InstrStage<3, [A8_LSPipe]>],
596 [2, 1, 1, 1, 1, 1, 2]>,
597 //
598 // VST1x4u
599 InstrItinData<IIC_VST1x4u, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
600 InstrStage<3, [A8_NLSPipe], 1>,
601 InstrStage<3, [A8_LSPipe]>],
602 [2, 1, 1, 1, 1, 1, 2, 2]>,
603 //
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000604 // VST1ln
605 InstrItinData<IIC_VST1ln, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
606 InstrStage<2, [A8_NLSPipe], 1>,
607 InstrStage<2, [A8_LSPipe]>],
608 [1, 1, 1]>,
609 //
610 // VST1lnu
611 InstrItinData<IIC_VST1lnu, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
612 InstrStage<2, [A8_NLSPipe], 1>,
613 InstrStage<2, [A8_LSPipe]>],
614 [2, 1, 1, 1, 1]>,
615 //
Evan Cheng60ff8792010-10-11 22:03:18 +0000616 // VST2
617 InstrItinData<IIC_VST2, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
618 InstrStage<2, [A8_NLSPipe], 1>,
619 InstrStage<2, [A8_LSPipe]>],
620 [1, 1, 1, 1]>,
621 //
622 // VST2x2
623 InstrItinData<IIC_VST2x2, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
624 InstrStage<4, [A8_NLSPipe], 1>,
625 InstrStage<4, [A8_LSPipe]>],
626 [1, 1, 1, 1, 2, 2]>,
627 //
628 // VST2u
629 InstrItinData<IIC_VST2u, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
630 InstrStage<2, [A8_NLSPipe], 1>,
631 InstrStage<2, [A8_LSPipe]>],
632 [2, 1, 1, 1, 1, 1]>,
633 //
634 // VST2x2u
635 InstrItinData<IIC_VST2x2u, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
636 InstrStage<4, [A8_NLSPipe], 1>,
637 InstrStage<4, [A8_LSPipe]>],
638 [2, 1, 1, 1, 1, 1, 2, 2]>,
639 //
640 // VST2ln
641 InstrItinData<IIC_VST2ln, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
642 InstrStage<2, [A8_NLSPipe], 1>,
643 InstrStage<2, [A8_LSPipe]>],
644 [1, 1, 1, 1]>,
645 //
646 // VST2lnu
647 InstrItinData<IIC_VST2lnu, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
648 InstrStage<2, [A8_NLSPipe], 1>,
649 InstrStage<2, [A8_LSPipe]>],
650 [2, 1, 1, 1, 1, 1]>,
651 //
652 // VST3
653 InstrItinData<IIC_VST3, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
654 InstrStage<3, [A8_NLSPipe], 1>,
655 InstrStage<3, [A8_LSPipe]>],
656 [1, 1, 1, 1, 2]>,
657 //
658 // VST3u
659 InstrItinData<IIC_VST3u, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
660 InstrStage<3, [A8_NLSPipe], 1>,
661 InstrStage<3, [A8_LSPipe]>],
662 [2, 1, 1, 1, 1, 1, 2]>,
663 //
664 // VST3ln
665 InstrItinData<IIC_VST3ln, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
666 InstrStage<3, [A8_NLSPipe], 1>,
667 InstrStage<3, [A8_LSPipe]>],
668 [1, 1, 1, 1, 2]>,
669 //
670 // VST3lnu
671 InstrItinData<IIC_VST3lnu, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
672 InstrStage<3, [A8_NLSPipe], 1>,
673 InstrStage<3, [A8_LSPipe]>],
674 [2, 1, 1, 1, 1, 1, 2]>,
675 //
676 // VST4
677 InstrItinData<IIC_VST4, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
678 InstrStage<4, [A8_NLSPipe], 1>,
679 InstrStage<4, [A8_LSPipe]>],
680 [1, 1, 1, 1, 2, 2]>,
681 //
682 // VST4u
683 InstrItinData<IIC_VST4u, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
684 InstrStage<4, [A8_NLSPipe], 1>,
685 InstrStage<4, [A8_LSPipe]>],
686 [2, 1, 1, 1, 1, 1, 2, 2]>,
687 //
688 // VST4ln
689 InstrItinData<IIC_VST4ln, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
690 InstrStage<4, [A8_NLSPipe], 1>,
691 InstrStage<4, [A8_LSPipe]>],
692 [1, 1, 1, 1, 2, 2]>,
693 //
694 // VST4lnu
695 InstrItinData<IIC_VST4lnu, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
696 InstrStage<4, [A8_NLSPipe], 1>,
697 InstrStage<4, [A8_LSPipe]>],
698 [2, 1, 1, 1, 1, 1, 2, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000699 //
700 // Double-register FP Unary
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000701 InstrItinData<IIC_VUNAD, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
702 InstrStage<1, [A8_NPipe]>], [5, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000703 //
704 // Quad-register FP Unary
705 // Result written in N5, but that is relative to the last cycle of multicycle,
706 // so we use 6 for those cases
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000707 InstrItinData<IIC_VUNAQ, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
708 InstrStage<2, [A8_NPipe]>], [6, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000709 //
710 // Double-register FP Binary
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000711 InstrItinData<IIC_VBIND, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
712 InstrStage<1, [A8_NPipe]>], [5, 2, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000713 //
Evan Cheng08cec1e2010-10-11 23:41:41 +0000714 // VPADD, etc.
715 InstrItinData<IIC_VPBIND, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
716 InstrStage<1, [A8_NPipe]>], [5, 2, 2]>,
717 //
718 // Double-register FP VMUL
719 InstrItinData<IIC_VFMULD, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
720 InstrStage<1, [A8_NPipe]>], [5, 2, 1]>,
721
722 //
Anton Korobeynikove1676012010-04-07 18:22:11 +0000723 // Quad-register FP Binary
724 // Result written in N5, but that is relative to the last cycle of multicycle,
725 // so we use 6 for those cases
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000726 InstrItinData<IIC_VBINQ, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
727 InstrStage<2, [A8_NPipe]>], [6, 2, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000728 //
Evan Cheng08cec1e2010-10-11 23:41:41 +0000729 // Quad-register FP VMUL
730 InstrItinData<IIC_VFMULQ, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
731 InstrStage<1, [A8_NPipe]>], [6, 2, 1]>,
732 //
Evan Chengcae6a122010-10-01 20:50:58 +0000733 // Move
734 InstrItinData<IIC_VMOV, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
735 InstrStage<1, [A8_NPipe]>], [1, 1]>,
736 //
Anton Korobeynikove1676012010-04-07 18:22:11 +0000737 // Move Immediate
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000738 InstrItinData<IIC_VMOVImm, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
739 InstrStage<1, [A8_NPipe]>], [3]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000740 //
741 // Double-register Permute Move
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000742 InstrItinData<IIC_VMOVD, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
743 InstrStage<1, [A8_NLSPipe]>], [2, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000744 //
745 // Quad-register Permute Move
746 // Result written in N2, but that is relative to the last cycle of multicycle,
747 // so we use 3 for those cases
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000748 InstrItinData<IIC_VMOVQ, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
749 InstrStage<2, [A8_NLSPipe]>], [3, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000750 //
751 // Integer to Single-precision Move
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000752 InstrItinData<IIC_VMOVIS , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
753 InstrStage<1, [A8_NLSPipe]>], [2, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000754 //
755 // Integer to Double-precision Move
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000756 InstrItinData<IIC_VMOVID , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
757 InstrStage<1, [A8_NLSPipe]>], [2, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000758 //
759 // Single-precision to Integer Move
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000760 InstrItinData<IIC_VMOVSI , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
761 InstrStage<1, [A8_NLSPipe]>], [20, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000762 //
763 // Double-precision to Integer Move
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000764 InstrItinData<IIC_VMOVDI , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
765 InstrStage<1, [A8_NLSPipe]>], [20, 20, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000766 //
767 // Integer to Lane Move
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000768 InstrItinData<IIC_VMOVISL , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
769 InstrStage<2, [A8_NLSPipe]>], [3, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000770 //
Evan Chengcae6a122010-10-01 20:50:58 +0000771 // Vector narrow move
772 InstrItinData<IIC_VMOVN , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
Evan Chengef0ccad2010-10-01 21:48:06 +0000773 InstrStage<1, [A8_NPipe]>], [2, 1]>,
Evan Chengcae6a122010-10-01 20:50:58 +0000774 //
Anton Korobeynikove1676012010-04-07 18:22:11 +0000775 // Double-register Permute
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000776 InstrItinData<IIC_VPERMD, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
777 InstrStage<1, [A8_NLSPipe]>], [2, 2, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000778 //
779 // Quad-register Permute
780 // Result written in N2, but that is relative to the last cycle of multicycle,
781 // so we use 3 for those cases
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000782 InstrItinData<IIC_VPERMQ, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
783 InstrStage<2, [A8_NLSPipe]>], [3, 3, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000784 //
785 // Quad-register Permute (3 cycle issue)
786 // Result written in N2, but that is relative to the last cycle of multicycle,
787 // so we use 4 for those cases
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000788 InstrItinData<IIC_VPERMQ3, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
789 InstrStage<1, [A8_NLSPipe]>,
790 InstrStage<1, [A8_NPipe], 0>,
791 InstrStage<2, [A8_NLSPipe]>], [4, 4, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000792 //
793 // Double-register FP Multiple-Accumulate
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000794 InstrItinData<IIC_VMACD, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
795 InstrStage<1, [A8_NPipe]>], [9, 3, 2, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000796 //
797 // Quad-register FP Multiple-Accumulate
798 // Result written in N9, but that is relative to the last cycle of multicycle,
799 // so we use 10 for those cases
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000800 InstrItinData<IIC_VMACQ, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
801 InstrStage<2, [A8_NPipe]>], [10, 3, 2, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000802 //
803 // Double-register Reciprical Step
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000804 InstrItinData<IIC_VRECSD, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
805 InstrStage<1, [A8_NPipe]>], [9, 2, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000806 //
807 // Quad-register Reciprical Step
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000808 InstrItinData<IIC_VRECSQ, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
809 InstrStage<2, [A8_NPipe]>], [10, 2, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000810 //
811 // Double-register Integer Count
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000812 InstrItinData<IIC_VCNTiD, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
813 InstrStage<1, [A8_NPipe]>], [3, 2, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000814 //
815 // Quad-register Integer Count
816 // Result written in N3, but that is relative to the last cycle of multicycle,
817 // so we use 4 for those cases
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000818 InstrItinData<IIC_VCNTiQ, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
819 InstrStage<2, [A8_NPipe]>], [4, 2, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000820 //
821 // Double-register Integer Unary
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000822 InstrItinData<IIC_VUNAiD, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
823 InstrStage<1, [A8_NPipe]>], [4, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000824 //
825 // Quad-register Integer Unary
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000826 InstrItinData<IIC_VUNAiQ, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
827 InstrStage<1, [A8_NPipe]>], [4, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000828 //
829 // Double-register Integer Q-Unary
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000830 InstrItinData<IIC_VQUNAiD, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
831 InstrStage<1, [A8_NPipe]>], [4, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000832 //
833 // Quad-register Integer CountQ-Unary
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000834 InstrItinData<IIC_VQUNAiQ, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
835 InstrStage<1, [A8_NPipe]>], [4, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000836 //
837 // Double-register Integer Binary
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000838 InstrItinData<IIC_VBINiD, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
839 InstrStage<1, [A8_NPipe]>], [3, 2, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000840 //
841 // Quad-register Integer Binary
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000842 InstrItinData<IIC_VBINiQ, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
843 InstrStage<1, [A8_NPipe]>], [3, 2, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000844 //
845 // Double-register Integer Binary (4 cycle)
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000846 InstrItinData<IIC_VBINi4D, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
847 InstrStage<1, [A8_NPipe]>], [4, 2, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000848 //
849 // Quad-register Integer Binary (4 cycle)
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000850 InstrItinData<IIC_VBINi4Q, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
851 InstrStage<1, [A8_NPipe]>], [4, 2, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000852
853 //
854 // Double-register Integer Subtract
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000855 InstrItinData<IIC_VSUBiD, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
856 InstrStage<1, [A8_NPipe]>], [3, 2, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000857 //
858 // Quad-register Integer Subtract
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000859 InstrItinData<IIC_VSUBiQ, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
860 InstrStage<1, [A8_NPipe]>], [3, 2, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000861 //
862 // Double-register Integer Subtract
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000863 InstrItinData<IIC_VSUBi4D, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
864 InstrStage<1, [A8_NPipe]>], [4, 2, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000865 //
866 // Quad-register Integer Subtract
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000867 InstrItinData<IIC_VSUBi4Q, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
868 InstrStage<1, [A8_NPipe]>], [4, 2, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000869 //
870 // Double-register Integer Shift
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000871 InstrItinData<IIC_VSHLiD, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
872 InstrStage<1, [A8_NPipe]>], [3, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000873 //
874 // Quad-register Integer Shift
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000875 InstrItinData<IIC_VSHLiQ, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
876 InstrStage<2, [A8_NPipe]>], [4, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000877 //
878 // Double-register Integer Shift (4 cycle)
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000879 InstrItinData<IIC_VSHLi4D, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
880 InstrStage<1, [A8_NPipe]>], [4, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000881 //
882 // Quad-register Integer Shift (4 cycle)
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000883 InstrItinData<IIC_VSHLi4Q, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
884 InstrStage<2, [A8_NPipe]>], [5, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000885 //
886 // Double-register Integer Pair Add Long
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000887 InstrItinData<IIC_VPALiD, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
888 InstrStage<1, [A8_NPipe]>], [6, 3, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000889 //
890 // Quad-register Integer Pair Add Long
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000891 InstrItinData<IIC_VPALiQ, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
892 InstrStage<2, [A8_NPipe]>], [7, 3, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000893 //
894 // Double-register Absolute Difference and Accumulate
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000895 InstrItinData<IIC_VABAD, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
896 InstrStage<1, [A8_NPipe]>], [6, 3, 2, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000897 //
898 // Quad-register Absolute Difference and Accumulate
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000899 InstrItinData<IIC_VABAQ, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
900 InstrStage<2, [A8_NPipe]>], [6, 3, 2, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000901
902 //
903 // Double-register Integer Multiply (.8, .16)
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000904 InstrItinData<IIC_VMULi16D, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
905 InstrStage<1, [A8_NPipe]>], [6, 2, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000906 //
907 // Double-register Integer Multiply (.32)
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000908 InstrItinData<IIC_VMULi32D, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
909 InstrStage<2, [A8_NPipe]>], [7, 2, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000910 //
911 // Quad-register Integer Multiply (.8, .16)
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000912 InstrItinData<IIC_VMULi16Q, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
913 InstrStage<2, [A8_NPipe]>], [7, 2, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000914 //
915 // Quad-register Integer Multiply (.32)
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000916 InstrItinData<IIC_VMULi32Q, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
917 InstrStage<1, [A8_NPipe]>,
918 InstrStage<2, [A8_NLSPipe], 0>,
919 InstrStage<3, [A8_NPipe]>], [9, 2, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000920 //
921 // Double-register Integer Multiply-Accumulate (.8, .16)
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000922 InstrItinData<IIC_VMACi16D, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
923 InstrStage<1, [A8_NPipe]>], [6, 3, 2, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000924 //
925 // Double-register Integer Multiply-Accumulate (.32)
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000926 InstrItinData<IIC_VMACi32D, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
927 InstrStage<2, [A8_NPipe]>], [7, 3, 2, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000928 //
929 // Quad-register Integer Multiply-Accumulate (.8, .16)
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000930 InstrItinData<IIC_VMACi16Q, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
931 InstrStage<2, [A8_NPipe]>], [7, 3, 2, 2]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000932 //
933 // Quad-register Integer Multiply-Accumulate (.32)
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000934 InstrItinData<IIC_VMACi32Q, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
935 InstrStage<1, [A8_NPipe]>,
936 InstrStage<2, [A8_NLSPipe], 0>,
937 InstrStage<3, [A8_NPipe]>], [9, 3, 2, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000938 //
939 // Double-register VEXT
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000940 InstrItinData<IIC_VEXTD, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
941 InstrStage<1, [A8_NLSPipe]>], [2, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000942 //
943 // Quad-register VEXT
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000944 InstrItinData<IIC_VEXTQ, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
945 InstrStage<2, [A8_NLSPipe]>], [3, 1, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000946 //
947 // VTB
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000948 InstrItinData<IIC_VTB1, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
949 InstrStage<2, [A8_NLSPipe]>], [3, 2, 1]>,
950 InstrItinData<IIC_VTB2, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
951 InstrStage<2, [A8_NLSPipe]>], [3, 2, 2, 1]>,
952 InstrItinData<IIC_VTB3, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
953 InstrStage<1, [A8_NLSPipe]>,
954 InstrStage<1, [A8_NPipe], 0>,
955 InstrStage<2, [A8_NLSPipe]>], [4, 2, 2, 3, 1]>,
956 InstrItinData<IIC_VTB4, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
957 InstrStage<1, [A8_NLSPipe]>,
958 InstrStage<1, [A8_NPipe], 0>,
Jim Grosbache9e3f202010-06-28 04:27:01 +0000959 InstrStage<2, [A8_NLSPipe]>],[4, 2, 2, 3, 3, 1]>,
Anton Korobeynikove1676012010-04-07 18:22:11 +0000960 //
961 // VTBX
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000962 InstrItinData<IIC_VTBX1, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
963 InstrStage<2, [A8_NLSPipe]>], [3, 1, 2, 1]>,
964 InstrItinData<IIC_VTBX2, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
965 InstrStage<2, [A8_NLSPipe]>], [3, 1, 2, 2, 1]>,
966 InstrItinData<IIC_VTBX3, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
967 InstrStage<1, [A8_NLSPipe]>,
968 InstrStage<1, [A8_NPipe], 0>,
Jim Grosbache9e3f202010-06-28 04:27:01 +0000969 InstrStage<2, [A8_NLSPipe]>],[4, 1, 2, 2, 3, 1]>,
Anton Korobeynikov928eb492010-04-18 20:31:01 +0000970 InstrItinData<IIC_VTBX4, [InstrStage<1, [A8_Pipe0, A8_Pipe1]>,
971 InstrStage<1, [A8_NLSPipe]>,
972 InstrStage<1, [A8_NPipe], 0>,
Jim Grosbache9e3f202010-06-28 04:27:01 +0000973 InstrStage<2, [A8_NLSPipe]>], [4, 1, 2, 2, 3, 3, 1]>
Anton Korobeynikove1676012010-04-07 18:22:11 +0000974]>;